xref: /openbmc/linux/drivers/gpu/drm/bridge/tc358767.c (revision 134fb306b1d8af36d586a08b2f0562b5d30bfab9)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
27caff0fcSAndrey Gusakov /*
37caff0fcSAndrey Gusakov  * tc358767 eDP bridge driver
47caff0fcSAndrey Gusakov  *
57caff0fcSAndrey Gusakov  * Copyright (C) 2016 CogentEmbedded Inc
67caff0fcSAndrey Gusakov  * Author: Andrey Gusakov <andrey.gusakov@cogentembedded.com>
77caff0fcSAndrey Gusakov  *
87caff0fcSAndrey Gusakov  * Copyright (C) 2016 Pengutronix, Philipp Zabel <p.zabel@pengutronix.de>
97caff0fcSAndrey Gusakov  *
102f51be09SAndrey Gusakov  * Copyright (C) 2016 Zodiac Inflight Innovations
112f51be09SAndrey Gusakov  *
127caff0fcSAndrey Gusakov  * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c
137caff0fcSAndrey Gusakov  *
147caff0fcSAndrey Gusakov  * Copyright (C) 2012 Texas Instruments
157caff0fcSAndrey Gusakov  * Author: Rob Clark <robdclark@gmail.com>
167caff0fcSAndrey Gusakov  */
177caff0fcSAndrey Gusakov 
183f072c30SAndrey Smirnov #include <linux/bitfield.h>
197caff0fcSAndrey Gusakov #include <linux/clk.h>
207caff0fcSAndrey Gusakov #include <linux/device.h>
217caff0fcSAndrey Gusakov #include <linux/gpio/consumer.h>
227caff0fcSAndrey Gusakov #include <linux/i2c.h>
237caff0fcSAndrey Gusakov #include <linux/kernel.h>
247caff0fcSAndrey Gusakov #include <linux/module.h>
257caff0fcSAndrey Gusakov #include <linux/regmap.h>
267caff0fcSAndrey Gusakov #include <linux/slab.h>
277caff0fcSAndrey Gusakov 
287caff0fcSAndrey Gusakov #include <drm/drm_atomic_helper.h>
297caff0fcSAndrey Gusakov #include <drm/drm_dp_helper.h>
307caff0fcSAndrey Gusakov #include <drm/drm_edid.h>
317caff0fcSAndrey Gusakov #include <drm/drm_of.h>
327caff0fcSAndrey Gusakov #include <drm/drm_panel.h>
33fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
347caff0fcSAndrey Gusakov 
357caff0fcSAndrey Gusakov /* Registers */
367caff0fcSAndrey Gusakov 
377caff0fcSAndrey Gusakov /* Display Parallel Interface */
387caff0fcSAndrey Gusakov #define DPIPXLFMT		0x0440
397caff0fcSAndrey Gusakov #define VS_POL_ACTIVE_LOW		(1 << 10)
407caff0fcSAndrey Gusakov #define HS_POL_ACTIVE_LOW		(1 << 9)
417caff0fcSAndrey Gusakov #define DE_POL_ACTIVE_HIGH		(0 << 8)
427caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG1		(0 << 2) /* LSB aligned */
437caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG2		(1 << 2) /* Loosely Packed */
447caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG3		(2 << 2) /* LSB aligned 8-bit */
457caff0fcSAndrey Gusakov #define DPI_BPP_RGB888			(0 << 0)
467caff0fcSAndrey Gusakov #define DPI_BPP_RGB666			(1 << 0)
477caff0fcSAndrey Gusakov #define DPI_BPP_RGB565			(2 << 0)
487caff0fcSAndrey Gusakov 
497caff0fcSAndrey Gusakov /* Video Path */
507caff0fcSAndrey Gusakov #define VPCTRL0			0x0450
513f072c30SAndrey Smirnov #define VSDELAY			GENMASK(31, 20)
527caff0fcSAndrey Gusakov #define OPXLFMT_RGB666			(0 << 8)
537caff0fcSAndrey Gusakov #define OPXLFMT_RGB888			(1 << 8)
547caff0fcSAndrey Gusakov #define FRMSYNC_DISABLED		(0 << 4) /* Video Timing Gen Disabled */
557caff0fcSAndrey Gusakov #define FRMSYNC_ENABLED			(1 << 4) /* Video Timing Gen Enabled */
567caff0fcSAndrey Gusakov #define MSF_DISABLED			(0 << 0) /* Magic Square FRC disabled */
577caff0fcSAndrey Gusakov #define MSF_ENABLED			(1 << 0) /* Magic Square FRC enabled */
587caff0fcSAndrey Gusakov #define HTIM01			0x0454
593f072c30SAndrey Smirnov #define HPW			GENMASK(8, 0)
603f072c30SAndrey Smirnov #define HBPR			GENMASK(24, 16)
617caff0fcSAndrey Gusakov #define HTIM02			0x0458
623f072c30SAndrey Smirnov #define HDISPR			GENMASK(10, 0)
633f072c30SAndrey Smirnov #define HFPR			GENMASK(24, 16)
647caff0fcSAndrey Gusakov #define VTIM01			0x045c
653f072c30SAndrey Smirnov #define VSPR			GENMASK(7, 0)
663f072c30SAndrey Smirnov #define VBPR			GENMASK(23, 16)
677caff0fcSAndrey Gusakov #define VTIM02			0x0460
683f072c30SAndrey Smirnov #define VFPR			GENMASK(23, 16)
693f072c30SAndrey Smirnov #define VDISPR			GENMASK(10, 0)
707caff0fcSAndrey Gusakov #define VFUEN0			0x0464
717caff0fcSAndrey Gusakov #define VFUEN				BIT(0)   /* Video Frame Timing Upload */
727caff0fcSAndrey Gusakov 
737caff0fcSAndrey Gusakov /* System */
747caff0fcSAndrey Gusakov #define TC_IDREG		0x0500
75f25ee501STomi Valkeinen #define SYSSTAT			0x0508
767caff0fcSAndrey Gusakov #define SYSCTRL			0x0510
777caff0fcSAndrey Gusakov #define DP0_AUDSRC_NO_INPUT		(0 << 3)
787caff0fcSAndrey Gusakov #define DP0_AUDSRC_I2S_RX		(1 << 3)
797caff0fcSAndrey Gusakov #define DP0_VIDSRC_NO_INPUT		(0 << 0)
807caff0fcSAndrey Gusakov #define DP0_VIDSRC_DSI_RX		(1 << 0)
817caff0fcSAndrey Gusakov #define DP0_VIDSRC_DPI_RX		(2 << 0)
827caff0fcSAndrey Gusakov #define DP0_VIDSRC_COLOR_BAR		(3 << 0)
83af9526f2STomi Valkeinen #define GPIOM			0x0540
84f25ee501STomi Valkeinen #define GPIOC			0x0544
85f25ee501STomi Valkeinen #define GPIOO			0x0548
86af9526f2STomi Valkeinen #define GPIOI			0x054c
87af9526f2STomi Valkeinen #define INTCTL_G		0x0560
88af9526f2STomi Valkeinen #define INTSTS_G		0x0564
89f25ee501STomi Valkeinen 
90f25ee501STomi Valkeinen #define INT_SYSERR		BIT(16)
91f25ee501STomi Valkeinen #define INT_GPIO_H(x)		(1 << (x == 0 ? 2 : 10))
92f25ee501STomi Valkeinen #define INT_GPIO_LC(x)		(1 << (x == 0 ? 3 : 11))
93f25ee501STomi Valkeinen 
94af9526f2STomi Valkeinen #define INT_GP0_LCNT		0x0584
95af9526f2STomi Valkeinen #define INT_GP1_LCNT		0x0588
967caff0fcSAndrey Gusakov 
977caff0fcSAndrey Gusakov /* Control */
987caff0fcSAndrey Gusakov #define DP0CTL			0x0600
997caff0fcSAndrey Gusakov #define VID_MN_GEN			BIT(6)   /* Auto-generate M/N values */
1007caff0fcSAndrey Gusakov #define EF_EN				BIT(5)   /* Enable Enhanced Framing */
1017caff0fcSAndrey Gusakov #define VID_EN				BIT(1)   /* Video transmission enable */
1027caff0fcSAndrey Gusakov #define DP_EN				BIT(0)   /* Enable DPTX function */
1037caff0fcSAndrey Gusakov 
1047caff0fcSAndrey Gusakov /* Clocks */
1057caff0fcSAndrey Gusakov #define DP0_VIDMNGEN0		0x0610
1067caff0fcSAndrey Gusakov #define DP0_VIDMNGEN1		0x0614
1077caff0fcSAndrey Gusakov #define DP0_VMNGENSTATUS	0x0618
1087caff0fcSAndrey Gusakov 
1097caff0fcSAndrey Gusakov /* Main Channel */
1107caff0fcSAndrey Gusakov #define DP0_SECSAMPLE		0x0640
1117caff0fcSAndrey Gusakov #define DP0_VIDSYNCDELAY	0x0644
1123f072c30SAndrey Smirnov #define VID_SYNC_DLY		GENMASK(15, 0)
1133f072c30SAndrey Smirnov #define THRESH_DLY		GENMASK(31, 16)
1143f072c30SAndrey Smirnov 
1157caff0fcSAndrey Gusakov #define DP0_TOTALVAL		0x0648
1163f072c30SAndrey Smirnov #define H_TOTAL			GENMASK(15, 0)
1173f072c30SAndrey Smirnov #define V_TOTAL			GENMASK(31, 16)
1187caff0fcSAndrey Gusakov #define DP0_STARTVAL		0x064c
1193f072c30SAndrey Smirnov #define H_START			GENMASK(15, 0)
1203f072c30SAndrey Smirnov #define V_START			GENMASK(31, 16)
1217caff0fcSAndrey Gusakov #define DP0_ACTIVEVAL		0x0650
1223f072c30SAndrey Smirnov #define H_ACT			GENMASK(15, 0)
1233f072c30SAndrey Smirnov #define V_ACT			GENMASK(31, 16)
1243f072c30SAndrey Smirnov 
1257caff0fcSAndrey Gusakov #define DP0_SYNCVAL		0x0654
1263f072c30SAndrey Smirnov #define VS_WIDTH		GENMASK(30, 16)
1273f072c30SAndrey Smirnov #define HS_WIDTH		GENMASK(14, 0)
1287923e09cSTomi Valkeinen #define SYNCVAL_HS_POL_ACTIVE_LOW	(1 << 15)
1297923e09cSTomi Valkeinen #define SYNCVAL_VS_POL_ACTIVE_LOW	(1 << 31)
1307caff0fcSAndrey Gusakov #define DP0_MISC		0x0658
131f3b8adbeSAndrey Gusakov #define TU_SIZE_RECOMMENDED		(63) /* LSCLK cycles per TU */
1323f072c30SAndrey Smirnov #define MAX_TU_SYMBOL		GENMASK(28, 23)
1333f072c30SAndrey Smirnov #define TU_SIZE			GENMASK(21, 16)
1347caff0fcSAndrey Gusakov #define BPC_6				(0 << 5)
1357caff0fcSAndrey Gusakov #define BPC_8				(1 << 5)
1367caff0fcSAndrey Gusakov 
1377caff0fcSAndrey Gusakov /* AUX channel */
1387caff0fcSAndrey Gusakov #define DP0_AUXCFG0		0x0660
1397caff0fcSAndrey Gusakov #define DP0_AUXCFG1		0x0664
1407caff0fcSAndrey Gusakov #define AUX_RX_FILTER_EN		BIT(16)
1417caff0fcSAndrey Gusakov 
1427caff0fcSAndrey Gusakov #define DP0_AUXADDR		0x0668
1437caff0fcSAndrey Gusakov #define DP0_AUXWDATA(i)		(0x066c + (i) * 4)
1447caff0fcSAndrey Gusakov #define DP0_AUXRDATA(i)		(0x067c + (i) * 4)
1457caff0fcSAndrey Gusakov #define DP0_AUXSTATUS		0x068c
14612dfe7c4SAndrey Smirnov #define AUX_BYTES		GENMASK(15, 8)
14712dfe7c4SAndrey Smirnov #define AUX_STATUS		GENMASK(7, 4)
1487caff0fcSAndrey Gusakov #define AUX_TIMEOUT		BIT(1)
1497caff0fcSAndrey Gusakov #define AUX_BUSY		BIT(0)
1507caff0fcSAndrey Gusakov #define DP0_AUXI2CADR		0x0698
1517caff0fcSAndrey Gusakov 
1527caff0fcSAndrey Gusakov /* Link Training */
1537caff0fcSAndrey Gusakov #define DP0_SRCCTRL		0x06a0
1547caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SCRMBLDIS		BIT(13)
1557caff0fcSAndrey Gusakov #define DP0_SRCCTRL_EN810B		BIT(12)
1567caff0fcSAndrey Gusakov #define DP0_SRCCTRL_NOTP		(0 << 8)
1577caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP1			(1 << 8)
1587caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP2			(2 << 8)
1597caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANESKEW		BIT(7)
1607caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SSCG		BIT(3)
1617caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_1		(0 << 2)
1627caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_2		(1 << 2)
1637caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW27		(1 << 1)
1647caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW162		(0 << 1)
1657caff0fcSAndrey Gusakov #define DP0_SRCCTRL_AUTOCORRECT		BIT(0)
1667caff0fcSAndrey Gusakov #define DP0_LTSTAT		0x06d0
1677caff0fcSAndrey Gusakov #define LT_LOOPDONE			BIT(13)
1687caff0fcSAndrey Gusakov #define LT_STATUS_MASK			(0x1f << 8)
1697caff0fcSAndrey Gusakov #define LT_CHANNEL1_EQ_BITS		(DP_CHANNEL_EQ_BITS << 4)
1707caff0fcSAndrey Gusakov #define LT_INTERLANE_ALIGN_DONE		BIT(3)
1717caff0fcSAndrey Gusakov #define LT_CHANNEL0_EQ_BITS		(DP_CHANNEL_EQ_BITS)
1727caff0fcSAndrey Gusakov #define DP0_SNKLTCHGREQ		0x06d4
1737caff0fcSAndrey Gusakov #define DP0_LTLOOPCTRL		0x06d8
1747caff0fcSAndrey Gusakov #define DP0_SNKLTCTRL		0x06e4
1757caff0fcSAndrey Gusakov 
176adf41098STomi Valkeinen #define DP1_SRCCTRL		0x07a0
177adf41098STomi Valkeinen 
1787caff0fcSAndrey Gusakov /* PHY */
1797caff0fcSAndrey Gusakov #define DP_PHY_CTRL		0x0800
1807caff0fcSAndrey Gusakov #define DP_PHY_RST			BIT(28)  /* DP PHY Global Soft Reset */
1817caff0fcSAndrey Gusakov #define BGREN				BIT(25)  /* AUX PHY BGR Enable */
1827caff0fcSAndrey Gusakov #define PWR_SW_EN			BIT(24)  /* PHY Power Switch Enable */
1837caff0fcSAndrey Gusakov #define PHY_M1_RST			BIT(12)  /* Reset PHY1 Main Channel */
1847caff0fcSAndrey Gusakov #define PHY_RDY				BIT(16)  /* PHY Main Channels Ready */
1857caff0fcSAndrey Gusakov #define PHY_M0_RST			BIT(8)   /* Reset PHY0 Main Channel */
186adf41098STomi Valkeinen #define PHY_2LANE			BIT(2)   /* PHY Enable 2 lanes */
1877caff0fcSAndrey Gusakov #define PHY_A0_EN			BIT(1)   /* PHY Aux Channel0 Enable */
1887caff0fcSAndrey Gusakov #define PHY_M0_EN			BIT(0)   /* PHY Main Channel0 Enable */
1897caff0fcSAndrey Gusakov 
1907caff0fcSAndrey Gusakov /* PLL */
1917caff0fcSAndrey Gusakov #define DP0_PLLCTRL		0x0900
1927caff0fcSAndrey Gusakov #define DP1_PLLCTRL		0x0904	/* not defined in DS */
1937caff0fcSAndrey Gusakov #define PXL_PLLCTRL		0x0908
1947caff0fcSAndrey Gusakov #define PLLUPDATE			BIT(2)
1957caff0fcSAndrey Gusakov #define PLLBYP				BIT(1)
1967caff0fcSAndrey Gusakov #define PLLEN				BIT(0)
1977caff0fcSAndrey Gusakov #define PXL_PLLPARAM		0x0914
1987caff0fcSAndrey Gusakov #define IN_SEL_REFCLK			(0 << 14)
1997caff0fcSAndrey Gusakov #define SYS_PLLPARAM		0x0918
2007caff0fcSAndrey Gusakov #define REF_FREQ_38M4			(0 << 8) /* 38.4 MHz */
2017caff0fcSAndrey Gusakov #define REF_FREQ_19M2			(1 << 8) /* 19.2 MHz */
2027caff0fcSAndrey Gusakov #define REF_FREQ_26M			(2 << 8) /* 26 MHz */
2037caff0fcSAndrey Gusakov #define REF_FREQ_13M			(3 << 8) /* 13 MHz */
2047caff0fcSAndrey Gusakov #define SYSCLK_SEL_LSCLK		(0 << 4)
2057caff0fcSAndrey Gusakov #define LSCLK_DIV_1			(0 << 0)
2067caff0fcSAndrey Gusakov #define LSCLK_DIV_2			(1 << 0)
2077caff0fcSAndrey Gusakov 
2087caff0fcSAndrey Gusakov /* Test & Debug */
2097caff0fcSAndrey Gusakov #define TSTCTL			0x0a00
2103f072c30SAndrey Smirnov #define COLOR_R			GENMASK(31, 24)
2113f072c30SAndrey Smirnov #define COLOR_G			GENMASK(23, 16)
2123f072c30SAndrey Smirnov #define COLOR_B			GENMASK(15, 8)
2133f072c30SAndrey Smirnov #define ENI2CFILTER		BIT(4)
2143f072c30SAndrey Smirnov #define COLOR_BAR_MODE		GENMASK(1, 0)
2153f072c30SAndrey Smirnov #define COLOR_BAR_MODE_BARS	2
2167caff0fcSAndrey Gusakov #define PLL_DBG			0x0a04
2177caff0fcSAndrey Gusakov 
2187caff0fcSAndrey Gusakov static bool tc_test_pattern;
2197caff0fcSAndrey Gusakov module_param_named(test, tc_test_pattern, bool, 0644);
2207caff0fcSAndrey Gusakov 
2217caff0fcSAndrey Gusakov struct tc_edp_link {
2227caff0fcSAndrey Gusakov 	struct drm_dp_link	base;
2237caff0fcSAndrey Gusakov 	u8			assr;
224e5607637STomi Valkeinen 	bool			scrambler_dis;
225e5607637STomi Valkeinen 	bool			spread;
2267caff0fcSAndrey Gusakov };
2277caff0fcSAndrey Gusakov 
2287caff0fcSAndrey Gusakov struct tc_data {
2297caff0fcSAndrey Gusakov 	struct device		*dev;
2307caff0fcSAndrey Gusakov 	struct regmap		*regmap;
2317caff0fcSAndrey Gusakov 	struct drm_dp_aux	aux;
2327caff0fcSAndrey Gusakov 
2337caff0fcSAndrey Gusakov 	struct drm_bridge	bridge;
2347caff0fcSAndrey Gusakov 	struct drm_connector	connector;
2357caff0fcSAndrey Gusakov 	struct drm_panel	*panel;
2367caff0fcSAndrey Gusakov 
2377caff0fcSAndrey Gusakov 	/* link settings */
2387caff0fcSAndrey Gusakov 	struct tc_edp_link	link;
2397caff0fcSAndrey Gusakov 
2407caff0fcSAndrey Gusakov 	/* display edid */
2417caff0fcSAndrey Gusakov 	struct edid		*edid;
2427caff0fcSAndrey Gusakov 	/* current mode */
24346648a3cSTomi Valkeinen 	struct drm_display_mode	mode;
2447caff0fcSAndrey Gusakov 
2457caff0fcSAndrey Gusakov 	u32			rev;
2467caff0fcSAndrey Gusakov 	u8			assr;
2477caff0fcSAndrey Gusakov 
2487caff0fcSAndrey Gusakov 	struct gpio_desc	*sd_gpio;
2497caff0fcSAndrey Gusakov 	struct gpio_desc	*reset_gpio;
2507caff0fcSAndrey Gusakov 	struct clk		*refclk;
251f25ee501STomi Valkeinen 
252f25ee501STomi Valkeinen 	/* do we have IRQ */
253f25ee501STomi Valkeinen 	bool			have_irq;
254f25ee501STomi Valkeinen 
255f25ee501STomi Valkeinen 	/* HPD pin number (0 or 1) or -ENODEV */
256f25ee501STomi Valkeinen 	int			hpd_pin;
2577caff0fcSAndrey Gusakov };
2587caff0fcSAndrey Gusakov 
2597caff0fcSAndrey Gusakov static inline struct tc_data *aux_to_tc(struct drm_dp_aux *a)
2607caff0fcSAndrey Gusakov {
2617caff0fcSAndrey Gusakov 	return container_of(a, struct tc_data, aux);
2627caff0fcSAndrey Gusakov }
2637caff0fcSAndrey Gusakov 
2647caff0fcSAndrey Gusakov static inline struct tc_data *bridge_to_tc(struct drm_bridge *b)
2657caff0fcSAndrey Gusakov {
2667caff0fcSAndrey Gusakov 	return container_of(b, struct tc_data, bridge);
2677caff0fcSAndrey Gusakov }
2687caff0fcSAndrey Gusakov 
2697caff0fcSAndrey Gusakov static inline struct tc_data *connector_to_tc(struct drm_connector *c)
2707caff0fcSAndrey Gusakov {
2717caff0fcSAndrey Gusakov 	return container_of(c, struct tc_data, connector);
2727caff0fcSAndrey Gusakov }
2737caff0fcSAndrey Gusakov 
27493a10569SAndrey Smirnov static inline int tc_poll_timeout(struct tc_data *tc, unsigned int addr,
2757caff0fcSAndrey Gusakov 				  unsigned int cond_mask,
2767caff0fcSAndrey Gusakov 				  unsigned int cond_value,
2777caff0fcSAndrey Gusakov 				  unsigned long sleep_us, u64 timeout_us)
2787caff0fcSAndrey Gusakov {
2797caff0fcSAndrey Gusakov 	unsigned int val;
2807caff0fcSAndrey Gusakov 
28193a10569SAndrey Smirnov 	return regmap_read_poll_timeout(tc->regmap, addr, val,
28293a10569SAndrey Smirnov 					(val & cond_mask) == cond_value,
28393a10569SAndrey Smirnov 					sleep_us, timeout_us);
2847caff0fcSAndrey Gusakov }
2857caff0fcSAndrey Gusakov 
2867caff0fcSAndrey Gusakov static int tc_aux_wait_busy(struct tc_data *tc, unsigned int timeout_ms)
2877caff0fcSAndrey Gusakov {
28893a10569SAndrey Smirnov 	return tc_poll_timeout(tc, DP0_AUXSTATUS, AUX_BUSY, 0,
2897caff0fcSAndrey Gusakov 			       1000, 1000 * timeout_ms);
2907caff0fcSAndrey Gusakov }
2917caff0fcSAndrey Gusakov 
292792a081aSAndrey Smirnov static int tc_aux_write_data(struct tc_data *tc, const void *data,
293792a081aSAndrey Smirnov 			     size_t size)
294792a081aSAndrey Smirnov {
295792a081aSAndrey Smirnov 	u32 auxwdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)] = { 0 };
296792a081aSAndrey Smirnov 	int ret, count = ALIGN(size, sizeof(u32));
297792a081aSAndrey Smirnov 
298792a081aSAndrey Smirnov 	memcpy(auxwdata, data, size);
299792a081aSAndrey Smirnov 
300792a081aSAndrey Smirnov 	ret = regmap_raw_write(tc->regmap, DP0_AUXWDATA(0), auxwdata, count);
301792a081aSAndrey Smirnov 	if (ret)
302792a081aSAndrey Smirnov 		return ret;
303792a081aSAndrey Smirnov 
304792a081aSAndrey Smirnov 	return size;
305792a081aSAndrey Smirnov }
306792a081aSAndrey Smirnov 
30753b166dcSAndrey Smirnov static int tc_aux_read_data(struct tc_data *tc, void *data, size_t size)
30853b166dcSAndrey Smirnov {
30953b166dcSAndrey Smirnov 	u32 auxrdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)];
31053b166dcSAndrey Smirnov 	int ret, count = ALIGN(size, sizeof(u32));
31153b166dcSAndrey Smirnov 
31253b166dcSAndrey Smirnov 	ret = regmap_raw_read(tc->regmap, DP0_AUXRDATA(0), auxrdata, count);
31353b166dcSAndrey Smirnov 	if (ret)
31453b166dcSAndrey Smirnov 		return ret;
31553b166dcSAndrey Smirnov 
31653b166dcSAndrey Smirnov 	memcpy(data, auxrdata, size);
31753b166dcSAndrey Smirnov 
31853b166dcSAndrey Smirnov 	return size;
31953b166dcSAndrey Smirnov }
32053b166dcSAndrey Smirnov 
3217caff0fcSAndrey Gusakov static ssize_t tc_aux_transfer(struct drm_dp_aux *aux,
3227caff0fcSAndrey Gusakov 			       struct drm_dp_aux_msg *msg)
3237caff0fcSAndrey Gusakov {
3247caff0fcSAndrey Gusakov 	struct tc_data *tc = aux_to_tc(aux);
325e0655feaSAndrey Smirnov 	size_t size = min_t(size_t, DP_AUX_MAX_PAYLOAD_BYTES - 1, msg->size);
3267caff0fcSAndrey Gusakov 	u8 request = msg->request & ~DP_AUX_I2C_MOT;
32712dfe7c4SAndrey Smirnov 	u32 auxstatus;
3287caff0fcSAndrey Gusakov 	int ret;
3297caff0fcSAndrey Gusakov 
3307caff0fcSAndrey Gusakov 	if (size == 0)
3317caff0fcSAndrey Gusakov 		return 0;
3327caff0fcSAndrey Gusakov 
3337caff0fcSAndrey Gusakov 	ret = tc_aux_wait_busy(tc, 100);
3347caff0fcSAndrey Gusakov 	if (ret)
3356d0c3831SAndrey Smirnov 		return ret;
3367caff0fcSAndrey Gusakov 
337792a081aSAndrey Smirnov 	switch (request) {
338792a081aSAndrey Smirnov 	case DP_AUX_NATIVE_READ:
339792a081aSAndrey Smirnov 	case DP_AUX_I2C_READ:
340792a081aSAndrey Smirnov 		break;
341792a081aSAndrey Smirnov 	case DP_AUX_NATIVE_WRITE:
342792a081aSAndrey Smirnov 	case DP_AUX_I2C_WRITE:
343792a081aSAndrey Smirnov 		ret = tc_aux_write_data(tc, msg->buffer, size);
344792a081aSAndrey Smirnov 		if (ret < 0)
3456d0c3831SAndrey Smirnov 			return ret;
346792a081aSAndrey Smirnov 		break;
347792a081aSAndrey Smirnov 	default:
3487caff0fcSAndrey Gusakov 		return -EINVAL;
3497caff0fcSAndrey Gusakov 	}
3507caff0fcSAndrey Gusakov 
3517caff0fcSAndrey Gusakov 	/* Store address */
3526d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXADDR, msg->address);
3536d0c3831SAndrey Smirnov 	if (ret)
3546d0c3831SAndrey Smirnov 		return ret;
3557caff0fcSAndrey Gusakov 	/* Start transfer */
3566d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXCFG0,
3576d0c3831SAndrey Smirnov 			   ((size - 1) << 8) | request);
3586d0c3831SAndrey Smirnov 	if (ret)
3596d0c3831SAndrey Smirnov 		return ret;
3607caff0fcSAndrey Gusakov 
3617caff0fcSAndrey Gusakov 	ret = tc_aux_wait_busy(tc, 100);
3627caff0fcSAndrey Gusakov 	if (ret)
3636d0c3831SAndrey Smirnov 		return ret;
3647caff0fcSAndrey Gusakov 
36512dfe7c4SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0_AUXSTATUS, &auxstatus);
3667caff0fcSAndrey Gusakov 	if (ret)
3676d0c3831SAndrey Smirnov 		return ret;
3687caff0fcSAndrey Gusakov 
36912dfe7c4SAndrey Smirnov 	if (auxstatus & AUX_TIMEOUT)
37012dfe7c4SAndrey Smirnov 		return -ETIMEDOUT;
37112dfe7c4SAndrey Smirnov 
37212dfe7c4SAndrey Smirnov 	size = FIELD_GET(AUX_BYTES, auxstatus);
37312dfe7c4SAndrey Smirnov 	msg->reply = FIELD_GET(AUX_STATUS, auxstatus);
37412dfe7c4SAndrey Smirnov 
37553b166dcSAndrey Smirnov 	switch (request) {
37653b166dcSAndrey Smirnov 	case DP_AUX_NATIVE_READ:
37753b166dcSAndrey Smirnov 	case DP_AUX_I2C_READ:
37853b166dcSAndrey Smirnov 		return tc_aux_read_data(tc, msg->buffer, size);
3797caff0fcSAndrey Gusakov 	}
3807caff0fcSAndrey Gusakov 
3817caff0fcSAndrey Gusakov 	return size;
3827caff0fcSAndrey Gusakov }
3837caff0fcSAndrey Gusakov 
3847caff0fcSAndrey Gusakov static const char * const training_pattern1_errors[] = {
3857caff0fcSAndrey Gusakov 	"No errors",
3867caff0fcSAndrey Gusakov 	"Aux write error",
3877caff0fcSAndrey Gusakov 	"Aux read error",
3887caff0fcSAndrey Gusakov 	"Max voltage reached error",
3897caff0fcSAndrey Gusakov 	"Loop counter expired error",
3907caff0fcSAndrey Gusakov 	"res", "res", "res"
3917caff0fcSAndrey Gusakov };
3927caff0fcSAndrey Gusakov 
3937caff0fcSAndrey Gusakov static const char * const training_pattern2_errors[] = {
3947caff0fcSAndrey Gusakov 	"No errors",
3957caff0fcSAndrey Gusakov 	"Aux write error",
3967caff0fcSAndrey Gusakov 	"Aux read error",
3977caff0fcSAndrey Gusakov 	"Clock recovery failed error",
3987caff0fcSAndrey Gusakov 	"Loop counter expired error",
3997caff0fcSAndrey Gusakov 	"res", "res", "res"
4007caff0fcSAndrey Gusakov };
4017caff0fcSAndrey Gusakov 
4027caff0fcSAndrey Gusakov static u32 tc_srcctrl(struct tc_data *tc)
4037caff0fcSAndrey Gusakov {
4047caff0fcSAndrey Gusakov 	/*
4057caff0fcSAndrey Gusakov 	 * No training pattern, skew lane 1 data by two LSCLK cycles with
4067caff0fcSAndrey Gusakov 	 * respect to lane 0 data, AutoCorrect Mode = 0
4077caff0fcSAndrey Gusakov 	 */
4084b30bf41STomi Valkeinen 	u32 reg = DP0_SRCCTRL_NOTP | DP0_SRCCTRL_LANESKEW | DP0_SRCCTRL_EN810B;
4097caff0fcSAndrey Gusakov 
4107caff0fcSAndrey Gusakov 	if (tc->link.scrambler_dis)
4117caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_SCRMBLDIS;	/* Scrambler Disabled */
4127caff0fcSAndrey Gusakov 	if (tc->link.spread)
4137caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_SSCG;	/* Spread Spectrum Enable */
4147caff0fcSAndrey Gusakov 	if (tc->link.base.num_lanes == 2)
4157caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_LANES_2;	/* Two Main Channel Lanes */
4167caff0fcSAndrey Gusakov 	if (tc->link.base.rate != 162000)
4177caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_BW27;	/* 2.7 Gbps link */
4187caff0fcSAndrey Gusakov 	return reg;
4197caff0fcSAndrey Gusakov }
4207caff0fcSAndrey Gusakov 
421*134fb306SAndrey Smirnov static int tc_pllupdate(struct tc_data *tc, unsigned int pllctrl)
4227caff0fcSAndrey Gusakov {
423*134fb306SAndrey Smirnov 	int ret;
424*134fb306SAndrey Smirnov 
425*134fb306SAndrey Smirnov 	ret = regmap_write(tc->regmap, pllctrl, PLLUPDATE | PLLEN);
426*134fb306SAndrey Smirnov 	if (ret)
427*134fb306SAndrey Smirnov 		return ret;
428*134fb306SAndrey Smirnov 
4297caff0fcSAndrey Gusakov 	/* Wait for PLL to lock: up to 2.09 ms, depending on refclk */
4307caff0fcSAndrey Gusakov 	usleep_range(3000, 6000);
431*134fb306SAndrey Smirnov 
432*134fb306SAndrey Smirnov 	return 0;
4337caff0fcSAndrey Gusakov }
4347caff0fcSAndrey Gusakov 
4357caff0fcSAndrey Gusakov static int tc_pxl_pll_en(struct tc_data *tc, u32 refclk, u32 pixelclock)
4367caff0fcSAndrey Gusakov {
4377caff0fcSAndrey Gusakov 	int ret;
4387caff0fcSAndrey Gusakov 	int i_pre, best_pre = 1;
4397caff0fcSAndrey Gusakov 	int i_post, best_post = 1;
4407caff0fcSAndrey Gusakov 	int div, best_div = 1;
4417caff0fcSAndrey Gusakov 	int mul, best_mul = 1;
4427caff0fcSAndrey Gusakov 	int delta, best_delta;
4437caff0fcSAndrey Gusakov 	int ext_div[] = {1, 2, 3, 5, 7};
4447caff0fcSAndrey Gusakov 	int best_pixelclock = 0;
4457caff0fcSAndrey Gusakov 	int vco_hi = 0;
4466d0c3831SAndrey Smirnov 	u32 pxl_pllparam;
4477caff0fcSAndrey Gusakov 
4487caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: requested %d pixelclock, ref %d\n", pixelclock,
4497caff0fcSAndrey Gusakov 		refclk);
4507caff0fcSAndrey Gusakov 	best_delta = pixelclock;
4517caff0fcSAndrey Gusakov 	/* Loop over all possible ext_divs, skipping invalid configurations */
4527caff0fcSAndrey Gusakov 	for (i_pre = 0; i_pre < ARRAY_SIZE(ext_div); i_pre++) {
4537caff0fcSAndrey Gusakov 		/*
4547caff0fcSAndrey Gusakov 		 * refclk / ext_pre_div should be in the 1 to 200 MHz range.
4557caff0fcSAndrey Gusakov 		 * We don't allow any refclk > 200 MHz, only check lower bounds.
4567caff0fcSAndrey Gusakov 		 */
4577caff0fcSAndrey Gusakov 		if (refclk / ext_div[i_pre] < 1000000)
4587caff0fcSAndrey Gusakov 			continue;
4597caff0fcSAndrey Gusakov 		for (i_post = 0; i_post < ARRAY_SIZE(ext_div); i_post++) {
4607caff0fcSAndrey Gusakov 			for (div = 1; div <= 16; div++) {
4617caff0fcSAndrey Gusakov 				u32 clk;
4627caff0fcSAndrey Gusakov 				u64 tmp;
4637caff0fcSAndrey Gusakov 
4647caff0fcSAndrey Gusakov 				tmp = pixelclock * ext_div[i_pre] *
4657caff0fcSAndrey Gusakov 				      ext_div[i_post] * div;
4667caff0fcSAndrey Gusakov 				do_div(tmp, refclk);
4677caff0fcSAndrey Gusakov 				mul = tmp;
4687caff0fcSAndrey Gusakov 
4697caff0fcSAndrey Gusakov 				/* Check limits */
4707caff0fcSAndrey Gusakov 				if ((mul < 1) || (mul > 128))
4717caff0fcSAndrey Gusakov 					continue;
4727caff0fcSAndrey Gusakov 
4737caff0fcSAndrey Gusakov 				clk = (refclk / ext_div[i_pre] / div) * mul;
4747caff0fcSAndrey Gusakov 				/*
4757caff0fcSAndrey Gusakov 				 * refclk * mul / (ext_pre_div * pre_div)
4767caff0fcSAndrey Gusakov 				 * should be in the 150 to 650 MHz range
4777caff0fcSAndrey Gusakov 				 */
4787caff0fcSAndrey Gusakov 				if ((clk > 650000000) || (clk < 150000000))
4797caff0fcSAndrey Gusakov 					continue;
4807caff0fcSAndrey Gusakov 
4817caff0fcSAndrey Gusakov 				clk = clk / ext_div[i_post];
4827caff0fcSAndrey Gusakov 				delta = clk - pixelclock;
4837caff0fcSAndrey Gusakov 
4847caff0fcSAndrey Gusakov 				if (abs(delta) < abs(best_delta)) {
4857caff0fcSAndrey Gusakov 					best_pre = i_pre;
4867caff0fcSAndrey Gusakov 					best_post = i_post;
4877caff0fcSAndrey Gusakov 					best_div = div;
4887caff0fcSAndrey Gusakov 					best_mul = mul;
4897caff0fcSAndrey Gusakov 					best_delta = delta;
4907caff0fcSAndrey Gusakov 					best_pixelclock = clk;
4917caff0fcSAndrey Gusakov 				}
4927caff0fcSAndrey Gusakov 			}
4937caff0fcSAndrey Gusakov 		}
4947caff0fcSAndrey Gusakov 	}
4957caff0fcSAndrey Gusakov 	if (best_pixelclock == 0) {
4967caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Failed to calc clock for %d pixelclock\n",
4977caff0fcSAndrey Gusakov 			pixelclock);
4987caff0fcSAndrey Gusakov 		return -EINVAL;
4997caff0fcSAndrey Gusakov 	}
5007caff0fcSAndrey Gusakov 
5017caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: got %d, delta %d\n", best_pixelclock,
5027caff0fcSAndrey Gusakov 		best_delta);
5037caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: %d / %d / %d * %d / %d\n", refclk,
5047caff0fcSAndrey Gusakov 		ext_div[best_pre], best_div, best_mul, ext_div[best_post]);
5057caff0fcSAndrey Gusakov 
5067caff0fcSAndrey Gusakov 	/* if VCO >= 300 MHz */
5077caff0fcSAndrey Gusakov 	if (refclk / ext_div[best_pre] / best_div * best_mul >= 300000000)
5087caff0fcSAndrey Gusakov 		vco_hi = 1;
5097caff0fcSAndrey Gusakov 	/* see DS */
5107caff0fcSAndrey Gusakov 	if (best_div == 16)
5117caff0fcSAndrey Gusakov 		best_div = 0;
5127caff0fcSAndrey Gusakov 	if (best_mul == 128)
5137caff0fcSAndrey Gusakov 		best_mul = 0;
5147caff0fcSAndrey Gusakov 
5157caff0fcSAndrey Gusakov 	/* Power up PLL and switch to bypass */
5166d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP | PLLEN);
5176d0c3831SAndrey Smirnov 	if (ret)
5186d0c3831SAndrey Smirnov 		return ret;
5197caff0fcSAndrey Gusakov 
5206d0c3831SAndrey Smirnov 	pxl_pllparam  = vco_hi << 24; /* For PLL VCO >= 300 MHz = 1 */
5216d0c3831SAndrey Smirnov 	pxl_pllparam |= ext_div[best_pre] << 20; /* External Pre-divider */
5226d0c3831SAndrey Smirnov 	pxl_pllparam |= ext_div[best_post] << 16; /* External Post-divider */
5236d0c3831SAndrey Smirnov 	pxl_pllparam |= IN_SEL_REFCLK; /* Use RefClk as PLL input */
5246d0c3831SAndrey Smirnov 	pxl_pllparam |= best_div << 8; /* Divider for PLL RefClk */
5256d0c3831SAndrey Smirnov 	pxl_pllparam |= best_mul; /* Multiplier for PLL */
5266d0c3831SAndrey Smirnov 
5276d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, PXL_PLLPARAM, pxl_pllparam);
5286d0c3831SAndrey Smirnov 	if (ret)
5296d0c3831SAndrey Smirnov 		return ret;
5307caff0fcSAndrey Gusakov 
5317caff0fcSAndrey Gusakov 	/* Force PLL parameter update and disable bypass */
532*134fb306SAndrey Smirnov 	return tc_pllupdate(tc, PXL_PLLCTRL);
5337caff0fcSAndrey Gusakov }
5347caff0fcSAndrey Gusakov 
5357caff0fcSAndrey Gusakov static int tc_pxl_pll_dis(struct tc_data *tc)
5367caff0fcSAndrey Gusakov {
5377caff0fcSAndrey Gusakov 	/* Enable PLL bypass, power down PLL */
5387caff0fcSAndrey Gusakov 	return regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP);
5397caff0fcSAndrey Gusakov }
5407caff0fcSAndrey Gusakov 
5417caff0fcSAndrey Gusakov static int tc_stream_clock_calc(struct tc_data *tc)
5427caff0fcSAndrey Gusakov {
5437caff0fcSAndrey Gusakov 	/*
5447caff0fcSAndrey Gusakov 	 * If the Stream clock and Link Symbol clock are
5457caff0fcSAndrey Gusakov 	 * asynchronous with each other, the value of M changes over
5467caff0fcSAndrey Gusakov 	 * time. This way of generating link clock and stream
5477caff0fcSAndrey Gusakov 	 * clock is called Asynchronous Clock mode. The value M
5487caff0fcSAndrey Gusakov 	 * must change while the value N stays constant. The
5497caff0fcSAndrey Gusakov 	 * value of N in this Asynchronous Clock mode must be set
5507caff0fcSAndrey Gusakov 	 * to 2^15 or 32,768.
5517caff0fcSAndrey Gusakov 	 *
5527caff0fcSAndrey Gusakov 	 * LSCLK = 1/10 of high speed link clock
5537caff0fcSAndrey Gusakov 	 *
5547caff0fcSAndrey Gusakov 	 * f_STRMCLK = M/N * f_LSCLK
5557caff0fcSAndrey Gusakov 	 * M/N = f_STRMCLK / f_LSCLK
5567caff0fcSAndrey Gusakov 	 *
5577caff0fcSAndrey Gusakov 	 */
5586d0c3831SAndrey Smirnov 	return regmap_write(tc->regmap, DP0_VIDMNGEN1, 32768);
5597caff0fcSAndrey Gusakov }
5607caff0fcSAndrey Gusakov 
561c49f60dfSAndrey Smirnov static int tc_set_syspllparam(struct tc_data *tc)
5627caff0fcSAndrey Gusakov {
5637caff0fcSAndrey Gusakov 	unsigned long rate;
564c49f60dfSAndrey Smirnov 	u32 pllparam = SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
5657caff0fcSAndrey Gusakov 
5667caff0fcSAndrey Gusakov 	rate = clk_get_rate(tc->refclk);
5677caff0fcSAndrey Gusakov 	switch (rate) {
5687caff0fcSAndrey Gusakov 	case 38400000:
569c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_38M4;
5707caff0fcSAndrey Gusakov 		break;
5717caff0fcSAndrey Gusakov 	case 26000000:
572c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_26M;
5737caff0fcSAndrey Gusakov 		break;
5747caff0fcSAndrey Gusakov 	case 19200000:
575c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_19M2;
5767caff0fcSAndrey Gusakov 		break;
5777caff0fcSAndrey Gusakov 	case 13000000:
578c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_13M;
5797caff0fcSAndrey Gusakov 		break;
5807caff0fcSAndrey Gusakov 	default:
5817caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate);
5827caff0fcSAndrey Gusakov 		return -EINVAL;
5837caff0fcSAndrey Gusakov 	}
5847caff0fcSAndrey Gusakov 
585c49f60dfSAndrey Smirnov 	return regmap_write(tc->regmap, SYS_PLLPARAM, pllparam);
586c49f60dfSAndrey Smirnov }
587c49f60dfSAndrey Smirnov 
588c49f60dfSAndrey Smirnov static int tc_aux_link_setup(struct tc_data *tc)
589c49f60dfSAndrey Smirnov {
590c49f60dfSAndrey Smirnov 	int ret;
591c49f60dfSAndrey Smirnov 	u32 dp0_auxcfg1;
592c49f60dfSAndrey Smirnov 
5937caff0fcSAndrey Gusakov 	/* Setup DP-PHY / PLL */
594c49f60dfSAndrey Smirnov 	ret = tc_set_syspllparam(tc);
5956d0c3831SAndrey Smirnov 	if (ret)
5966d0c3831SAndrey Smirnov 		goto err;
5977caff0fcSAndrey Gusakov 
5986d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL,
5996d0c3831SAndrey Smirnov 			   BGREN | PWR_SW_EN | PHY_A0_EN);
6006d0c3831SAndrey Smirnov 	if (ret)
6016d0c3831SAndrey Smirnov 		goto err;
6027caff0fcSAndrey Gusakov 	/*
6037caff0fcSAndrey Gusakov 	 * Initially PLLs are in bypass. Force PLL parameter update,
6047caff0fcSAndrey Gusakov 	 * disable PLL bypass, enable PLL
6057caff0fcSAndrey Gusakov 	 */
606*134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP0_PLLCTRL);
6076d0c3831SAndrey Smirnov 	if (ret)
6086d0c3831SAndrey Smirnov 		goto err;
6097caff0fcSAndrey Gusakov 
610*134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP1_PLLCTRL);
6116d0c3831SAndrey Smirnov 	if (ret)
6126d0c3831SAndrey Smirnov 		goto err;
6137caff0fcSAndrey Gusakov 
61493a10569SAndrey Smirnov 	ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 1, 1000);
6157caff0fcSAndrey Gusakov 	if (ret == -ETIMEDOUT) {
6167caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Timeout waiting for PHY to become ready");
6177caff0fcSAndrey Gusakov 		return ret;
618ca342386STomi Valkeinen 	} else if (ret) {
6197caff0fcSAndrey Gusakov 		goto err;
620ca342386STomi Valkeinen 	}
6217caff0fcSAndrey Gusakov 
6227caff0fcSAndrey Gusakov 	/* Setup AUX link */
6236d0c3831SAndrey Smirnov 	dp0_auxcfg1  = AUX_RX_FILTER_EN;
6246d0c3831SAndrey Smirnov 	dp0_auxcfg1 |= 0x06 << 8; /* Aux Bit Period Calculator Threshold */
6256d0c3831SAndrey Smirnov 	dp0_auxcfg1 |= 0x3f << 0; /* Aux Response Timeout Timer */
6266d0c3831SAndrey Smirnov 
6276d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXCFG1, dp0_auxcfg1);
6286d0c3831SAndrey Smirnov 	if (ret)
6296d0c3831SAndrey Smirnov 		goto err;
6307caff0fcSAndrey Gusakov 
6317caff0fcSAndrey Gusakov 	return 0;
6327caff0fcSAndrey Gusakov err:
6337caff0fcSAndrey Gusakov 	dev_err(tc->dev, "tc_aux_link_setup failed: %d\n", ret);
6347caff0fcSAndrey Gusakov 	return ret;
6357caff0fcSAndrey Gusakov }
6367caff0fcSAndrey Gusakov 
6377caff0fcSAndrey Gusakov static int tc_get_display_props(struct tc_data *tc)
6387caff0fcSAndrey Gusakov {
6397caff0fcSAndrey Gusakov 	int ret;
6407caff0fcSAndrey Gusakov 	/* temp buffer */
6417caff0fcSAndrey Gusakov 	u8 tmp[8];
6427caff0fcSAndrey Gusakov 
6437caff0fcSAndrey Gusakov 	/* Read DP Rx Link Capability */
6447caff0fcSAndrey Gusakov 	ret = drm_dp_link_probe(&tc->aux, &tc->link.base);
6457caff0fcSAndrey Gusakov 	if (ret < 0)
6467caff0fcSAndrey Gusakov 		goto err_dpcd_read;
647cffd2b16SAndrey Gusakov 	if (tc->link.base.rate != 162000 && tc->link.base.rate != 270000) {
648cffd2b16SAndrey Gusakov 		dev_dbg(tc->dev, "Falling to 2.7 Gbps rate\n");
649cffd2b16SAndrey Gusakov 		tc->link.base.rate = 270000;
650cffd2b16SAndrey Gusakov 	}
651cffd2b16SAndrey Gusakov 
652cffd2b16SAndrey Gusakov 	if (tc->link.base.num_lanes > 2) {
653cffd2b16SAndrey Gusakov 		dev_dbg(tc->dev, "Falling to 2 lanes\n");
654cffd2b16SAndrey Gusakov 		tc->link.base.num_lanes = 2;
655cffd2b16SAndrey Gusakov 	}
6567caff0fcSAndrey Gusakov 
6577caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_MAX_DOWNSPREAD, tmp);
6587caff0fcSAndrey Gusakov 	if (ret < 0)
6597caff0fcSAndrey Gusakov 		goto err_dpcd_read;
660e5607637STomi Valkeinen 	tc->link.spread = tmp[0] & DP_MAX_DOWNSPREAD_0_5;
6617caff0fcSAndrey Gusakov 
6627caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_MAIN_LINK_CHANNEL_CODING, tmp);
6637caff0fcSAndrey Gusakov 	if (ret < 0)
6647caff0fcSAndrey Gusakov 		goto err_dpcd_read;
6654b30bf41STomi Valkeinen 
666e5607637STomi Valkeinen 	tc->link.scrambler_dis = false;
6677caff0fcSAndrey Gusakov 	/* read assr */
6687caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_EDP_CONFIGURATION_SET, tmp);
6697caff0fcSAndrey Gusakov 	if (ret < 0)
6707caff0fcSAndrey Gusakov 		goto err_dpcd_read;
6717caff0fcSAndrey Gusakov 	tc->link.assr = tmp[0] & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE;
6727caff0fcSAndrey Gusakov 
6737caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n",
6747caff0fcSAndrey Gusakov 		tc->link.base.revision >> 4, tc->link.base.revision & 0x0f,
6757caff0fcSAndrey Gusakov 		(tc->link.base.rate == 162000) ? "1.62Gbps" : "2.7Gbps",
6767caff0fcSAndrey Gusakov 		tc->link.base.num_lanes,
6777caff0fcSAndrey Gusakov 		(tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) ?
6787caff0fcSAndrey Gusakov 		"enhanced" : "non-enhanced");
679e5607637STomi Valkeinen 	dev_dbg(tc->dev, "Downspread: %s, scrambler: %s\n",
680e5607637STomi Valkeinen 		tc->link.spread ? "0.5%" : "0.0%",
681e5607637STomi Valkeinen 		tc->link.scrambler_dis ? "disabled" : "enabled");
6827caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "Display ASSR: %d, TC358767 ASSR: %d\n",
6837caff0fcSAndrey Gusakov 		tc->link.assr, tc->assr);
6847caff0fcSAndrey Gusakov 
6857caff0fcSAndrey Gusakov 	return 0;
6867caff0fcSAndrey Gusakov 
6877caff0fcSAndrey Gusakov err_dpcd_read:
6887caff0fcSAndrey Gusakov 	dev_err(tc->dev, "failed to read DPCD: %d\n", ret);
6897caff0fcSAndrey Gusakov 	return ret;
6907caff0fcSAndrey Gusakov }
6917caff0fcSAndrey Gusakov 
69263f8f3baSLaurent Pinchart static int tc_set_video_mode(struct tc_data *tc,
69363f8f3baSLaurent Pinchart 			     const struct drm_display_mode *mode)
6947caff0fcSAndrey Gusakov {
6957caff0fcSAndrey Gusakov 	int ret;
6967caff0fcSAndrey Gusakov 	int vid_sync_dly;
6977caff0fcSAndrey Gusakov 	int max_tu_symbol;
6987caff0fcSAndrey Gusakov 
6997caff0fcSAndrey Gusakov 	int left_margin = mode->htotal - mode->hsync_end;
7007caff0fcSAndrey Gusakov 	int right_margin = mode->hsync_start - mode->hdisplay;
7017caff0fcSAndrey Gusakov 	int hsync_len = mode->hsync_end - mode->hsync_start;
7027caff0fcSAndrey Gusakov 	int upper_margin = mode->vtotal - mode->vsync_end;
7037caff0fcSAndrey Gusakov 	int lower_margin = mode->vsync_start - mode->vdisplay;
7047caff0fcSAndrey Gusakov 	int vsync_len = mode->vsync_end - mode->vsync_start;
7053f072c30SAndrey Smirnov 	u32 dp0_syncval;
7067caff0fcSAndrey Gusakov 
70766d1c3b9SAndrey Gusakov 	/*
70866d1c3b9SAndrey Gusakov 	 * Recommended maximum number of symbols transferred in a transfer unit:
70966d1c3b9SAndrey Gusakov 	 * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size,
71066d1c3b9SAndrey Gusakov 	 *              (output active video bandwidth in bytes))
71166d1c3b9SAndrey Gusakov 	 * Must be less than tu_size.
71266d1c3b9SAndrey Gusakov 	 */
71366d1c3b9SAndrey Gusakov 	max_tu_symbol = TU_SIZE_RECOMMENDED - 1;
71466d1c3b9SAndrey Gusakov 
7157caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "set mode %dx%d\n",
7167caff0fcSAndrey Gusakov 		mode->hdisplay, mode->vdisplay);
7177caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "H margin %d,%d sync %d\n",
7187caff0fcSAndrey Gusakov 		left_margin, right_margin, hsync_len);
7197caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "V margin %d,%d sync %d\n",
7207caff0fcSAndrey Gusakov 		upper_margin, lower_margin, vsync_len);
7217caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "total: %dx%d\n", mode->htotal, mode->vtotal);
7227caff0fcSAndrey Gusakov 
7237caff0fcSAndrey Gusakov 
72466d1c3b9SAndrey Gusakov 	/*
72566d1c3b9SAndrey Gusakov 	 * LCD Ctl Frame Size
72666d1c3b9SAndrey Gusakov 	 * datasheet is not clear of vsdelay in case of DPI
72766d1c3b9SAndrey Gusakov 	 * assume we do not need any delay when DPI is a source of
72866d1c3b9SAndrey Gusakov 	 * sync signals
72966d1c3b9SAndrey Gusakov 	 */
7306d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VPCTRL0,
7313f072c30SAndrey Smirnov 			   FIELD_PREP(VSDELAY, 0) |
7327caff0fcSAndrey Gusakov 			   OPXLFMT_RGB888 | FRMSYNC_DISABLED | MSF_DISABLED);
7336d0c3831SAndrey Smirnov 	if (ret)
7346d0c3831SAndrey Smirnov 		return ret;
7356d0c3831SAndrey Smirnov 
7366d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, HTIM01,
7373f072c30SAndrey Smirnov 			   FIELD_PREP(HBPR, ALIGN(left_margin, 2)) |
7383f072c30SAndrey Smirnov 			   FIELD_PREP(HPW, ALIGN(hsync_len, 2)));
7396d0c3831SAndrey Smirnov 	if (ret)
7406d0c3831SAndrey Smirnov 		return ret;
7416d0c3831SAndrey Smirnov 
7426d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, HTIM02,
7433f072c30SAndrey Smirnov 			   FIELD_PREP(HDISPR, ALIGN(mode->hdisplay, 2)) |
7443f072c30SAndrey Smirnov 			   FIELD_PREP(HFPR, ALIGN(right_margin, 2)));
7456d0c3831SAndrey Smirnov 	if (ret)
7466d0c3831SAndrey Smirnov 		return ret;
7476d0c3831SAndrey Smirnov 
7486d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VTIM01,
7493f072c30SAndrey Smirnov 			   FIELD_PREP(VBPR, upper_margin) |
7503f072c30SAndrey Smirnov 			   FIELD_PREP(VSPR, vsync_len));
7516d0c3831SAndrey Smirnov 	if (ret)
7526d0c3831SAndrey Smirnov 		return ret;
7536d0c3831SAndrey Smirnov 
7546d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VTIM02,
7553f072c30SAndrey Smirnov 			   FIELD_PREP(VFPR, lower_margin) |
7563f072c30SAndrey Smirnov 			   FIELD_PREP(VDISPR, mode->vdisplay));
7576d0c3831SAndrey Smirnov 	if (ret)
7586d0c3831SAndrey Smirnov 		return ret;
7596d0c3831SAndrey Smirnov 
7606d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VFUEN0, VFUEN); /* update settings */
7616d0c3831SAndrey Smirnov 	if (ret)
7626d0c3831SAndrey Smirnov 		return ret;
7637caff0fcSAndrey Gusakov 
7647caff0fcSAndrey Gusakov 	/* Test pattern settings */
7656d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, TSTCTL,
7663f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_R, 120) |
7673f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_G, 20) |
7683f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_B, 99) |
7693f072c30SAndrey Smirnov 			   ENI2CFILTER |
7703f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_BAR_MODE, COLOR_BAR_MODE_BARS));
7716d0c3831SAndrey Smirnov 	if (ret)
7726d0c3831SAndrey Smirnov 		return ret;
7737caff0fcSAndrey Gusakov 
7747caff0fcSAndrey Gusakov 	/* DP Main Stream Attributes */
7757caff0fcSAndrey Gusakov 	vid_sync_dly = hsync_len + left_margin + mode->hdisplay;
7766d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_VIDSYNCDELAY,
7773f072c30SAndrey Smirnov 		 FIELD_PREP(THRESH_DLY, max_tu_symbol) |
7783f072c30SAndrey Smirnov 		 FIELD_PREP(VID_SYNC_DLY, vid_sync_dly));
7797caff0fcSAndrey Gusakov 
7806d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_TOTALVAL,
7813f072c30SAndrey Smirnov 			   FIELD_PREP(H_TOTAL, mode->htotal) |
7823f072c30SAndrey Smirnov 			   FIELD_PREP(V_TOTAL, mode->vtotal));
7836d0c3831SAndrey Smirnov 	if (ret)
7846d0c3831SAndrey Smirnov 		return ret;
7857caff0fcSAndrey Gusakov 
7866d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_STARTVAL,
7873f072c30SAndrey Smirnov 			   FIELD_PREP(H_START, left_margin + hsync_len) |
7883f072c30SAndrey Smirnov 			   FIELD_PREP(V_START, upper_margin + vsync_len));
7896d0c3831SAndrey Smirnov 	if (ret)
7906d0c3831SAndrey Smirnov 		return ret;
7917caff0fcSAndrey Gusakov 
7926d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_ACTIVEVAL,
7933f072c30SAndrey Smirnov 			   FIELD_PREP(V_ACT, mode->vdisplay) |
7943f072c30SAndrey Smirnov 			   FIELD_PREP(H_ACT, mode->hdisplay));
7956d0c3831SAndrey Smirnov 	if (ret)
7966d0c3831SAndrey Smirnov 		return ret;
7977caff0fcSAndrey Gusakov 
7983f072c30SAndrey Smirnov 	dp0_syncval = FIELD_PREP(VS_WIDTH, vsync_len) |
7993f072c30SAndrey Smirnov 		      FIELD_PREP(HS_WIDTH, hsync_len);
8007caff0fcSAndrey Gusakov 
8013f072c30SAndrey Smirnov 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
8023f072c30SAndrey Smirnov 		dp0_syncval |= SYNCVAL_VS_POL_ACTIVE_LOW;
8037caff0fcSAndrey Gusakov 
8043f072c30SAndrey Smirnov 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
8053f072c30SAndrey Smirnov 		dp0_syncval |= SYNCVAL_HS_POL_ACTIVE_LOW;
8063f072c30SAndrey Smirnov 
8076d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SYNCVAL, dp0_syncval);
8086d0c3831SAndrey Smirnov 	if (ret)
8096d0c3831SAndrey Smirnov 		return ret;
8103f072c30SAndrey Smirnov 
8116d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DPIPXLFMT,
8123f072c30SAndrey Smirnov 			   VS_POL_ACTIVE_LOW | HS_POL_ACTIVE_LOW |
8133f072c30SAndrey Smirnov 			   DE_POL_ACTIVE_HIGH | SUB_CFG_TYPE_CONFIG1 |
8143f072c30SAndrey Smirnov 			   DPI_BPP_RGB888);
8156d0c3831SAndrey Smirnov 	if (ret)
8166d0c3831SAndrey Smirnov 		return ret;
8173f072c30SAndrey Smirnov 
8186d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_MISC,
8193f072c30SAndrey Smirnov 			   FIELD_PREP(MAX_TU_SYMBOL, max_tu_symbol) |
8203f072c30SAndrey Smirnov 			   FIELD_PREP(TU_SIZE, TU_SIZE_RECOMMENDED) |
821f3b8adbeSAndrey Gusakov 			   BPC_8);
8226d0c3831SAndrey Smirnov 	if (ret)
8236d0c3831SAndrey Smirnov 		return ret;
8247caff0fcSAndrey Gusakov 
8257caff0fcSAndrey Gusakov 	return 0;
8267caff0fcSAndrey Gusakov }
8277caff0fcSAndrey Gusakov 
828f9538357STomi Valkeinen static int tc_wait_link_training(struct tc_data *tc)
8297caff0fcSAndrey Gusakov {
8307caff0fcSAndrey Gusakov 	u32 value;
8317caff0fcSAndrey Gusakov 	int ret;
8327caff0fcSAndrey Gusakov 
833aa92213fSAndrey Smirnov 	ret = tc_poll_timeout(tc, DP0_LTSTAT, LT_LOOPDONE,
834aa92213fSAndrey Smirnov 			      LT_LOOPDONE, 1, 1000);
835aa92213fSAndrey Smirnov 	if (ret) {
836f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training timeout waiting for LT_LOOPDONE!\n");
837aa92213fSAndrey Smirnov 		return ret;
8387caff0fcSAndrey Gusakov 	}
8397caff0fcSAndrey Gusakov 
8406d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0_LTSTAT, &value);
8416d0c3831SAndrey Smirnov 	if (ret)
8426d0c3831SAndrey Smirnov 		return ret;
843f9538357STomi Valkeinen 
844aa92213fSAndrey Smirnov 	return (value >> 8) & 0x7;
8457caff0fcSAndrey Gusakov }
8467caff0fcSAndrey Gusakov 
847cb3263b2STomi Valkeinen static int tc_main_link_enable(struct tc_data *tc)
8487caff0fcSAndrey Gusakov {
8497caff0fcSAndrey Gusakov 	struct drm_dp_aux *aux = &tc->aux;
8507caff0fcSAndrey Gusakov 	struct device *dev = tc->dev;
8517caff0fcSAndrey Gusakov 	u32 dp_phy_ctrl;
8527caff0fcSAndrey Gusakov 	u32 value;
8537caff0fcSAndrey Gusakov 	int ret;
8547caff0fcSAndrey Gusakov 	u8 tmp[8];
8557caff0fcSAndrey Gusakov 
856cb3263b2STomi Valkeinen 	dev_dbg(tc->dev, "link enable\n");
857cb3263b2STomi Valkeinen 
8586d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0CTL, &value);
8596d0c3831SAndrey Smirnov 	if (ret)
8606d0c3831SAndrey Smirnov 		return ret;
86167bca92fSTomi Valkeinen 
8626d0c3831SAndrey Smirnov 	if (WARN_ON(value & DP_EN)) {
8636d0c3831SAndrey Smirnov 		ret = regmap_write(tc->regmap, DP0CTL, 0);
8646d0c3831SAndrey Smirnov 		if (ret)
8656d0c3831SAndrey Smirnov 			return ret;
8666d0c3831SAndrey Smirnov 	}
8676d0c3831SAndrey Smirnov 
8686d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc));
8696d0c3831SAndrey Smirnov 	if (ret)
8706d0c3831SAndrey Smirnov 		return ret;
8719a63bd6fSTomi Valkeinen 	/* SSCG and BW27 on DP1 must be set to the same as on DP0 */
8726d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP1_SRCCTRL,
8739a63bd6fSTomi Valkeinen 		 (tc->link.spread ? DP0_SRCCTRL_SSCG : 0) |
8749a63bd6fSTomi Valkeinen 		 ((tc->link.base.rate != 162000) ? DP0_SRCCTRL_BW27 : 0));
8756d0c3831SAndrey Smirnov 	if (ret)
8766d0c3831SAndrey Smirnov 		return ret;
8777caff0fcSAndrey Gusakov 
878c49f60dfSAndrey Smirnov 	ret = tc_set_syspllparam(tc);
8796d0c3831SAndrey Smirnov 	if (ret)
8806d0c3831SAndrey Smirnov 		return ret;
881adf41098STomi Valkeinen 
8827caff0fcSAndrey Gusakov 	/* Setup Main Link */
8834d9d54a7STomi Valkeinen 	dp_phy_ctrl = BGREN | PWR_SW_EN | PHY_A0_EN | PHY_M0_EN;
8844d9d54a7STomi Valkeinen 	if (tc->link.base.num_lanes == 2)
8854d9d54a7STomi Valkeinen 		dp_phy_ctrl |= PHY_2LANE;
8866d0c3831SAndrey Smirnov 
8876d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
8886d0c3831SAndrey Smirnov 	if (ret)
8896d0c3831SAndrey Smirnov 		return ret;
8907caff0fcSAndrey Gusakov 
8917caff0fcSAndrey Gusakov 	/* PLL setup */
892*134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP0_PLLCTRL);
8936d0c3831SAndrey Smirnov 	if (ret)
8946d0c3831SAndrey Smirnov 		return ret;
8957caff0fcSAndrey Gusakov 
896*134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP1_PLLCTRL);
8976d0c3831SAndrey Smirnov 	if (ret)
8986d0c3831SAndrey Smirnov 		return ret;
8997caff0fcSAndrey Gusakov 
9007caff0fcSAndrey Gusakov 	/* Reset/Enable Main Links */
9017caff0fcSAndrey Gusakov 	dp_phy_ctrl |= DP_PHY_RST | PHY_M1_RST | PHY_M0_RST;
9026d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
9037caff0fcSAndrey Gusakov 	usleep_range(100, 200);
9047caff0fcSAndrey Gusakov 	dp_phy_ctrl &= ~(DP_PHY_RST | PHY_M1_RST | PHY_M0_RST);
9056d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
9067caff0fcSAndrey Gusakov 
907ebcce4e6SAndrey Smirnov 	ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 1, 1000);
908ebcce4e6SAndrey Smirnov 	if (ret) {
9097caff0fcSAndrey Gusakov 		dev_err(dev, "timeout waiting for phy become ready");
910ebcce4e6SAndrey Smirnov 		return ret;
9117caff0fcSAndrey Gusakov 	}
9127caff0fcSAndrey Gusakov 
9137caff0fcSAndrey Gusakov 	/* Set misc: 8 bits per color */
9147caff0fcSAndrey Gusakov 	ret = regmap_update_bits(tc->regmap, DP0_MISC, BPC_8, BPC_8);
9157caff0fcSAndrey Gusakov 	if (ret)
9166d0c3831SAndrey Smirnov 		return ret;
9177caff0fcSAndrey Gusakov 
9187caff0fcSAndrey Gusakov 	/*
9197caff0fcSAndrey Gusakov 	 * ASSR mode
9207caff0fcSAndrey Gusakov 	 * on TC358767 side ASSR configured through strap pin
9217caff0fcSAndrey Gusakov 	 * seems there is no way to change this setting from SW
9227caff0fcSAndrey Gusakov 	 *
9237caff0fcSAndrey Gusakov 	 * check is tc configured for same mode
9247caff0fcSAndrey Gusakov 	 */
9257caff0fcSAndrey Gusakov 	if (tc->assr != tc->link.assr) {
9267caff0fcSAndrey Gusakov 		dev_dbg(dev, "Trying to set display to ASSR: %d\n",
9277caff0fcSAndrey Gusakov 			tc->assr);
9287caff0fcSAndrey Gusakov 		/* try to set ASSR on display side */
9297caff0fcSAndrey Gusakov 		tmp[0] = tc->assr;
9307caff0fcSAndrey Gusakov 		ret = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, tmp[0]);
9317caff0fcSAndrey Gusakov 		if (ret < 0)
9327caff0fcSAndrey Gusakov 			goto err_dpcd_read;
9337caff0fcSAndrey Gusakov 		/* read back */
9347caff0fcSAndrey Gusakov 		ret = drm_dp_dpcd_readb(aux, DP_EDP_CONFIGURATION_SET, tmp);
9357caff0fcSAndrey Gusakov 		if (ret < 0)
9367caff0fcSAndrey Gusakov 			goto err_dpcd_read;
9377caff0fcSAndrey Gusakov 
9387caff0fcSAndrey Gusakov 		if (tmp[0] != tc->assr) {
93987291e5dSLucas Stach 			dev_dbg(dev, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n",
9407caff0fcSAndrey Gusakov 				tc->assr);
9417caff0fcSAndrey Gusakov 			/* trying with disabled scrambler */
942e5607637STomi Valkeinen 			tc->link.scrambler_dis = true;
9437caff0fcSAndrey Gusakov 		}
9447caff0fcSAndrey Gusakov 	}
9457caff0fcSAndrey Gusakov 
9467caff0fcSAndrey Gusakov 	/* Setup Link & DPRx Config for Training */
9477caff0fcSAndrey Gusakov 	ret = drm_dp_link_configure(aux, &tc->link.base);
9487caff0fcSAndrey Gusakov 	if (ret < 0)
9497caff0fcSAndrey Gusakov 		goto err_dpcd_write;
9507caff0fcSAndrey Gusakov 
9517caff0fcSAndrey Gusakov 	/* DOWNSPREAD_CTRL */
9527caff0fcSAndrey Gusakov 	tmp[0] = tc->link.spread ? DP_SPREAD_AMP_0_5 : 0x00;
9537caff0fcSAndrey Gusakov 	/* MAIN_LINK_CHANNEL_CODING_SET */
9544b30bf41STomi Valkeinen 	tmp[1] =  DP_SET_ANSI_8B10B;
9557caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_write(aux, DP_DOWNSPREAD_CTRL, tmp, 2);
9567caff0fcSAndrey Gusakov 	if (ret < 0)
9577caff0fcSAndrey Gusakov 		goto err_dpcd_write;
9587caff0fcSAndrey Gusakov 
959c28d1484STomi Valkeinen 	/* Reset voltage-swing & pre-emphasis */
960c28d1484STomi Valkeinen 	tmp[0] = tmp[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 |
961c28d1484STomi Valkeinen 			  DP_TRAIN_PRE_EMPH_LEVEL_0;
962c28d1484STomi Valkeinen 	ret = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, tmp, 2);
963c28d1484STomi Valkeinen 	if (ret < 0)
964c28d1484STomi Valkeinen 		goto err_dpcd_write;
965c28d1484STomi Valkeinen 
966f9538357STomi Valkeinen 	/* Clock-Recovery */
967f9538357STomi Valkeinen 
968f9538357STomi Valkeinen 	/* Set DPCD 0x102 for Training Pattern 1 */
9696d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
9706d0c3831SAndrey Smirnov 			   DP_LINK_SCRAMBLING_DISABLE |
971f9538357STomi Valkeinen 			   DP_TRAINING_PATTERN_1);
9726d0c3831SAndrey Smirnov 	if (ret)
9736d0c3831SAndrey Smirnov 		return ret;
974f9538357STomi Valkeinen 
9756d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_LTLOOPCTRL,
976f9538357STomi Valkeinen 			   (15 << 28) |	/* Defer Iteration Count */
977f9538357STomi Valkeinen 			   (15 << 24) |	/* Loop Iteration Count */
978f9538357STomi Valkeinen 			   (0xd << 0));	/* Loop Timer Delay */
9796d0c3831SAndrey Smirnov 	if (ret)
9806d0c3831SAndrey Smirnov 		return ret;
981f9538357STomi Valkeinen 
9826d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL,
9836d0c3831SAndrey Smirnov 			   tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
9846d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT |
9856d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_TP1);
9866d0c3831SAndrey Smirnov 	if (ret)
9876d0c3831SAndrey Smirnov 		return ret;
988f9538357STomi Valkeinen 
989f9538357STomi Valkeinen 	/* Enable DP0 to start Link Training */
9906d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL,
9916d0c3831SAndrey Smirnov 			   ((tc->link.base.capabilities &
9926d0c3831SAndrey Smirnov 			     DP_LINK_CAP_ENHANCED_FRAMING) ? EF_EN : 0) |
993f9538357STomi Valkeinen 			   DP_EN);
9946d0c3831SAndrey Smirnov 	if (ret)
9956d0c3831SAndrey Smirnov 		return ret;
996f9538357STomi Valkeinen 
997f9538357STomi Valkeinen 	/* wait */
9986d0c3831SAndrey Smirnov 
999f9538357STomi Valkeinen 	ret = tc_wait_link_training(tc);
1000f9538357STomi Valkeinen 	if (ret < 0)
10016d0c3831SAndrey Smirnov 		return ret;
10027caff0fcSAndrey Gusakov 
1003f9538357STomi Valkeinen 	if (ret) {
1004f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training phase 1 failed: %s\n",
1005f9538357STomi Valkeinen 			training_pattern1_errors[ret]);
10066d0c3831SAndrey Smirnov 		return -ENODEV;
1007f9538357STomi Valkeinen 	}
1008f9538357STomi Valkeinen 
1009f9538357STomi Valkeinen 	/* Channel Equalization */
1010f9538357STomi Valkeinen 
1011f9538357STomi Valkeinen 	/* Set DPCD 0x102 for Training Pattern 2 */
10126d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
10136d0c3831SAndrey Smirnov 			   DP_LINK_SCRAMBLING_DISABLE |
1014f9538357STomi Valkeinen 			   DP_TRAINING_PATTERN_2);
10156d0c3831SAndrey Smirnov 	if (ret)
10166d0c3831SAndrey Smirnov 		return ret;
1017f9538357STomi Valkeinen 
10186d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL,
10196d0c3831SAndrey Smirnov 			   tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
10206d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT |
10216d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_TP2);
10226d0c3831SAndrey Smirnov 	if (ret)
10236d0c3831SAndrey Smirnov 		return ret;
1024f9538357STomi Valkeinen 
1025f9538357STomi Valkeinen 	/* wait */
1026f9538357STomi Valkeinen 	ret = tc_wait_link_training(tc);
1027f9538357STomi Valkeinen 	if (ret < 0)
10286d0c3831SAndrey Smirnov 		return ret;
1029f9538357STomi Valkeinen 
1030f9538357STomi Valkeinen 	if (ret) {
1031f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training phase 2 failed: %s\n",
1032f9538357STomi Valkeinen 			training_pattern2_errors[ret]);
10336d0c3831SAndrey Smirnov 		return -ENODEV;
1034f9538357STomi Valkeinen 	}
10357caff0fcSAndrey Gusakov 
10360776a269STomi Valkeinen 	/*
10370776a269STomi Valkeinen 	 * Toshiba's documentation suggests to first clear DPCD 0x102, then
10380776a269STomi Valkeinen 	 * clear the training pattern bit in DP0_SRCCTRL. Testing shows
10390776a269STomi Valkeinen 	 * that the link sometimes drops if those steps are done in that order,
10400776a269STomi Valkeinen 	 * but if the steps are done in reverse order, the link stays up.
10410776a269STomi Valkeinen 	 *
10420776a269STomi Valkeinen 	 * So we do the steps differently than documented here.
10430776a269STomi Valkeinen 	 */
10440776a269STomi Valkeinen 
10450776a269STomi Valkeinen 	/* Clear Training Pattern, set AutoCorrect Mode = 1 */
10466d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc) |
10476d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT);
10486d0c3831SAndrey Smirnov 	if (ret)
10496d0c3831SAndrey Smirnov 		return ret;
10500776a269STomi Valkeinen 
10517caff0fcSAndrey Gusakov 	/* Clear DPCD 0x102 */
10527caff0fcSAndrey Gusakov 	/* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */
10537caff0fcSAndrey Gusakov 	tmp[0] = tc->link.scrambler_dis ? DP_LINK_SCRAMBLING_DISABLE : 0x00;
10547caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, tmp[0]);
10557caff0fcSAndrey Gusakov 	if (ret < 0)
10567caff0fcSAndrey Gusakov 		goto err_dpcd_write;
10577caff0fcSAndrey Gusakov 
10580bf25146STomi Valkeinen 	/* Check link status */
10590bf25146STomi Valkeinen 	ret = drm_dp_dpcd_read_link_status(aux, tmp);
10607caff0fcSAndrey Gusakov 	if (ret < 0)
10617caff0fcSAndrey Gusakov 		goto err_dpcd_read;
10627caff0fcSAndrey Gusakov 
10630bf25146STomi Valkeinen 	ret = 0;
10647caff0fcSAndrey Gusakov 
10650bf25146STomi Valkeinen 	value = tmp[0] & DP_CHANNEL_EQ_BITS;
10660bf25146STomi Valkeinen 
10670bf25146STomi Valkeinen 	if (value != DP_CHANNEL_EQ_BITS) {
10680bf25146STomi Valkeinen 		dev_err(tc->dev, "Lane 0 failed: %x\n", value);
10690bf25146STomi Valkeinen 		ret = -ENODEV;
10700bf25146STomi Valkeinen 	}
10710bf25146STomi Valkeinen 
10720bf25146STomi Valkeinen 	if (tc->link.base.num_lanes == 2) {
10730bf25146STomi Valkeinen 		value = (tmp[0] >> 4) & DP_CHANNEL_EQ_BITS;
10740bf25146STomi Valkeinen 
10750bf25146STomi Valkeinen 		if (value != DP_CHANNEL_EQ_BITS) {
10760bf25146STomi Valkeinen 			dev_err(tc->dev, "Lane 1 failed: %x\n", value);
10770bf25146STomi Valkeinen 			ret = -ENODEV;
10780bf25146STomi Valkeinen 		}
10790bf25146STomi Valkeinen 
10800bf25146STomi Valkeinen 		if (!(tmp[2] & DP_INTERLANE_ALIGN_DONE)) {
10810bf25146STomi Valkeinen 			dev_err(tc->dev, "Interlane align failed\n");
10820bf25146STomi Valkeinen 			ret = -ENODEV;
10830bf25146STomi Valkeinen 		}
10840bf25146STomi Valkeinen 	}
10850bf25146STomi Valkeinen 
10860bf25146STomi Valkeinen 	if (ret) {
10870bf25146STomi Valkeinen 		dev_err(dev, "0x0202 LANE0_1_STATUS:            0x%02x\n", tmp[0]);
10880bf25146STomi Valkeinen 		dev_err(dev, "0x0203 LANE2_3_STATUS             0x%02x\n", tmp[1]);
10890bf25146STomi Valkeinen 		dev_err(dev, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n", tmp[2]);
10900bf25146STomi Valkeinen 		dev_err(dev, "0x0205 SINK_STATUS:               0x%02x\n", tmp[3]);
10910bf25146STomi Valkeinen 		dev_err(dev, "0x0206 ADJUST_REQUEST_LANE0_1:    0x%02x\n", tmp[4]);
10920bf25146STomi Valkeinen 		dev_err(dev, "0x0207 ADJUST_REQUEST_LANE2_3:    0x%02x\n", tmp[5]);
10936d0c3831SAndrey Smirnov 		return ret;
10947caff0fcSAndrey Gusakov 	}
10957caff0fcSAndrey Gusakov 
10967caff0fcSAndrey Gusakov 	return 0;
10977caff0fcSAndrey Gusakov err_dpcd_read:
10987caff0fcSAndrey Gusakov 	dev_err(tc->dev, "Failed to read DPCD: %d\n", ret);
10997caff0fcSAndrey Gusakov 	return ret;
11007caff0fcSAndrey Gusakov err_dpcd_write:
11017caff0fcSAndrey Gusakov 	dev_err(tc->dev, "Failed to write DPCD: %d\n", ret);
11027caff0fcSAndrey Gusakov 	return ret;
11037caff0fcSAndrey Gusakov }
11047caff0fcSAndrey Gusakov 
1105cb3263b2STomi Valkeinen static int tc_main_link_disable(struct tc_data *tc)
1106cb3263b2STomi Valkeinen {
1107cb3263b2STomi Valkeinen 	int ret;
1108cb3263b2STomi Valkeinen 
1109cb3263b2STomi Valkeinen 	dev_dbg(tc->dev, "link disable\n");
1110cb3263b2STomi Valkeinen 
11116d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, 0);
11126d0c3831SAndrey Smirnov 	if (ret)
1113cb3263b2STomi Valkeinen 		return ret;
11146d0c3831SAndrey Smirnov 
11156d0c3831SAndrey Smirnov 	return regmap_write(tc->regmap, DP0CTL, 0);
1116cb3263b2STomi Valkeinen }
1117cb3263b2STomi Valkeinen 
111880d57245STomi Valkeinen static int tc_stream_enable(struct tc_data *tc)
11197caff0fcSAndrey Gusakov {
11207caff0fcSAndrey Gusakov 	int ret;
11217caff0fcSAndrey Gusakov 	u32 value;
11227caff0fcSAndrey Gusakov 
112380d57245STomi Valkeinen 	dev_dbg(tc->dev, "enable video stream\n");
11247caff0fcSAndrey Gusakov 
1125bb248368STomi Valkeinen 	/* PXL PLL setup */
1126bb248368STomi Valkeinen 	if (tc_test_pattern) {
1127bb248368STomi Valkeinen 		ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
112846648a3cSTomi Valkeinen 				    1000 * tc->mode.clock);
1129bb248368STomi Valkeinen 		if (ret)
11306d0c3831SAndrey Smirnov 			return ret;
1131bb248368STomi Valkeinen 	}
1132bb248368STomi Valkeinen 
113346648a3cSTomi Valkeinen 	ret = tc_set_video_mode(tc, &tc->mode);
11345761a259STomi Valkeinen 	if (ret)
113580d57245STomi Valkeinen 		return ret;
11365761a259STomi Valkeinen 
11375761a259STomi Valkeinen 	/* Set M/N */
11385761a259STomi Valkeinen 	ret = tc_stream_clock_calc(tc);
11395761a259STomi Valkeinen 	if (ret)
114080d57245STomi Valkeinen 		return ret;
11415761a259STomi Valkeinen 
11427caff0fcSAndrey Gusakov 	value = VID_MN_GEN | DP_EN;
11437caff0fcSAndrey Gusakov 	if (tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
11447caff0fcSAndrey Gusakov 		value |= EF_EN;
11456d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL, value);
11466d0c3831SAndrey Smirnov 	if (ret)
11476d0c3831SAndrey Smirnov 		return ret;
11487caff0fcSAndrey Gusakov 	/*
11497caff0fcSAndrey Gusakov 	 * VID_EN assertion should be delayed by at least N * LSCLK
11507caff0fcSAndrey Gusakov 	 * cycles from the time VID_MN_GEN is enabled in order to
11517caff0fcSAndrey Gusakov 	 * generate stable values for VID_M. LSCLK is 270 MHz or
11527caff0fcSAndrey Gusakov 	 * 162 MHz, VID_N is set to 32768 in  tc_stream_clock_calc(),
11537caff0fcSAndrey Gusakov 	 * so a delay of at least 203 us should suffice.
11547caff0fcSAndrey Gusakov 	 */
11557caff0fcSAndrey Gusakov 	usleep_range(500, 1000);
11567caff0fcSAndrey Gusakov 	value |= VID_EN;
11576d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL, value);
11586d0c3831SAndrey Smirnov 	if (ret)
11596d0c3831SAndrey Smirnov 		return ret;
11607caff0fcSAndrey Gusakov 	/* Set input interface */
11617caff0fcSAndrey Gusakov 	value = DP0_AUDSRC_NO_INPUT;
11627caff0fcSAndrey Gusakov 	if (tc_test_pattern)
11637caff0fcSAndrey Gusakov 		value |= DP0_VIDSRC_COLOR_BAR;
11647caff0fcSAndrey Gusakov 	else
11657caff0fcSAndrey Gusakov 		value |= DP0_VIDSRC_DPI_RX;
11666d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, SYSCTRL, value);
11676d0c3831SAndrey Smirnov 	if (ret)
11686d0c3831SAndrey Smirnov 		return ret;
116980d57245STomi Valkeinen 
117080d57245STomi Valkeinen 	return 0;
11717caff0fcSAndrey Gusakov }
11727caff0fcSAndrey Gusakov 
117380d57245STomi Valkeinen static int tc_stream_disable(struct tc_data *tc)
117480d57245STomi Valkeinen {
117580d57245STomi Valkeinen 	int ret;
117680d57245STomi Valkeinen 
117780d57245STomi Valkeinen 	dev_dbg(tc->dev, "disable video stream\n");
117880d57245STomi Valkeinen 
11796d0c3831SAndrey Smirnov 	ret = regmap_update_bits(tc->regmap, DP0CTL, VID_EN, 0);
11806d0c3831SAndrey Smirnov 	if (ret)
11816d0c3831SAndrey Smirnov 		return ret;
118280d57245STomi Valkeinen 
1183bb248368STomi Valkeinen 	tc_pxl_pll_dis(tc);
1184bb248368STomi Valkeinen 
11857caff0fcSAndrey Gusakov 	return 0;
11867caff0fcSAndrey Gusakov }
11877caff0fcSAndrey Gusakov 
11887caff0fcSAndrey Gusakov static void tc_bridge_pre_enable(struct drm_bridge *bridge)
11897caff0fcSAndrey Gusakov {
11907caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
11917caff0fcSAndrey Gusakov 
11927caff0fcSAndrey Gusakov 	drm_panel_prepare(tc->panel);
11937caff0fcSAndrey Gusakov }
11947caff0fcSAndrey Gusakov 
11957caff0fcSAndrey Gusakov static void tc_bridge_enable(struct drm_bridge *bridge)
11967caff0fcSAndrey Gusakov {
11977caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
11987caff0fcSAndrey Gusakov 	int ret;
11997caff0fcSAndrey Gusakov 
1200f25ee501STomi Valkeinen 	ret = tc_get_display_props(tc);
1201f25ee501STomi Valkeinen 	if (ret < 0) {
1202f25ee501STomi Valkeinen 		dev_err(tc->dev, "failed to read display props: %d\n", ret);
1203f25ee501STomi Valkeinen 		return;
1204f25ee501STomi Valkeinen 	}
1205f25ee501STomi Valkeinen 
1206cb3263b2STomi Valkeinen 	ret = tc_main_link_enable(tc);
12077caff0fcSAndrey Gusakov 	if (ret < 0) {
1208cb3263b2STomi Valkeinen 		dev_err(tc->dev, "main link enable error: %d\n", ret);
12097caff0fcSAndrey Gusakov 		return;
12107caff0fcSAndrey Gusakov 	}
12117caff0fcSAndrey Gusakov 
121280d57245STomi Valkeinen 	ret = tc_stream_enable(tc);
12137caff0fcSAndrey Gusakov 	if (ret < 0) {
12147caff0fcSAndrey Gusakov 		dev_err(tc->dev, "main link stream start error: %d\n", ret);
1215cb3263b2STomi Valkeinen 		tc_main_link_disable(tc);
12167caff0fcSAndrey Gusakov 		return;
12177caff0fcSAndrey Gusakov 	}
12187caff0fcSAndrey Gusakov 
12197caff0fcSAndrey Gusakov 	drm_panel_enable(tc->panel);
12207caff0fcSAndrey Gusakov }
12217caff0fcSAndrey Gusakov 
12227caff0fcSAndrey Gusakov static void tc_bridge_disable(struct drm_bridge *bridge)
12237caff0fcSAndrey Gusakov {
12247caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
12257caff0fcSAndrey Gusakov 	int ret;
12267caff0fcSAndrey Gusakov 
12277caff0fcSAndrey Gusakov 	drm_panel_disable(tc->panel);
12287caff0fcSAndrey Gusakov 
122980d57245STomi Valkeinen 	ret = tc_stream_disable(tc);
12307caff0fcSAndrey Gusakov 	if (ret < 0)
12317caff0fcSAndrey Gusakov 		dev_err(tc->dev, "main link stream stop error: %d\n", ret);
1232cb3263b2STomi Valkeinen 
1233cb3263b2STomi Valkeinen 	ret = tc_main_link_disable(tc);
1234cb3263b2STomi Valkeinen 	if (ret < 0)
1235cb3263b2STomi Valkeinen 		dev_err(tc->dev, "main link disable error: %d\n", ret);
12367caff0fcSAndrey Gusakov }
12377caff0fcSAndrey Gusakov 
12387caff0fcSAndrey Gusakov static void tc_bridge_post_disable(struct drm_bridge *bridge)
12397caff0fcSAndrey Gusakov {
12407caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
12417caff0fcSAndrey Gusakov 
12427caff0fcSAndrey Gusakov 	drm_panel_unprepare(tc->panel);
12437caff0fcSAndrey Gusakov }
12447caff0fcSAndrey Gusakov 
12457caff0fcSAndrey Gusakov static bool tc_bridge_mode_fixup(struct drm_bridge *bridge,
12467caff0fcSAndrey Gusakov 				 const struct drm_display_mode *mode,
12477caff0fcSAndrey Gusakov 				 struct drm_display_mode *adj)
12487caff0fcSAndrey Gusakov {
12497caff0fcSAndrey Gusakov 	/* Fixup sync polarities, both hsync and vsync are active low */
12507caff0fcSAndrey Gusakov 	adj->flags = mode->flags;
12517caff0fcSAndrey Gusakov 	adj->flags |= (DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC);
12527caff0fcSAndrey Gusakov 	adj->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
12537caff0fcSAndrey Gusakov 
12547caff0fcSAndrey Gusakov 	return true;
12557caff0fcSAndrey Gusakov }
12567caff0fcSAndrey Gusakov 
12574647a64fSTomi Valkeinen static enum drm_mode_status tc_mode_valid(struct drm_bridge *bridge,
12584647a64fSTomi Valkeinen 					  const struct drm_display_mode *mode)
12597caff0fcSAndrey Gusakov {
12604647a64fSTomi Valkeinen 	struct tc_data *tc = bridge_to_tc(bridge);
126151b9e62eSTomi Valkeinen 	u32 req, avail;
126251b9e62eSTomi Valkeinen 	u32 bits_per_pixel = 24;
126351b9e62eSTomi Valkeinen 
126499fc8e96SAndrey Gusakov 	/* DPI interface clock limitation: upto 154 MHz */
126599fc8e96SAndrey Gusakov 	if (mode->clock > 154000)
126699fc8e96SAndrey Gusakov 		return MODE_CLOCK_HIGH;
126799fc8e96SAndrey Gusakov 
126851b9e62eSTomi Valkeinen 	req = mode->clock * bits_per_pixel / 8;
126951b9e62eSTomi Valkeinen 	avail = tc->link.base.num_lanes * tc->link.base.rate;
127051b9e62eSTomi Valkeinen 
127151b9e62eSTomi Valkeinen 	if (req > avail)
127251b9e62eSTomi Valkeinen 		return MODE_BAD;
127351b9e62eSTomi Valkeinen 
12747caff0fcSAndrey Gusakov 	return MODE_OK;
12757caff0fcSAndrey Gusakov }
12767caff0fcSAndrey Gusakov 
12777caff0fcSAndrey Gusakov static void tc_bridge_mode_set(struct drm_bridge *bridge,
127863f8f3baSLaurent Pinchart 			       const struct drm_display_mode *mode,
127963f8f3baSLaurent Pinchart 			       const struct drm_display_mode *adj)
12807caff0fcSAndrey Gusakov {
12817caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
12827caff0fcSAndrey Gusakov 
128346648a3cSTomi Valkeinen 	tc->mode = *mode;
12847caff0fcSAndrey Gusakov }
12857caff0fcSAndrey Gusakov 
12867caff0fcSAndrey Gusakov static int tc_connector_get_modes(struct drm_connector *connector)
12877caff0fcSAndrey Gusakov {
12887caff0fcSAndrey Gusakov 	struct tc_data *tc = connector_to_tc(connector);
12897caff0fcSAndrey Gusakov 	struct edid *edid;
12907caff0fcSAndrey Gusakov 	unsigned int count;
129132315730STomi Valkeinen 	int ret;
129232315730STomi Valkeinen 
129332315730STomi Valkeinen 	ret = tc_get_display_props(tc);
129432315730STomi Valkeinen 	if (ret < 0) {
129532315730STomi Valkeinen 		dev_err(tc->dev, "failed to read display props: %d\n", ret);
129632315730STomi Valkeinen 		return 0;
129732315730STomi Valkeinen 	}
12987caff0fcSAndrey Gusakov 
12997caff0fcSAndrey Gusakov 	if (tc->panel && tc->panel->funcs && tc->panel->funcs->get_modes) {
13007caff0fcSAndrey Gusakov 		count = tc->panel->funcs->get_modes(tc->panel);
13017caff0fcSAndrey Gusakov 		if (count > 0)
13027caff0fcSAndrey Gusakov 			return count;
13037caff0fcSAndrey Gusakov 	}
13047caff0fcSAndrey Gusakov 
13057caff0fcSAndrey Gusakov 	edid = drm_get_edid(connector, &tc->aux.ddc);
13067caff0fcSAndrey Gusakov 
13077caff0fcSAndrey Gusakov 	kfree(tc->edid);
13087caff0fcSAndrey Gusakov 	tc->edid = edid;
13097caff0fcSAndrey Gusakov 	if (!edid)
13107caff0fcSAndrey Gusakov 		return 0;
13117caff0fcSAndrey Gusakov 
1312c555f023SDaniel Vetter 	drm_connector_update_edid_property(connector, edid);
13137caff0fcSAndrey Gusakov 	count = drm_add_edid_modes(connector, edid);
13147caff0fcSAndrey Gusakov 
13157caff0fcSAndrey Gusakov 	return count;
13167caff0fcSAndrey Gusakov }
13177caff0fcSAndrey Gusakov 
13187caff0fcSAndrey Gusakov static const struct drm_connector_helper_funcs tc_connector_helper_funcs = {
13197caff0fcSAndrey Gusakov 	.get_modes = tc_connector_get_modes,
13207caff0fcSAndrey Gusakov };
13217caff0fcSAndrey Gusakov 
1322f25ee501STomi Valkeinen static enum drm_connector_status tc_connector_detect(struct drm_connector *connector,
1323f25ee501STomi Valkeinen 						     bool force)
1324f25ee501STomi Valkeinen {
1325f25ee501STomi Valkeinen 	struct tc_data *tc = connector_to_tc(connector);
1326f25ee501STomi Valkeinen 	bool conn;
1327f25ee501STomi Valkeinen 	u32 val;
1328f25ee501STomi Valkeinen 	int ret;
1329f25ee501STomi Valkeinen 
1330f25ee501STomi Valkeinen 	if (tc->hpd_pin < 0) {
1331f25ee501STomi Valkeinen 		if (tc->panel)
1332f25ee501STomi Valkeinen 			return connector_status_connected;
1333f25ee501STomi Valkeinen 		else
1334f25ee501STomi Valkeinen 			return connector_status_unknown;
1335f25ee501STomi Valkeinen 	}
1336f25ee501STomi Valkeinen 
13376d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, GPIOI, &val);
13386d0c3831SAndrey Smirnov 	if (ret)
13396d0c3831SAndrey Smirnov 		return connector_status_unknown;
1340f25ee501STomi Valkeinen 
1341f25ee501STomi Valkeinen 	conn = val & BIT(tc->hpd_pin);
1342f25ee501STomi Valkeinen 
1343f25ee501STomi Valkeinen 	if (conn)
1344f25ee501STomi Valkeinen 		return connector_status_connected;
1345f25ee501STomi Valkeinen 	else
1346f25ee501STomi Valkeinen 		return connector_status_disconnected;
1347f25ee501STomi Valkeinen }
1348f25ee501STomi Valkeinen 
13497caff0fcSAndrey Gusakov static const struct drm_connector_funcs tc_connector_funcs = {
1350f25ee501STomi Valkeinen 	.detect = tc_connector_detect,
13517caff0fcSAndrey Gusakov 	.fill_modes = drm_helper_probe_single_connector_modes,
1352fdd8326aSMarek Vasut 	.destroy = drm_connector_cleanup,
13537caff0fcSAndrey Gusakov 	.reset = drm_atomic_helper_connector_reset,
13547caff0fcSAndrey Gusakov 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
13557caff0fcSAndrey Gusakov 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
13567caff0fcSAndrey Gusakov };
13577caff0fcSAndrey Gusakov 
13587caff0fcSAndrey Gusakov static int tc_bridge_attach(struct drm_bridge *bridge)
13597caff0fcSAndrey Gusakov {
13607caff0fcSAndrey Gusakov 	u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24;
13617caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
13627caff0fcSAndrey Gusakov 	struct drm_device *drm = bridge->dev;
13637caff0fcSAndrey Gusakov 	int ret;
13647caff0fcSAndrey Gusakov 
1365f25ee501STomi Valkeinen 	/* Create DP/eDP connector */
13667caff0fcSAndrey Gusakov 	drm_connector_helper_add(&tc->connector, &tc_connector_helper_funcs);
13677caff0fcSAndrey Gusakov 	ret = drm_connector_init(drm, &tc->connector, &tc_connector_funcs,
1368f8c15790STomi Valkeinen 				 tc->panel ? DRM_MODE_CONNECTOR_eDP :
1369f8c15790STomi Valkeinen 				 DRM_MODE_CONNECTOR_DisplayPort);
13707caff0fcSAndrey Gusakov 	if (ret)
13717caff0fcSAndrey Gusakov 		return ret;
13727caff0fcSAndrey Gusakov 
1373f25ee501STomi Valkeinen 	/* Don't poll if don't have HPD connected */
1374f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0) {
1375f25ee501STomi Valkeinen 		if (tc->have_irq)
1376f25ee501STomi Valkeinen 			tc->connector.polled = DRM_CONNECTOR_POLL_HPD;
1377f25ee501STomi Valkeinen 		else
1378f25ee501STomi Valkeinen 			tc->connector.polled = DRM_CONNECTOR_POLL_CONNECT |
1379f25ee501STomi Valkeinen 					       DRM_CONNECTOR_POLL_DISCONNECT;
1380f25ee501STomi Valkeinen 	}
1381f25ee501STomi Valkeinen 
13827caff0fcSAndrey Gusakov 	if (tc->panel)
13837caff0fcSAndrey Gusakov 		drm_panel_attach(tc->panel, &tc->connector);
13847caff0fcSAndrey Gusakov 
13857caff0fcSAndrey Gusakov 	drm_display_info_set_bus_formats(&tc->connector.display_info,
13867caff0fcSAndrey Gusakov 					 &bus_format, 1);
13874842379cSTomi Valkeinen 	tc->connector.display_info.bus_flags =
13884842379cSTomi Valkeinen 		DRM_BUS_FLAG_DE_HIGH |
138988bc4178SLaurent Pinchart 		DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE |
139088bc4178SLaurent Pinchart 		DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE;
1391cde4c44dSDaniel Vetter 	drm_connector_attach_encoder(&tc->connector, tc->bridge.encoder);
13927caff0fcSAndrey Gusakov 
13937caff0fcSAndrey Gusakov 	return 0;
13947caff0fcSAndrey Gusakov }
13957caff0fcSAndrey Gusakov 
13967caff0fcSAndrey Gusakov static const struct drm_bridge_funcs tc_bridge_funcs = {
13977caff0fcSAndrey Gusakov 	.attach = tc_bridge_attach,
13984647a64fSTomi Valkeinen 	.mode_valid = tc_mode_valid,
13997caff0fcSAndrey Gusakov 	.mode_set = tc_bridge_mode_set,
14007caff0fcSAndrey Gusakov 	.pre_enable = tc_bridge_pre_enable,
14017caff0fcSAndrey Gusakov 	.enable = tc_bridge_enable,
14027caff0fcSAndrey Gusakov 	.disable = tc_bridge_disable,
14037caff0fcSAndrey Gusakov 	.post_disable = tc_bridge_post_disable,
14047caff0fcSAndrey Gusakov 	.mode_fixup = tc_bridge_mode_fixup,
14057caff0fcSAndrey Gusakov };
14067caff0fcSAndrey Gusakov 
14077caff0fcSAndrey Gusakov static bool tc_readable_reg(struct device *dev, unsigned int reg)
14087caff0fcSAndrey Gusakov {
14097caff0fcSAndrey Gusakov 	return reg != SYSCTRL;
14107caff0fcSAndrey Gusakov }
14117caff0fcSAndrey Gusakov 
14127caff0fcSAndrey Gusakov static const struct regmap_range tc_volatile_ranges[] = {
14137caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS),
14147caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ),
14157caff0fcSAndrey Gusakov 	regmap_reg_range(DP_PHY_CTRL, DP_PHY_CTRL),
14167caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_PLLCTRL, PXL_PLLCTRL),
14177caff0fcSAndrey Gusakov 	regmap_reg_range(VFUEN0, VFUEN0),
1418af9526f2STomi Valkeinen 	regmap_reg_range(INTSTS_G, INTSTS_G),
1419af9526f2STomi Valkeinen 	regmap_reg_range(GPIOI, GPIOI),
14207caff0fcSAndrey Gusakov };
14217caff0fcSAndrey Gusakov 
14227caff0fcSAndrey Gusakov static const struct regmap_access_table tc_volatile_table = {
14237caff0fcSAndrey Gusakov 	.yes_ranges = tc_volatile_ranges,
14247caff0fcSAndrey Gusakov 	.n_yes_ranges = ARRAY_SIZE(tc_volatile_ranges),
14257caff0fcSAndrey Gusakov };
14267caff0fcSAndrey Gusakov 
14277caff0fcSAndrey Gusakov static bool tc_writeable_reg(struct device *dev, unsigned int reg)
14287caff0fcSAndrey Gusakov {
14297caff0fcSAndrey Gusakov 	return (reg != TC_IDREG) &&
14307caff0fcSAndrey Gusakov 	       (reg != DP0_LTSTAT) &&
14317caff0fcSAndrey Gusakov 	       (reg != DP0_SNKLTCHGREQ);
14327caff0fcSAndrey Gusakov }
14337caff0fcSAndrey Gusakov 
14347caff0fcSAndrey Gusakov static const struct regmap_config tc_regmap_config = {
14357caff0fcSAndrey Gusakov 	.name = "tc358767",
14367caff0fcSAndrey Gusakov 	.reg_bits = 16,
14377caff0fcSAndrey Gusakov 	.val_bits = 32,
14387caff0fcSAndrey Gusakov 	.reg_stride = 4,
14397caff0fcSAndrey Gusakov 	.max_register = PLL_DBG,
14407caff0fcSAndrey Gusakov 	.cache_type = REGCACHE_RBTREE,
14417caff0fcSAndrey Gusakov 	.readable_reg = tc_readable_reg,
14427caff0fcSAndrey Gusakov 	.volatile_table = &tc_volatile_table,
14437caff0fcSAndrey Gusakov 	.writeable_reg = tc_writeable_reg,
14447caff0fcSAndrey Gusakov 	.reg_format_endian = REGMAP_ENDIAN_BIG,
14457caff0fcSAndrey Gusakov 	.val_format_endian = REGMAP_ENDIAN_LITTLE,
14467caff0fcSAndrey Gusakov };
14477caff0fcSAndrey Gusakov 
1448f25ee501STomi Valkeinen static irqreturn_t tc_irq_handler(int irq, void *arg)
1449f25ee501STomi Valkeinen {
1450f25ee501STomi Valkeinen 	struct tc_data *tc = arg;
1451f25ee501STomi Valkeinen 	u32 val;
1452f25ee501STomi Valkeinen 	int r;
1453f25ee501STomi Valkeinen 
1454f25ee501STomi Valkeinen 	r = regmap_read(tc->regmap, INTSTS_G, &val);
1455f25ee501STomi Valkeinen 	if (r)
1456f25ee501STomi Valkeinen 		return IRQ_NONE;
1457f25ee501STomi Valkeinen 
1458f25ee501STomi Valkeinen 	if (!val)
1459f25ee501STomi Valkeinen 		return IRQ_NONE;
1460f25ee501STomi Valkeinen 
1461f25ee501STomi Valkeinen 	if (val & INT_SYSERR) {
1462f25ee501STomi Valkeinen 		u32 stat = 0;
1463f25ee501STomi Valkeinen 
1464f25ee501STomi Valkeinen 		regmap_read(tc->regmap, SYSSTAT, &stat);
1465f25ee501STomi Valkeinen 
1466f25ee501STomi Valkeinen 		dev_err(tc->dev, "syserr %x\n", stat);
1467f25ee501STomi Valkeinen 	}
1468f25ee501STomi Valkeinen 
1469f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0 && tc->bridge.dev) {
1470f25ee501STomi Valkeinen 		/*
1471f25ee501STomi Valkeinen 		 * H is triggered when the GPIO goes high.
1472f25ee501STomi Valkeinen 		 *
1473f25ee501STomi Valkeinen 		 * LC is triggered when the GPIO goes low and stays low for
1474f25ee501STomi Valkeinen 		 * the duration of LCNT
1475f25ee501STomi Valkeinen 		 */
1476f25ee501STomi Valkeinen 		bool h = val & INT_GPIO_H(tc->hpd_pin);
1477f25ee501STomi Valkeinen 		bool lc = val & INT_GPIO_LC(tc->hpd_pin);
1478f25ee501STomi Valkeinen 
1479f25ee501STomi Valkeinen 		dev_dbg(tc->dev, "GPIO%d: %s %s\n", tc->hpd_pin,
1480f25ee501STomi Valkeinen 			h ? "H" : "", lc ? "LC" : "");
1481f25ee501STomi Valkeinen 
1482f25ee501STomi Valkeinen 		if (h || lc)
1483f25ee501STomi Valkeinen 			drm_kms_helper_hotplug_event(tc->bridge.dev);
1484f25ee501STomi Valkeinen 	}
1485f25ee501STomi Valkeinen 
1486f25ee501STomi Valkeinen 	regmap_write(tc->regmap, INTSTS_G, val);
1487f25ee501STomi Valkeinen 
1488f25ee501STomi Valkeinen 	return IRQ_HANDLED;
1489f25ee501STomi Valkeinen }
1490f25ee501STomi Valkeinen 
14917caff0fcSAndrey Gusakov static int tc_probe(struct i2c_client *client, const struct i2c_device_id *id)
14927caff0fcSAndrey Gusakov {
14937caff0fcSAndrey Gusakov 	struct device *dev = &client->dev;
14947caff0fcSAndrey Gusakov 	struct tc_data *tc;
14957caff0fcSAndrey Gusakov 	int ret;
14967caff0fcSAndrey Gusakov 
14977caff0fcSAndrey Gusakov 	tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL);
14987caff0fcSAndrey Gusakov 	if (!tc)
14997caff0fcSAndrey Gusakov 		return -ENOMEM;
15007caff0fcSAndrey Gusakov 
15017caff0fcSAndrey Gusakov 	tc->dev = dev;
15027caff0fcSAndrey Gusakov 
15037caff0fcSAndrey Gusakov 	/* port@2 is the output port */
1504ebc94461SRob Herring 	ret = drm_of_find_panel_or_bridge(dev->of_node, 2, 0, &tc->panel, NULL);
1505d630213fSLucas Stach 	if (ret && ret != -ENODEV)
1506ebc94461SRob Herring 		return ret;
15077caff0fcSAndrey Gusakov 
15087caff0fcSAndrey Gusakov 	/* Shut down GPIO is optional */
15097caff0fcSAndrey Gusakov 	tc->sd_gpio = devm_gpiod_get_optional(dev, "shutdown", GPIOD_OUT_HIGH);
15107caff0fcSAndrey Gusakov 	if (IS_ERR(tc->sd_gpio))
15117caff0fcSAndrey Gusakov 		return PTR_ERR(tc->sd_gpio);
15127caff0fcSAndrey Gusakov 
15137caff0fcSAndrey Gusakov 	if (tc->sd_gpio) {
15147caff0fcSAndrey Gusakov 		gpiod_set_value_cansleep(tc->sd_gpio, 0);
15157caff0fcSAndrey Gusakov 		usleep_range(5000, 10000);
15167caff0fcSAndrey Gusakov 	}
15177caff0fcSAndrey Gusakov 
15187caff0fcSAndrey Gusakov 	/* Reset GPIO is optional */
15197caff0fcSAndrey Gusakov 	tc->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
15207caff0fcSAndrey Gusakov 	if (IS_ERR(tc->reset_gpio))
15217caff0fcSAndrey Gusakov 		return PTR_ERR(tc->reset_gpio);
15227caff0fcSAndrey Gusakov 
15237caff0fcSAndrey Gusakov 	if (tc->reset_gpio) {
15247caff0fcSAndrey Gusakov 		gpiod_set_value_cansleep(tc->reset_gpio, 1);
15257caff0fcSAndrey Gusakov 		usleep_range(5000, 10000);
15267caff0fcSAndrey Gusakov 	}
15277caff0fcSAndrey Gusakov 
15287caff0fcSAndrey Gusakov 	tc->refclk = devm_clk_get(dev, "ref");
15297caff0fcSAndrey Gusakov 	if (IS_ERR(tc->refclk)) {
15307caff0fcSAndrey Gusakov 		ret = PTR_ERR(tc->refclk);
15317caff0fcSAndrey Gusakov 		dev_err(dev, "Failed to get refclk: %d\n", ret);
15327caff0fcSAndrey Gusakov 		return ret;
15337caff0fcSAndrey Gusakov 	}
15347caff0fcSAndrey Gusakov 
15357caff0fcSAndrey Gusakov 	tc->regmap = devm_regmap_init_i2c(client, &tc_regmap_config);
15367caff0fcSAndrey Gusakov 	if (IS_ERR(tc->regmap)) {
15377caff0fcSAndrey Gusakov 		ret = PTR_ERR(tc->regmap);
15387caff0fcSAndrey Gusakov 		dev_err(dev, "Failed to initialize regmap: %d\n", ret);
15397caff0fcSAndrey Gusakov 		return ret;
15407caff0fcSAndrey Gusakov 	}
15417caff0fcSAndrey Gusakov 
1542f25ee501STomi Valkeinen 	ret = of_property_read_u32(dev->of_node, "toshiba,hpd-pin",
1543f25ee501STomi Valkeinen 				   &tc->hpd_pin);
1544f25ee501STomi Valkeinen 	if (ret) {
1545f25ee501STomi Valkeinen 		tc->hpd_pin = -ENODEV;
1546f25ee501STomi Valkeinen 	} else {
1547f25ee501STomi Valkeinen 		if (tc->hpd_pin < 0 || tc->hpd_pin > 1) {
1548f25ee501STomi Valkeinen 			dev_err(dev, "failed to parse HPD number\n");
1549f25ee501STomi Valkeinen 			return ret;
1550f25ee501STomi Valkeinen 		}
1551f25ee501STomi Valkeinen 	}
1552f25ee501STomi Valkeinen 
1553f25ee501STomi Valkeinen 	if (client->irq > 0) {
1554f25ee501STomi Valkeinen 		/* enable SysErr */
1555f25ee501STomi Valkeinen 		regmap_write(tc->regmap, INTCTL_G, INT_SYSERR);
1556f25ee501STomi Valkeinen 
1557f25ee501STomi Valkeinen 		ret = devm_request_threaded_irq(dev, client->irq,
1558f25ee501STomi Valkeinen 						NULL, tc_irq_handler,
1559f25ee501STomi Valkeinen 						IRQF_ONESHOT,
1560f25ee501STomi Valkeinen 						"tc358767-irq", tc);
1561f25ee501STomi Valkeinen 		if (ret) {
1562f25ee501STomi Valkeinen 			dev_err(dev, "failed to register dp interrupt\n");
1563f25ee501STomi Valkeinen 			return ret;
1564f25ee501STomi Valkeinen 		}
1565f25ee501STomi Valkeinen 
1566f25ee501STomi Valkeinen 		tc->have_irq = true;
1567f25ee501STomi Valkeinen 	}
1568f25ee501STomi Valkeinen 
15697caff0fcSAndrey Gusakov 	ret = regmap_read(tc->regmap, TC_IDREG, &tc->rev);
15707caff0fcSAndrey Gusakov 	if (ret) {
15717caff0fcSAndrey Gusakov 		dev_err(tc->dev, "can not read device ID: %d\n", ret);
15727caff0fcSAndrey Gusakov 		return ret;
15737caff0fcSAndrey Gusakov 	}
15747caff0fcSAndrey Gusakov 
15757caff0fcSAndrey Gusakov 	if ((tc->rev != 0x6601) && (tc->rev != 0x6603)) {
15767caff0fcSAndrey Gusakov 		dev_err(tc->dev, "invalid device ID: 0x%08x\n", tc->rev);
15777caff0fcSAndrey Gusakov 		return -EINVAL;
15787caff0fcSAndrey Gusakov 	}
15797caff0fcSAndrey Gusakov 
15807caff0fcSAndrey Gusakov 	tc->assr = (tc->rev == 0x6601); /* Enable ASSR for eDP panels */
15817caff0fcSAndrey Gusakov 
1582f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0) {
1583f25ee501STomi Valkeinen 		u32 lcnt_reg = tc->hpd_pin == 0 ? INT_GP0_LCNT : INT_GP1_LCNT;
1584f25ee501STomi Valkeinen 		u32 h_lc = INT_GPIO_H(tc->hpd_pin) | INT_GPIO_LC(tc->hpd_pin);
1585f25ee501STomi Valkeinen 
1586f25ee501STomi Valkeinen 		/* Set LCNT to 2ms */
1587f25ee501STomi Valkeinen 		regmap_write(tc->regmap, lcnt_reg,
1588f25ee501STomi Valkeinen 			     clk_get_rate(tc->refclk) * 2 / 1000);
1589f25ee501STomi Valkeinen 		/* We need the "alternate" mode for HPD */
1590f25ee501STomi Valkeinen 		regmap_write(tc->regmap, GPIOM, BIT(tc->hpd_pin));
1591f25ee501STomi Valkeinen 
1592f25ee501STomi Valkeinen 		if (tc->have_irq) {
1593f25ee501STomi Valkeinen 			/* enable H & LC */
1594f25ee501STomi Valkeinen 			regmap_update_bits(tc->regmap, INTCTL_G, h_lc, h_lc);
1595f25ee501STomi Valkeinen 		}
1596f25ee501STomi Valkeinen 	}
1597f25ee501STomi Valkeinen 
15987caff0fcSAndrey Gusakov 	ret = tc_aux_link_setup(tc);
15997caff0fcSAndrey Gusakov 	if (ret)
16007caff0fcSAndrey Gusakov 		return ret;
16017caff0fcSAndrey Gusakov 
16027caff0fcSAndrey Gusakov 	/* Register DP AUX channel */
16037caff0fcSAndrey Gusakov 	tc->aux.name = "TC358767 AUX i2c adapter";
16047caff0fcSAndrey Gusakov 	tc->aux.dev = tc->dev;
16057caff0fcSAndrey Gusakov 	tc->aux.transfer = tc_aux_transfer;
16067caff0fcSAndrey Gusakov 	ret = drm_dp_aux_register(&tc->aux);
16077caff0fcSAndrey Gusakov 	if (ret)
16087caff0fcSAndrey Gusakov 		return ret;
16097caff0fcSAndrey Gusakov 
16107caff0fcSAndrey Gusakov 	tc->bridge.funcs = &tc_bridge_funcs;
16117caff0fcSAndrey Gusakov 	tc->bridge.of_node = dev->of_node;
1612dc01732eSInki Dae 	drm_bridge_add(&tc->bridge);
16137caff0fcSAndrey Gusakov 
16147caff0fcSAndrey Gusakov 	i2c_set_clientdata(client, tc);
16157caff0fcSAndrey Gusakov 
16167caff0fcSAndrey Gusakov 	return 0;
16177caff0fcSAndrey Gusakov }
16187caff0fcSAndrey Gusakov 
16197caff0fcSAndrey Gusakov static int tc_remove(struct i2c_client *client)
16207caff0fcSAndrey Gusakov {
16217caff0fcSAndrey Gusakov 	struct tc_data *tc = i2c_get_clientdata(client);
16227caff0fcSAndrey Gusakov 
16237caff0fcSAndrey Gusakov 	drm_bridge_remove(&tc->bridge);
16247caff0fcSAndrey Gusakov 	drm_dp_aux_unregister(&tc->aux);
16257caff0fcSAndrey Gusakov 
16267caff0fcSAndrey Gusakov 	return 0;
16277caff0fcSAndrey Gusakov }
16287caff0fcSAndrey Gusakov 
16297caff0fcSAndrey Gusakov static const struct i2c_device_id tc358767_i2c_ids[] = {
16307caff0fcSAndrey Gusakov 	{ "tc358767", 0 },
16317caff0fcSAndrey Gusakov 	{ }
16327caff0fcSAndrey Gusakov };
16337caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(i2c, tc358767_i2c_ids);
16347caff0fcSAndrey Gusakov 
16357caff0fcSAndrey Gusakov static const struct of_device_id tc358767_of_ids[] = {
16367caff0fcSAndrey Gusakov 	{ .compatible = "toshiba,tc358767", },
16377caff0fcSAndrey Gusakov 	{ }
16387caff0fcSAndrey Gusakov };
16397caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(of, tc358767_of_ids);
16407caff0fcSAndrey Gusakov 
16417caff0fcSAndrey Gusakov static struct i2c_driver tc358767_driver = {
16427caff0fcSAndrey Gusakov 	.driver = {
16437caff0fcSAndrey Gusakov 		.name = "tc358767",
16447caff0fcSAndrey Gusakov 		.of_match_table = tc358767_of_ids,
16457caff0fcSAndrey Gusakov 	},
16467caff0fcSAndrey Gusakov 	.id_table = tc358767_i2c_ids,
16477caff0fcSAndrey Gusakov 	.probe = tc_probe,
16487caff0fcSAndrey Gusakov 	.remove	= tc_remove,
16497caff0fcSAndrey Gusakov };
16507caff0fcSAndrey Gusakov module_i2c_driver(tc358767_driver);
16517caff0fcSAndrey Gusakov 
16527caff0fcSAndrey Gusakov MODULE_AUTHOR("Andrey Gusakov <andrey.gusakov@cogentembedded.com>");
16537caff0fcSAndrey Gusakov MODULE_DESCRIPTION("tc358767 eDP encoder driver");
16547caff0fcSAndrey Gusakov MODULE_LICENSE("GPL");
1655