1bc1aee7fSJitao Shi // SPDX-License-Identifier: GPL-2.0-only 2bc1aee7fSJitao Shi /* 3bc1aee7fSJitao Shi * Copyright (c) 2016 MediaTek Inc. 4bc1aee7fSJitao Shi */ 5bc1aee7fSJitao Shi 6bc1aee7fSJitao Shi #include <linux/delay.h> 7bc1aee7fSJitao Shi #include <linux/err.h> 8bc1aee7fSJitao Shi #include <linux/gpio/consumer.h> 9bc1aee7fSJitao Shi #include <linux/i2c.h> 10bc1aee7fSJitao Shi #include <linux/module.h> 11bc1aee7fSJitao Shi #include <linux/of_graph.h> 12826cff3fSPhilip Chen #include <linux/pm_runtime.h> 13692d8db0SPhilip Chen #include <linux/regmap.h> 14bc1aee7fSJitao Shi #include <linux/regulator/consumer.h> 15bc1aee7fSJitao Shi 16*da68386dSThomas Zimmermann #include <drm/display/drm_dp_aux_bus.h> 17*da68386dSThomas Zimmermann #include <drm/display/drm_dp_helper.h> 18bc1aee7fSJitao Shi #include <drm/drm_bridge.h> 19bc1aee7fSJitao Shi #include <drm/drm_mipi_dsi.h> 20bc1aee7fSJitao Shi #include <drm/drm_of.h> 21bc1aee7fSJitao Shi #include <drm/drm_panel.h> 22bc1aee7fSJitao Shi #include <drm/drm_print.h> 23bc1aee7fSJitao Shi 2413afcdd7SPhilip Chen #define PAGE0_AUXCH_CFG3 0x76 2513afcdd7SPhilip Chen #define AUXCH_CFG3_RESET 0xff 2613afcdd7SPhilip Chen #define PAGE0_SWAUX_ADDR_7_0 0x7d 2713afcdd7SPhilip Chen #define PAGE0_SWAUX_ADDR_15_8 0x7e 2813afcdd7SPhilip Chen #define PAGE0_SWAUX_ADDR_23_16 0x7f 2913afcdd7SPhilip Chen #define SWAUX_ADDR_MASK GENMASK(19, 0) 3013afcdd7SPhilip Chen #define PAGE0_SWAUX_LENGTH 0x80 3113afcdd7SPhilip Chen #define SWAUX_LENGTH_MASK GENMASK(3, 0) 3213afcdd7SPhilip Chen #define SWAUX_NO_PAYLOAD BIT(7) 3313afcdd7SPhilip Chen #define PAGE0_SWAUX_WDATA 0x81 3413afcdd7SPhilip Chen #define PAGE0_SWAUX_RDATA 0x82 3513afcdd7SPhilip Chen #define PAGE0_SWAUX_CTRL 0x83 3613afcdd7SPhilip Chen #define SWAUX_SEND BIT(0) 3713afcdd7SPhilip Chen #define PAGE0_SWAUX_STATUS 0x84 3813afcdd7SPhilip Chen #define SWAUX_M_MASK GENMASK(4, 0) 3913afcdd7SPhilip Chen #define SWAUX_STATUS_MASK GENMASK(7, 5) 4013afcdd7SPhilip Chen #define SWAUX_STATUS_NACK (0x1 << 5) 4113afcdd7SPhilip Chen #define SWAUX_STATUS_DEFER (0x2 << 5) 4213afcdd7SPhilip Chen #define SWAUX_STATUS_ACKM (0x3 << 5) 4313afcdd7SPhilip Chen #define SWAUX_STATUS_INVALID (0x4 << 5) 4413afcdd7SPhilip Chen #define SWAUX_STATUS_I2C_NACK (0x5 << 5) 4513afcdd7SPhilip Chen #define SWAUX_STATUS_I2C_DEFER (0x6 << 5) 4613afcdd7SPhilip Chen #define SWAUX_STATUS_TIMEOUT (0x7 << 5) 4713afcdd7SPhilip Chen 48bc1aee7fSJitao Shi #define PAGE2_GPIO_H 0xa7 49bc1aee7fSJitao Shi #define PS_GPIO9 BIT(1) 50bc1aee7fSJitao Shi #define PAGE2_I2C_BYPASS 0xea 51bc1aee7fSJitao Shi #define I2C_BYPASS_EN 0xd0 52bc1aee7fSJitao Shi #define PAGE2_MCS_EN 0xf3 53bc1aee7fSJitao Shi #define MCS_EN BIT(0) 5428210a3fSPhilip Chen 55bc1aee7fSJitao Shi #define PAGE3_SET_ADD 0xfe 56bc1aee7fSJitao Shi #define VDO_CTL_ADD 0x13 57bc1aee7fSJitao Shi #define VDO_DIS 0x18 58bc1aee7fSJitao Shi #define VDO_EN 0x1c 5928210a3fSPhilip Chen 6028210a3fSPhilip Chen #define NUM_MIPI_LANES 4 61bc1aee7fSJitao Shi 62692d8db0SPhilip Chen #define COMMON_PS8640_REGMAP_CONFIG \ 63692d8db0SPhilip Chen .reg_bits = 8, \ 64692d8db0SPhilip Chen .val_bits = 8, \ 65692d8db0SPhilip Chen .cache_type = REGCACHE_NONE 66692d8db0SPhilip Chen 67bc1aee7fSJitao Shi /* 68bc1aee7fSJitao Shi * PS8640 uses multiple addresses: 69bc1aee7fSJitao Shi * page[0]: for DP control 70bc1aee7fSJitao Shi * page[1]: for VIDEO Bridge 71bc1aee7fSJitao Shi * page[2]: for control top 72bc1aee7fSJitao Shi * page[3]: for DSI Link Control1 73bc1aee7fSJitao Shi * page[4]: for MIPI Phy 74bc1aee7fSJitao Shi * page[5]: for VPLL 75bc1aee7fSJitao Shi * page[6]: for DSI Link Control2 76bc1aee7fSJitao Shi * page[7]: for SPI ROM mapping 77bc1aee7fSJitao Shi */ 78bc1aee7fSJitao Shi enum page_addr_offset { 79bc1aee7fSJitao Shi PAGE0_DP_CNTL = 0, 80bc1aee7fSJitao Shi PAGE1_VDO_BDG, 81bc1aee7fSJitao Shi PAGE2_TOP_CNTL, 82bc1aee7fSJitao Shi PAGE3_DSI_CNTL1, 83bc1aee7fSJitao Shi PAGE4_MIPI_PHY, 84bc1aee7fSJitao Shi PAGE5_VPLL, 85bc1aee7fSJitao Shi PAGE6_DSI_CNTL2, 86bc1aee7fSJitao Shi PAGE7_SPI_CNTL, 87bc1aee7fSJitao Shi MAX_DEVS 88bc1aee7fSJitao Shi }; 89bc1aee7fSJitao Shi 90bc1aee7fSJitao Shi enum ps8640_vdo_control { 91bc1aee7fSJitao Shi DISABLE = VDO_DIS, 92bc1aee7fSJitao Shi ENABLE = VDO_EN, 93bc1aee7fSJitao Shi }; 94bc1aee7fSJitao Shi 95bc1aee7fSJitao Shi struct ps8640 { 96bc1aee7fSJitao Shi struct drm_bridge bridge; 97bc1aee7fSJitao Shi struct drm_bridge *panel_bridge; 9813afcdd7SPhilip Chen struct drm_dp_aux aux; 99bc1aee7fSJitao Shi struct mipi_dsi_device *dsi; 100bc1aee7fSJitao Shi struct i2c_client *page[MAX_DEVS]; 101692d8db0SPhilip Chen struct regmap *regmap[MAX_DEVS]; 102bc1aee7fSJitao Shi struct regulator_bulk_data supplies[2]; 103bc1aee7fSJitao Shi struct gpio_desc *gpio_reset; 104bc1aee7fSJitao Shi struct gpio_desc *gpio_powerdown; 1059294914dSAngeloGioacchino Del Regno struct device_link *link; 106826cff3fSPhilip Chen bool pre_enabled; 107bc1aee7fSJitao Shi }; 108bc1aee7fSJitao Shi 109692d8db0SPhilip Chen static const struct regmap_config ps8640_regmap_config[] = { 110692d8db0SPhilip Chen [PAGE0_DP_CNTL] = { 111692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 112692d8db0SPhilip Chen .max_register = 0xbf, 113692d8db0SPhilip Chen }, 114692d8db0SPhilip Chen [PAGE1_VDO_BDG] = { 115692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 116692d8db0SPhilip Chen .max_register = 0xff, 117692d8db0SPhilip Chen }, 118692d8db0SPhilip Chen [PAGE2_TOP_CNTL] = { 119692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 120692d8db0SPhilip Chen .max_register = 0xff, 121692d8db0SPhilip Chen }, 122692d8db0SPhilip Chen [PAGE3_DSI_CNTL1] = { 123692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 124692d8db0SPhilip Chen .max_register = 0xff, 125692d8db0SPhilip Chen }, 126692d8db0SPhilip Chen [PAGE4_MIPI_PHY] = { 127692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 128692d8db0SPhilip Chen .max_register = 0xff, 129692d8db0SPhilip Chen }, 130692d8db0SPhilip Chen [PAGE5_VPLL] = { 131692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 132692d8db0SPhilip Chen .max_register = 0x7f, 133692d8db0SPhilip Chen }, 134692d8db0SPhilip Chen [PAGE6_DSI_CNTL2] = { 135692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 136692d8db0SPhilip Chen .max_register = 0xff, 137692d8db0SPhilip Chen }, 138692d8db0SPhilip Chen [PAGE7_SPI_CNTL] = { 139692d8db0SPhilip Chen COMMON_PS8640_REGMAP_CONFIG, 140692d8db0SPhilip Chen .max_register = 0xff, 141692d8db0SPhilip Chen }, 142692d8db0SPhilip Chen }; 143692d8db0SPhilip Chen 144bc1aee7fSJitao Shi static inline struct ps8640 *bridge_to_ps8640(struct drm_bridge *e) 145bc1aee7fSJitao Shi { 146bc1aee7fSJitao Shi return container_of(e, struct ps8640, bridge); 147bc1aee7fSJitao Shi } 148bc1aee7fSJitao Shi 14913afcdd7SPhilip Chen static inline struct ps8640 *aux_to_ps8640(struct drm_dp_aux *aux) 15013afcdd7SPhilip Chen { 15113afcdd7SPhilip Chen return container_of(aux, struct ps8640, aux); 15213afcdd7SPhilip Chen } 15313afcdd7SPhilip Chen 154e9d9f958SPhilip Chen static bool ps8640_of_panel_on_aux_bus(struct device *dev) 155e9d9f958SPhilip Chen { 156e9d9f958SPhilip Chen struct device_node *bus, *panel; 157e9d9f958SPhilip Chen 158e9d9f958SPhilip Chen bus = of_get_child_by_name(dev->of_node, "aux-bus"); 159e9d9f958SPhilip Chen if (!bus) 160e9d9f958SPhilip Chen return false; 161e9d9f958SPhilip Chen 162e9d9f958SPhilip Chen panel = of_get_child_by_name(bus, "panel"); 163e9d9f958SPhilip Chen of_node_put(bus); 164e9d9f958SPhilip Chen if (!panel) 165e9d9f958SPhilip Chen return false; 166e9d9f958SPhilip Chen of_node_put(panel); 167e9d9f958SPhilip Chen 168e9d9f958SPhilip Chen return true; 169e9d9f958SPhilip Chen } 170e9d9f958SPhilip Chen 171826cff3fSPhilip Chen static int ps8640_ensure_hpd(struct ps8640 *ps_bridge) 172826cff3fSPhilip Chen { 173826cff3fSPhilip Chen struct regmap *map = ps_bridge->regmap[PAGE2_TOP_CNTL]; 174826cff3fSPhilip Chen struct device *dev = &ps_bridge->page[PAGE2_TOP_CNTL]->dev; 175826cff3fSPhilip Chen int status; 176826cff3fSPhilip Chen int ret; 177826cff3fSPhilip Chen 178826cff3fSPhilip Chen /* 179826cff3fSPhilip Chen * Apparently something about the firmware in the chip signals that 180826cff3fSPhilip Chen * HPD goes high by reporting GPIO9 as high (even though HPD isn't 181826cff3fSPhilip Chen * actually connected to GPIO9). 182826cff3fSPhilip Chen */ 183826cff3fSPhilip Chen ret = regmap_read_poll_timeout(map, PAGE2_GPIO_H, status, 184826cff3fSPhilip Chen status & PS_GPIO9, 20 * 1000, 200 * 1000); 185826cff3fSPhilip Chen 186826cff3fSPhilip Chen if (ret < 0) 187826cff3fSPhilip Chen dev_warn(dev, "HPD didn't go high: %d\n", ret); 188826cff3fSPhilip Chen 189826cff3fSPhilip Chen return ret; 190826cff3fSPhilip Chen } 191826cff3fSPhilip Chen 192826cff3fSPhilip Chen static ssize_t ps8640_aux_transfer_msg(struct drm_dp_aux *aux, 19313afcdd7SPhilip Chen struct drm_dp_aux_msg *msg) 19413afcdd7SPhilip Chen { 19513afcdd7SPhilip Chen struct ps8640 *ps_bridge = aux_to_ps8640(aux); 19613afcdd7SPhilip Chen struct regmap *map = ps_bridge->regmap[PAGE0_DP_CNTL]; 19713afcdd7SPhilip Chen struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev; 19813afcdd7SPhilip Chen unsigned int len = msg->size; 19913afcdd7SPhilip Chen unsigned int data; 20013afcdd7SPhilip Chen unsigned int base; 20113afcdd7SPhilip Chen int ret; 20213afcdd7SPhilip Chen u8 request = msg->request & 20313afcdd7SPhilip Chen ~(DP_AUX_I2C_MOT | DP_AUX_I2C_WRITE_STATUS_UPDATE); 20413afcdd7SPhilip Chen u8 *buf = msg->buffer; 20513afcdd7SPhilip Chen u8 addr_len[PAGE0_SWAUX_LENGTH + 1 - PAGE0_SWAUX_ADDR_7_0]; 20613afcdd7SPhilip Chen u8 i; 20713afcdd7SPhilip Chen bool is_native_aux = false; 20813afcdd7SPhilip Chen 20913afcdd7SPhilip Chen if (len > DP_AUX_MAX_PAYLOAD_BYTES) 21013afcdd7SPhilip Chen return -EINVAL; 21113afcdd7SPhilip Chen 21213afcdd7SPhilip Chen if (msg->address & ~SWAUX_ADDR_MASK) 21313afcdd7SPhilip Chen return -EINVAL; 21413afcdd7SPhilip Chen 21513afcdd7SPhilip Chen switch (request) { 21613afcdd7SPhilip Chen case DP_AUX_NATIVE_WRITE: 21713afcdd7SPhilip Chen case DP_AUX_NATIVE_READ: 21813afcdd7SPhilip Chen is_native_aux = true; 21913afcdd7SPhilip Chen fallthrough; 22013afcdd7SPhilip Chen case DP_AUX_I2C_WRITE: 22113afcdd7SPhilip Chen case DP_AUX_I2C_READ: 22213afcdd7SPhilip Chen break; 22313afcdd7SPhilip Chen default: 22413afcdd7SPhilip Chen return -EINVAL; 22513afcdd7SPhilip Chen } 22613afcdd7SPhilip Chen 22713afcdd7SPhilip Chen ret = regmap_write(map, PAGE0_AUXCH_CFG3, AUXCH_CFG3_RESET); 22813afcdd7SPhilip Chen if (ret) { 22913afcdd7SPhilip Chen DRM_DEV_ERROR(dev, "failed to write PAGE0_AUXCH_CFG3: %d\n", 23013afcdd7SPhilip Chen ret); 23113afcdd7SPhilip Chen return ret; 23213afcdd7SPhilip Chen } 23313afcdd7SPhilip Chen 23413afcdd7SPhilip Chen /* Assume it's good */ 23513afcdd7SPhilip Chen msg->reply = 0; 23613afcdd7SPhilip Chen 23713afcdd7SPhilip Chen base = PAGE0_SWAUX_ADDR_7_0; 23813afcdd7SPhilip Chen addr_len[PAGE0_SWAUX_ADDR_7_0 - base] = msg->address; 23913afcdd7SPhilip Chen addr_len[PAGE0_SWAUX_ADDR_15_8 - base] = msg->address >> 8; 24013afcdd7SPhilip Chen addr_len[PAGE0_SWAUX_ADDR_23_16 - base] = (msg->address >> 16) | 24113afcdd7SPhilip Chen (msg->request << 4); 24213afcdd7SPhilip Chen addr_len[PAGE0_SWAUX_LENGTH - base] = (len == 0) ? SWAUX_NO_PAYLOAD : 24313afcdd7SPhilip Chen ((len - 1) & SWAUX_LENGTH_MASK); 24413afcdd7SPhilip Chen 24513afcdd7SPhilip Chen regmap_bulk_write(map, PAGE0_SWAUX_ADDR_7_0, addr_len, 24613afcdd7SPhilip Chen ARRAY_SIZE(addr_len)); 24713afcdd7SPhilip Chen 24813afcdd7SPhilip Chen if (len && (request == DP_AUX_NATIVE_WRITE || 24913afcdd7SPhilip Chen request == DP_AUX_I2C_WRITE)) { 25013afcdd7SPhilip Chen /* Write to the internal FIFO buffer */ 25113afcdd7SPhilip Chen for (i = 0; i < len; i++) { 25213afcdd7SPhilip Chen ret = regmap_write(map, PAGE0_SWAUX_WDATA, buf[i]); 25313afcdd7SPhilip Chen if (ret) { 25413afcdd7SPhilip Chen DRM_DEV_ERROR(dev, 25513afcdd7SPhilip Chen "failed to write WDATA: %d\n", 25613afcdd7SPhilip Chen ret); 25713afcdd7SPhilip Chen return ret; 25813afcdd7SPhilip Chen } 25913afcdd7SPhilip Chen } 26013afcdd7SPhilip Chen } 26113afcdd7SPhilip Chen 26213afcdd7SPhilip Chen regmap_write(map, PAGE0_SWAUX_CTRL, SWAUX_SEND); 26313afcdd7SPhilip Chen 26413afcdd7SPhilip Chen /* Zero delay loop because i2c transactions are slow already */ 26513afcdd7SPhilip Chen regmap_read_poll_timeout(map, PAGE0_SWAUX_CTRL, data, 26613afcdd7SPhilip Chen !(data & SWAUX_SEND), 0, 50 * 1000); 26713afcdd7SPhilip Chen 26813afcdd7SPhilip Chen regmap_read(map, PAGE0_SWAUX_STATUS, &data); 26913afcdd7SPhilip Chen if (ret) { 27013afcdd7SPhilip Chen DRM_DEV_ERROR(dev, "failed to read PAGE0_SWAUX_STATUS: %d\n", 27113afcdd7SPhilip Chen ret); 27213afcdd7SPhilip Chen return ret; 27313afcdd7SPhilip Chen } 27413afcdd7SPhilip Chen 27513afcdd7SPhilip Chen switch (data & SWAUX_STATUS_MASK) { 27613afcdd7SPhilip Chen /* Ignore the DEFER cases as they are already handled in hardware */ 27713afcdd7SPhilip Chen case SWAUX_STATUS_NACK: 27813afcdd7SPhilip Chen case SWAUX_STATUS_I2C_NACK: 27913afcdd7SPhilip Chen /* 28013afcdd7SPhilip Chen * The programming guide is not clear about whether a I2C NACK 28113afcdd7SPhilip Chen * would trigger SWAUX_STATUS_NACK or SWAUX_STATUS_I2C_NACK. So 28213afcdd7SPhilip Chen * we handle both cases together. 28313afcdd7SPhilip Chen */ 28413afcdd7SPhilip Chen if (is_native_aux) 28513afcdd7SPhilip Chen msg->reply |= DP_AUX_NATIVE_REPLY_NACK; 28613afcdd7SPhilip Chen else 28713afcdd7SPhilip Chen msg->reply |= DP_AUX_I2C_REPLY_NACK; 28813afcdd7SPhilip Chen 28913afcdd7SPhilip Chen fallthrough; 29013afcdd7SPhilip Chen case SWAUX_STATUS_ACKM: 29113afcdd7SPhilip Chen len = data & SWAUX_M_MASK; 29213afcdd7SPhilip Chen break; 29313afcdd7SPhilip Chen case SWAUX_STATUS_INVALID: 29413afcdd7SPhilip Chen return -EOPNOTSUPP; 29513afcdd7SPhilip Chen case SWAUX_STATUS_TIMEOUT: 29613afcdd7SPhilip Chen return -ETIMEDOUT; 29713afcdd7SPhilip Chen } 29813afcdd7SPhilip Chen 29913afcdd7SPhilip Chen if (len && (request == DP_AUX_NATIVE_READ || 30013afcdd7SPhilip Chen request == DP_AUX_I2C_READ)) { 30113afcdd7SPhilip Chen /* Read from the internal FIFO buffer */ 30213afcdd7SPhilip Chen for (i = 0; i < len; i++) { 30313afcdd7SPhilip Chen ret = regmap_read(map, PAGE0_SWAUX_RDATA, &data); 30413afcdd7SPhilip Chen if (ret) { 30513afcdd7SPhilip Chen DRM_DEV_ERROR(dev, 30613afcdd7SPhilip Chen "failed to read RDATA: %d\n", 30713afcdd7SPhilip Chen ret); 30813afcdd7SPhilip Chen return ret; 30913afcdd7SPhilip Chen } 31013afcdd7SPhilip Chen 31113afcdd7SPhilip Chen buf[i] = data; 31213afcdd7SPhilip Chen } 31313afcdd7SPhilip Chen } 31413afcdd7SPhilip Chen 31513afcdd7SPhilip Chen return len; 31613afcdd7SPhilip Chen } 31713afcdd7SPhilip Chen 318826cff3fSPhilip Chen static ssize_t ps8640_aux_transfer(struct drm_dp_aux *aux, 319826cff3fSPhilip Chen struct drm_dp_aux_msg *msg) 320826cff3fSPhilip Chen { 321826cff3fSPhilip Chen struct ps8640 *ps_bridge = aux_to_ps8640(aux); 322826cff3fSPhilip Chen struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev; 323826cff3fSPhilip Chen int ret; 324826cff3fSPhilip Chen 325826cff3fSPhilip Chen pm_runtime_get_sync(dev); 326826cff3fSPhilip Chen ret = ps8640_ensure_hpd(ps_bridge); 327826cff3fSPhilip Chen if (!ret) 328826cff3fSPhilip Chen ret = ps8640_aux_transfer_msg(aux, msg); 329826cff3fSPhilip Chen pm_runtime_mark_last_busy(dev); 330826cff3fSPhilip Chen pm_runtime_put_autosuspend(dev); 331826cff3fSPhilip Chen 332826cff3fSPhilip Chen return ret; 333826cff3fSPhilip Chen } 334826cff3fSPhilip Chen 335826cff3fSPhilip Chen static void ps8640_bridge_vdo_control(struct ps8640 *ps_bridge, 336bc1aee7fSJitao Shi const enum ps8640_vdo_control ctrl) 337bc1aee7fSJitao Shi { 338692d8db0SPhilip Chen struct regmap *map = ps_bridge->regmap[PAGE3_DSI_CNTL1]; 339826cff3fSPhilip Chen struct device *dev = &ps_bridge->page[PAGE3_DSI_CNTL1]->dev; 340bc1aee7fSJitao Shi u8 vdo_ctrl_buf[] = { VDO_CTL_ADD, ctrl }; 341bc1aee7fSJitao Shi int ret; 342bc1aee7fSJitao Shi 343692d8db0SPhilip Chen ret = regmap_bulk_write(map, PAGE3_SET_ADD, 344692d8db0SPhilip Chen vdo_ctrl_buf, sizeof(vdo_ctrl_buf)); 345692d8db0SPhilip Chen 346826cff3fSPhilip Chen if (ret < 0) 347826cff3fSPhilip Chen dev_err(dev, "failed to %sable VDO: %d\n", 34894d4c132SEnric Balletbo i Serra ctrl == ENABLE ? "en" : "dis", ret); 34994d4c132SEnric Balletbo i Serra } 350bc1aee7fSJitao Shi 351826cff3fSPhilip Chen static int __maybe_unused ps8640_resume(struct device *dev) 352bc1aee7fSJitao Shi { 353826cff3fSPhilip Chen struct ps8640 *ps_bridge = dev_get_drvdata(dev); 354826cff3fSPhilip Chen int ret; 35546f20630SEnric Balletbo i Serra 356bc1aee7fSJitao Shi ret = regulator_bulk_enable(ARRAY_SIZE(ps_bridge->supplies), 357bc1aee7fSJitao Shi ps_bridge->supplies); 358bc1aee7fSJitao Shi if (ret < 0) { 359826cff3fSPhilip Chen dev_err(dev, "cannot enable regulators %d\n", ret); 360826cff3fSPhilip Chen return ret; 361bc1aee7fSJitao Shi } 362bc1aee7fSJitao Shi 363bc1aee7fSJitao Shi gpiod_set_value(ps_bridge->gpio_powerdown, 0); 364bc1aee7fSJitao Shi gpiod_set_value(ps_bridge->gpio_reset, 1); 365bc1aee7fSJitao Shi usleep_range(2000, 2500); 366bc1aee7fSJitao Shi gpiod_set_value(ps_bridge->gpio_reset, 0); 367bc1aee7fSJitao Shi 368bc1aee7fSJitao Shi /* 369826cff3fSPhilip Chen * Mystery 200 ms delay for the "MCU to be ready". It's unclear if 370826cff3fSPhilip Chen * this is truly necessary since the MCU will already signal that 371826cff3fSPhilip Chen * things are "good to go" by signaling HPD on "gpio 9". See 372826cff3fSPhilip Chen * ps8640_ensure_hpd(). For now we'll keep this mystery delay just in 373826cff3fSPhilip Chen * case. 374bc1aee7fSJitao Shi */ 375bc1aee7fSJitao Shi msleep(200); 376bc1aee7fSJitao Shi 377826cff3fSPhilip Chen return 0; 378bc1aee7fSJitao Shi } 379bc1aee7fSJitao Shi 380826cff3fSPhilip Chen static int __maybe_unused ps8640_suspend(struct device *dev) 381826cff3fSPhilip Chen { 382826cff3fSPhilip Chen struct ps8640 *ps_bridge = dev_get_drvdata(dev); 383826cff3fSPhilip Chen int ret; 384826cff3fSPhilip Chen 385826cff3fSPhilip Chen gpiod_set_value(ps_bridge->gpio_reset, 1); 386826cff3fSPhilip Chen gpiod_set_value(ps_bridge->gpio_powerdown, 1); 387826cff3fSPhilip Chen ret = regulator_bulk_disable(ARRAY_SIZE(ps_bridge->supplies), 388826cff3fSPhilip Chen ps_bridge->supplies); 389826cff3fSPhilip Chen if (ret < 0) 390826cff3fSPhilip Chen dev_err(dev, "cannot disable regulators %d\n", ret); 391826cff3fSPhilip Chen 392826cff3fSPhilip Chen return ret; 393826cff3fSPhilip Chen } 394826cff3fSPhilip Chen 395826cff3fSPhilip Chen static const struct dev_pm_ops ps8640_pm_ops = { 396826cff3fSPhilip Chen SET_RUNTIME_PM_OPS(ps8640_suspend, ps8640_resume, NULL) 397826cff3fSPhilip Chen SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 398826cff3fSPhilip Chen pm_runtime_force_resume) 399826cff3fSPhilip Chen }; 400826cff3fSPhilip Chen 401826cff3fSPhilip Chen static void ps8640_pre_enable(struct drm_bridge *bridge) 402826cff3fSPhilip Chen { 403826cff3fSPhilip Chen struct ps8640 *ps_bridge = bridge_to_ps8640(bridge); 404826cff3fSPhilip Chen struct regmap *map = ps_bridge->regmap[PAGE2_TOP_CNTL]; 405826cff3fSPhilip Chen struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev; 406826cff3fSPhilip Chen int ret; 407826cff3fSPhilip Chen 408826cff3fSPhilip Chen pm_runtime_get_sync(dev); 409826cff3fSPhilip Chen ps8640_ensure_hpd(ps_bridge); 410bc1aee7fSJitao Shi 411bc1aee7fSJitao Shi /* 412bc1aee7fSJitao Shi * The Manufacturer Command Set (MCS) is a device dependent interface 413bc1aee7fSJitao Shi * intended for factory programming of the display module default 414bc1aee7fSJitao Shi * parameters. Once the display module is configured, the MCS shall be 415bc1aee7fSJitao Shi * disabled by the manufacturer. Once disabled, all MCS commands are 416bc1aee7fSJitao Shi * ignored by the display interface. 417bc1aee7fSJitao Shi */ 418bc1aee7fSJitao Shi 419692d8db0SPhilip Chen ret = regmap_update_bits(map, PAGE2_MCS_EN, MCS_EN, 0); 420826cff3fSPhilip Chen if (ret < 0) 421826cff3fSPhilip Chen dev_warn(dev, "failed write PAGE2_MCS_EN: %d\n", ret); 422bc1aee7fSJitao Shi 423bc1aee7fSJitao Shi /* Switch access edp panel's edid through i2c */ 424692d8db0SPhilip Chen ret = regmap_write(map, PAGE2_I2C_BYPASS, I2C_BYPASS_EN); 425bc1aee7fSJitao Shi if (ret < 0) 426826cff3fSPhilip Chen dev_warn(dev, "failed write PAGE2_MCS_EN: %d\n", ret); 42746f20630SEnric Balletbo i Serra 428826cff3fSPhilip Chen ps8640_bridge_vdo_control(ps_bridge, ENABLE); 42946f20630SEnric Balletbo i Serra 430826cff3fSPhilip Chen ps_bridge->pre_enabled = true; 43146f20630SEnric Balletbo i Serra } 43246f20630SEnric Balletbo i Serra 43346f20630SEnric Balletbo i Serra static void ps8640_post_disable(struct drm_bridge *bridge) 43446f20630SEnric Balletbo i Serra { 43546f20630SEnric Balletbo i Serra struct ps8640 *ps_bridge = bridge_to_ps8640(bridge); 43646f20630SEnric Balletbo i Serra 437826cff3fSPhilip Chen ps_bridge->pre_enabled = false; 438826cff3fSPhilip Chen 43946f20630SEnric Balletbo i Serra ps8640_bridge_vdo_control(ps_bridge, DISABLE); 440826cff3fSPhilip Chen pm_runtime_put_sync_suspend(&ps_bridge->page[PAGE0_DP_CNTL]->dev); 441bc1aee7fSJitao Shi } 442bc1aee7fSJitao Shi 443a25b988fSLaurent Pinchart static int ps8640_bridge_attach(struct drm_bridge *bridge, 444a25b988fSLaurent Pinchart enum drm_bridge_attach_flags flags) 445bc1aee7fSJitao Shi { 446bc1aee7fSJitao Shi struct ps8640 *ps_bridge = bridge_to_ps8640(bridge); 447bc1aee7fSJitao Shi struct device *dev = &ps_bridge->page[0]->dev; 448bc1aee7fSJitao Shi int ret; 449812a65baSEnric Balletbo i Serra 450812a65baSEnric Balletbo i Serra if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)) 451812a65baSEnric Balletbo i Serra return -EINVAL; 452812a65baSEnric Balletbo i Serra 453f8378c04SDouglas Anderson ps_bridge->aux.drm_dev = bridge->dev; 45413afcdd7SPhilip Chen ret = drm_dp_aux_register(&ps_bridge->aux); 45513afcdd7SPhilip Chen if (ret) { 45613afcdd7SPhilip Chen dev_err(dev, "failed to register DP AUX channel: %d\n", ret); 457fe93ae80SMaxime Ripard return ret; 45813afcdd7SPhilip Chen } 459bc1aee7fSJitao Shi 4609294914dSAngeloGioacchino Del Regno ps_bridge->link = device_link_add(bridge->dev->dev, dev, DL_FLAG_STATELESS); 4619294914dSAngeloGioacchino Del Regno if (!ps_bridge->link) { 4629294914dSAngeloGioacchino Del Regno dev_err(dev, "failed to create device link"); 4639294914dSAngeloGioacchino Del Regno ret = -EINVAL; 4649294914dSAngeloGioacchino Del Regno goto err_devlink; 4659294914dSAngeloGioacchino Del Regno } 4669294914dSAngeloGioacchino Del Regno 467bc1aee7fSJitao Shi /* Attach the panel-bridge to the dsi bridge */ 4689294914dSAngeloGioacchino Del Regno ret = drm_bridge_attach(bridge->encoder, ps_bridge->panel_bridge, 469a25b988fSLaurent Pinchart &ps_bridge->bridge, flags); 4709294914dSAngeloGioacchino Del Regno if (ret) 4719294914dSAngeloGioacchino Del Regno goto err_bridge_attach; 4729294914dSAngeloGioacchino Del Regno 4739294914dSAngeloGioacchino Del Regno return 0; 4749294914dSAngeloGioacchino Del Regno 4759294914dSAngeloGioacchino Del Regno err_bridge_attach: 4769294914dSAngeloGioacchino Del Regno device_link_del(ps_bridge->link); 4779294914dSAngeloGioacchino Del Regno err_devlink: 4789294914dSAngeloGioacchino Del Regno drm_dp_aux_unregister(&ps_bridge->aux); 4799294914dSAngeloGioacchino Del Regno 4809294914dSAngeloGioacchino Del Regno return ret; 481bc1aee7fSJitao Shi } 482bc1aee7fSJitao Shi 48313afcdd7SPhilip Chen static void ps8640_bridge_detach(struct drm_bridge *bridge) 48413afcdd7SPhilip Chen { 4859294914dSAngeloGioacchino Del Regno struct ps8640 *ps_bridge = bridge_to_ps8640(bridge); 4869294914dSAngeloGioacchino Del Regno 4879294914dSAngeloGioacchino Del Regno drm_dp_aux_unregister(&ps_bridge->aux); 4889294914dSAngeloGioacchino Del Regno if (ps_bridge->link) 4899294914dSAngeloGioacchino Del Regno device_link_del(ps_bridge->link); 49013afcdd7SPhilip Chen } 49113afcdd7SPhilip Chen 492d82c12abSEnric Balletbo i Serra static struct edid *ps8640_bridge_get_edid(struct drm_bridge *bridge, 493d82c12abSEnric Balletbo i Serra struct drm_connector *connector) 494d82c12abSEnric Balletbo i Serra { 495d82c12abSEnric Balletbo i Serra struct ps8640 *ps_bridge = bridge_to_ps8640(bridge); 496826cff3fSPhilip Chen bool poweroff = !ps_bridge->pre_enabled; 49746f20630SEnric Balletbo i Serra struct edid *edid; 498d82c12abSEnric Balletbo i Serra 49946f20630SEnric Balletbo i Serra /* 50046f20630SEnric Balletbo i Serra * When we end calling get_edid() triggered by an ioctl, i.e 50146f20630SEnric Balletbo i Serra * 50246f20630SEnric Balletbo i Serra * drm_mode_getconnector (ioctl) 50346f20630SEnric Balletbo i Serra * -> drm_helper_probe_single_connector_modes 50446f20630SEnric Balletbo i Serra * -> drm_bridge_connector_get_modes 50546f20630SEnric Balletbo i Serra * -> ps8640_bridge_get_edid 50646f20630SEnric Balletbo i Serra * 50746f20630SEnric Balletbo i Serra * We need to make sure that what we need is enabled before reading 50846f20630SEnric Balletbo i Serra * EDID, for this chip, we need to do a full poweron, otherwise it will 50946f20630SEnric Balletbo i Serra * fail. 51046f20630SEnric Balletbo i Serra */ 51146f20630SEnric Balletbo i Serra drm_bridge_chain_pre_enable(bridge); 51246f20630SEnric Balletbo i Serra 51346f20630SEnric Balletbo i Serra edid = drm_get_edid(connector, 514d82c12abSEnric Balletbo i Serra ps_bridge->page[PAGE0_DP_CNTL]->adapter); 51546f20630SEnric Balletbo i Serra 51646f20630SEnric Balletbo i Serra /* 51746f20630SEnric Balletbo i Serra * If we call the get_edid() function without having enabled the chip 51846f20630SEnric Balletbo i Serra * before, return the chip to its original power state. 51946f20630SEnric Balletbo i Serra */ 52046f20630SEnric Balletbo i Serra if (poweroff) 52146f20630SEnric Balletbo i Serra drm_bridge_chain_post_disable(bridge); 52246f20630SEnric Balletbo i Serra 52346f20630SEnric Balletbo i Serra return edid; 524d82c12abSEnric Balletbo i Serra } 525d82c12abSEnric Balletbo i Serra 526826cff3fSPhilip Chen static void ps8640_runtime_disable(void *data) 527826cff3fSPhilip Chen { 528826cff3fSPhilip Chen pm_runtime_dont_use_autosuspend(data); 529826cff3fSPhilip Chen pm_runtime_disable(data); 530826cff3fSPhilip Chen } 531826cff3fSPhilip Chen 532bc1aee7fSJitao Shi static const struct drm_bridge_funcs ps8640_bridge_funcs = { 533bc1aee7fSJitao Shi .attach = ps8640_bridge_attach, 53413afcdd7SPhilip Chen .detach = ps8640_bridge_detach, 535d82c12abSEnric Balletbo i Serra .get_edid = ps8640_bridge_get_edid, 536bc1aee7fSJitao Shi .post_disable = ps8640_post_disable, 537bc1aee7fSJitao Shi .pre_enable = ps8640_pre_enable, 538bc1aee7fSJitao Shi }; 539bc1aee7fSJitao Shi 5407abbc26fSMaxime Ripard static int ps8640_bridge_host_attach(struct device *dev, struct ps8640 *ps_bridge) 5417abbc26fSMaxime Ripard { 5427abbc26fSMaxime Ripard struct device_node *in_ep, *dsi_node; 5437abbc26fSMaxime Ripard struct mipi_dsi_device *dsi; 5447abbc26fSMaxime Ripard struct mipi_dsi_host *host; 5457abbc26fSMaxime Ripard int ret; 5467abbc26fSMaxime Ripard const struct mipi_dsi_device_info info = { .type = "ps8640", 5477abbc26fSMaxime Ripard .channel = 0, 5487abbc26fSMaxime Ripard .node = NULL, 5497abbc26fSMaxime Ripard }; 5507abbc26fSMaxime Ripard 5517abbc26fSMaxime Ripard /* port@0 is ps8640 dsi input port */ 5527abbc26fSMaxime Ripard in_ep = of_graph_get_endpoint_by_regs(dev->of_node, 0, -1); 5537abbc26fSMaxime Ripard if (!in_ep) 5547abbc26fSMaxime Ripard return -ENODEV; 5557abbc26fSMaxime Ripard 5567abbc26fSMaxime Ripard dsi_node = of_graph_get_remote_port_parent(in_ep); 5577abbc26fSMaxime Ripard of_node_put(in_ep); 5587abbc26fSMaxime Ripard if (!dsi_node) 5597abbc26fSMaxime Ripard return -ENODEV; 5607abbc26fSMaxime Ripard 5617abbc26fSMaxime Ripard host = of_find_mipi_dsi_host_by_node(dsi_node); 5627abbc26fSMaxime Ripard of_node_put(dsi_node); 5637abbc26fSMaxime Ripard if (!host) 5647abbc26fSMaxime Ripard return -EPROBE_DEFER; 5657abbc26fSMaxime Ripard 5667abbc26fSMaxime Ripard dsi = devm_mipi_dsi_device_register_full(dev, host, &info); 5677abbc26fSMaxime Ripard if (IS_ERR(dsi)) { 5687abbc26fSMaxime Ripard dev_err(dev, "failed to create dsi device\n"); 5697abbc26fSMaxime Ripard return PTR_ERR(dsi); 5707abbc26fSMaxime Ripard } 5717abbc26fSMaxime Ripard 5727abbc26fSMaxime Ripard ps_bridge->dsi = dsi; 5737abbc26fSMaxime Ripard 5747abbc26fSMaxime Ripard dsi->host = host; 5757abbc26fSMaxime Ripard dsi->mode_flags = MIPI_DSI_MODE_VIDEO | 5767abbc26fSMaxime Ripard MIPI_DSI_MODE_VIDEO_SYNC_PULSE; 5777abbc26fSMaxime Ripard dsi->format = MIPI_DSI_FMT_RGB888; 5787abbc26fSMaxime Ripard dsi->lanes = NUM_MIPI_LANES; 5797abbc26fSMaxime Ripard 5807abbc26fSMaxime Ripard ret = devm_mipi_dsi_attach(dev, dsi); 5817abbc26fSMaxime Ripard if (ret) 5827abbc26fSMaxime Ripard return ret; 5837abbc26fSMaxime Ripard 5847abbc26fSMaxime Ripard return 0; 5857abbc26fSMaxime Ripard } 5867abbc26fSMaxime Ripard 587bc1aee7fSJitao Shi static int ps8640_probe(struct i2c_client *client) 588bc1aee7fSJitao Shi { 589bc1aee7fSJitao Shi struct device *dev = &client->dev; 590bc1aee7fSJitao Shi struct device_node *np = dev->of_node; 591bc1aee7fSJitao Shi struct ps8640 *ps_bridge; 592bc1aee7fSJitao Shi int ret; 593bc1aee7fSJitao Shi u32 i; 594bc1aee7fSJitao Shi 595bc1aee7fSJitao Shi ps_bridge = devm_kzalloc(dev, sizeof(*ps_bridge), GFP_KERNEL); 596bc1aee7fSJitao Shi if (!ps_bridge) 597bc1aee7fSJitao Shi return -ENOMEM; 598bc1aee7fSJitao Shi 599bc1aee7fSJitao Shi ps_bridge->supplies[0].supply = "vdd33"; 600bc1aee7fSJitao Shi ps_bridge->supplies[1].supply = "vdd12"; 601bc1aee7fSJitao Shi ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(ps_bridge->supplies), 602bc1aee7fSJitao Shi ps_bridge->supplies); 603bc1aee7fSJitao Shi if (ret) 604bc1aee7fSJitao Shi return ret; 605bc1aee7fSJitao Shi 606bc1aee7fSJitao Shi ps_bridge->gpio_powerdown = devm_gpiod_get(&client->dev, "powerdown", 607bc1aee7fSJitao Shi GPIOD_OUT_HIGH); 608bc1aee7fSJitao Shi if (IS_ERR(ps_bridge->gpio_powerdown)) 609bc1aee7fSJitao Shi return PTR_ERR(ps_bridge->gpio_powerdown); 610bc1aee7fSJitao Shi 611bc1aee7fSJitao Shi /* 612bc1aee7fSJitao Shi * Assert the reset to avoid the bridge being initialized prematurely 613bc1aee7fSJitao Shi */ 614bc1aee7fSJitao Shi ps_bridge->gpio_reset = devm_gpiod_get(&client->dev, "reset", 615bc1aee7fSJitao Shi GPIOD_OUT_HIGH); 616bc1aee7fSJitao Shi if (IS_ERR(ps_bridge->gpio_reset)) 617bc1aee7fSJitao Shi return PTR_ERR(ps_bridge->gpio_reset); 618bc1aee7fSJitao Shi 619bc1aee7fSJitao Shi ps_bridge->bridge.funcs = &ps8640_bridge_funcs; 620bc1aee7fSJitao Shi ps_bridge->bridge.of_node = dev->of_node; 621d82c12abSEnric Balletbo i Serra ps_bridge->bridge.type = DRM_MODE_CONNECTOR_eDP; 622bc1aee7fSJitao Shi 623e9d9f958SPhilip Chen /* 624e9d9f958SPhilip Chen * In the device tree, if panel is listed under aux-bus of the bridge 625e9d9f958SPhilip Chen * node, panel driver should be able to retrieve EDID by itself using 626e9d9f958SPhilip Chen * aux-bus. So let's not set DRM_BRIDGE_OP_EDID here. 627e9d9f958SPhilip Chen */ 628e9d9f958SPhilip Chen if (!ps8640_of_panel_on_aux_bus(&client->dev)) 629e9d9f958SPhilip Chen ps_bridge->bridge.ops = DRM_BRIDGE_OP_EDID; 630e9d9f958SPhilip Chen 631bc1aee7fSJitao Shi ps_bridge->page[PAGE0_DP_CNTL] = client; 632bc1aee7fSJitao Shi 633692d8db0SPhilip Chen ps_bridge->regmap[PAGE0_DP_CNTL] = devm_regmap_init_i2c(client, ps8640_regmap_config); 634692d8db0SPhilip Chen if (IS_ERR(ps_bridge->regmap[PAGE0_DP_CNTL])) 635692d8db0SPhilip Chen return PTR_ERR(ps_bridge->regmap[PAGE0_DP_CNTL]); 636692d8db0SPhilip Chen 637bc1aee7fSJitao Shi for (i = 1; i < ARRAY_SIZE(ps_bridge->page); i++) { 638bc1aee7fSJitao Shi ps_bridge->page[i] = devm_i2c_new_dummy_device(&client->dev, 639bc1aee7fSJitao Shi client->adapter, 640bc1aee7fSJitao Shi client->addr + i); 641692d8db0SPhilip Chen if (IS_ERR(ps_bridge->page[i])) 642bc1aee7fSJitao Shi return PTR_ERR(ps_bridge->page[i]); 643692d8db0SPhilip Chen 644692d8db0SPhilip Chen ps_bridge->regmap[i] = devm_regmap_init_i2c(ps_bridge->page[i], 645692d8db0SPhilip Chen ps8640_regmap_config + i); 646692d8db0SPhilip Chen if (IS_ERR(ps_bridge->regmap[i])) 647692d8db0SPhilip Chen return PTR_ERR(ps_bridge->regmap[i]); 648bc1aee7fSJitao Shi } 649bc1aee7fSJitao Shi 650bc1aee7fSJitao Shi i2c_set_clientdata(client, ps_bridge); 651bc1aee7fSJitao Shi 65213afcdd7SPhilip Chen ps_bridge->aux.name = "parade-ps8640-aux"; 65313afcdd7SPhilip Chen ps_bridge->aux.dev = dev; 65413afcdd7SPhilip Chen ps_bridge->aux.transfer = ps8640_aux_transfer; 65513afcdd7SPhilip Chen drm_dp_aux_init(&ps_bridge->aux); 65613afcdd7SPhilip Chen 657826cff3fSPhilip Chen pm_runtime_enable(dev); 658826cff3fSPhilip Chen /* 659826cff3fSPhilip Chen * Powering on ps8640 takes ~300ms. To avoid wasting time on power 660aa70a099Syangcong * cycling ps8640 too often, set autosuspend_delay to 1000ms to ensure 661826cff3fSPhilip Chen * the bridge wouldn't suspend in between each _aux_transfer_msg() call 662826cff3fSPhilip Chen * during EDID read (~20ms in my experiment) and in between the last 663826cff3fSPhilip Chen * _aux_transfer_msg() call during EDID read and the _pre_enable() call 664826cff3fSPhilip Chen * (~100ms in my experiment). 665826cff3fSPhilip Chen */ 666aa70a099Syangcong pm_runtime_set_autosuspend_delay(dev, 1000); 667826cff3fSPhilip Chen pm_runtime_use_autosuspend(dev); 668826cff3fSPhilip Chen pm_suspend_ignore_children(dev, true); 669826cff3fSPhilip Chen ret = devm_add_action_or_reset(dev, ps8640_runtime_disable, dev); 670826cff3fSPhilip Chen if (ret) 671826cff3fSPhilip Chen return ret; 672826cff3fSPhilip Chen 673e9d9f958SPhilip Chen devm_of_dp_aux_populate_ep_devices(&ps_bridge->aux); 674e9d9f958SPhilip Chen 675e9d9f958SPhilip Chen /* port@1 is ps8640 output port */ 6765486eac8SJosé Expósito ps_bridge->panel_bridge = devm_drm_of_get_bridge(dev, np, 1, 0); 677e9d9f958SPhilip Chen if (IS_ERR(ps_bridge->panel_bridge)) 678e9d9f958SPhilip Chen return PTR_ERR(ps_bridge->panel_bridge); 679e9d9f958SPhilip Chen 680bc1aee7fSJitao Shi drm_bridge_add(&ps_bridge->bridge); 681bc1aee7fSJitao Shi 6827abbc26fSMaxime Ripard ret = ps8640_bridge_host_attach(dev, ps_bridge); 6837abbc26fSMaxime Ripard if (ret) 6847abbc26fSMaxime Ripard goto err_bridge_remove; 6857abbc26fSMaxime Ripard 686bc1aee7fSJitao Shi return 0; 6877abbc26fSMaxime Ripard 6887abbc26fSMaxime Ripard err_bridge_remove: 6897abbc26fSMaxime Ripard drm_bridge_remove(&ps_bridge->bridge); 6907abbc26fSMaxime Ripard return ret; 691bc1aee7fSJitao Shi } 692bc1aee7fSJitao Shi 693bc1aee7fSJitao Shi static int ps8640_remove(struct i2c_client *client) 694bc1aee7fSJitao Shi { 695bc1aee7fSJitao Shi struct ps8640 *ps_bridge = i2c_get_clientdata(client); 696bc1aee7fSJitao Shi 697bc1aee7fSJitao Shi drm_bridge_remove(&ps_bridge->bridge); 698bc1aee7fSJitao Shi 699bc1aee7fSJitao Shi return 0; 700bc1aee7fSJitao Shi } 701bc1aee7fSJitao Shi 702bc1aee7fSJitao Shi static const struct of_device_id ps8640_match[] = { 703bc1aee7fSJitao Shi { .compatible = "parade,ps8640" }, 704bc1aee7fSJitao Shi { } 705bc1aee7fSJitao Shi }; 706bc1aee7fSJitao Shi MODULE_DEVICE_TABLE(of, ps8640_match); 707bc1aee7fSJitao Shi 708bc1aee7fSJitao Shi static struct i2c_driver ps8640_driver = { 709bc1aee7fSJitao Shi .probe_new = ps8640_probe, 710bc1aee7fSJitao Shi .remove = ps8640_remove, 711bc1aee7fSJitao Shi .driver = { 712bc1aee7fSJitao Shi .name = "ps8640", 713bc1aee7fSJitao Shi .of_match_table = ps8640_match, 714826cff3fSPhilip Chen .pm = &ps8640_pm_ops, 715bc1aee7fSJitao Shi }, 716bc1aee7fSJitao Shi }; 717bc1aee7fSJitao Shi module_i2c_driver(ps8640_driver); 718bc1aee7fSJitao Shi 719bc1aee7fSJitao Shi MODULE_AUTHOR("Jitao Shi <jitao.shi@mediatek.com>"); 720bc1aee7fSJitao Shi MODULE_AUTHOR("CK Hu <ck.hu@mediatek.com>"); 721bc1aee7fSJitao Shi MODULE_AUTHOR("Enric Balletbo i Serra <enric.balletbo@collabora.com>"); 722bc1aee7fSJitao Shi MODULE_DESCRIPTION("PARADE ps8640 DSI-eDP converter driver"); 723bc1aee7fSJitao Shi MODULE_LICENSE("GPL v2"); 724