xref: /openbmc/linux/drivers/gpu/drm/bridge/parade-ps8640.c (revision cb8e30ddb7e345867f6f2da8a08291d7d9e037db)
1bc1aee7fSJitao Shi // SPDX-License-Identifier: GPL-2.0-only
2bc1aee7fSJitao Shi /*
3bc1aee7fSJitao Shi  * Copyright (c) 2016 MediaTek Inc.
4bc1aee7fSJitao Shi  */
5bc1aee7fSJitao Shi 
6bc1aee7fSJitao Shi #include <linux/delay.h>
7bc1aee7fSJitao Shi #include <linux/err.h>
8bc1aee7fSJitao Shi #include <linux/gpio/consumer.h>
9bc1aee7fSJitao Shi #include <linux/i2c.h>
10bc1aee7fSJitao Shi #include <linux/module.h>
11bc1aee7fSJitao Shi #include <linux/of_graph.h>
12826cff3fSPhilip Chen #include <linux/pm_runtime.h>
13692d8db0SPhilip Chen #include <linux/regmap.h>
14bc1aee7fSJitao Shi #include <linux/regulator/consumer.h>
15bc1aee7fSJitao Shi 
16da68386dSThomas Zimmermann #include <drm/display/drm_dp_aux_bus.h>
17da68386dSThomas Zimmermann #include <drm/display/drm_dp_helper.h>
18bc1aee7fSJitao Shi #include <drm/drm_bridge.h>
19255490f9SVille Syrjälä #include <drm/drm_edid.h>
20bc1aee7fSJitao Shi #include <drm/drm_mipi_dsi.h>
21bc1aee7fSJitao Shi #include <drm/drm_of.h>
22bc1aee7fSJitao Shi #include <drm/drm_panel.h>
23bc1aee7fSJitao Shi #include <drm/drm_print.h>
24bc1aee7fSJitao Shi 
2513afcdd7SPhilip Chen #define PAGE0_AUXCH_CFG3	0x76
2613afcdd7SPhilip Chen #define  AUXCH_CFG3_RESET	0xff
2713afcdd7SPhilip Chen #define PAGE0_SWAUX_ADDR_7_0	0x7d
2813afcdd7SPhilip Chen #define PAGE0_SWAUX_ADDR_15_8	0x7e
2913afcdd7SPhilip Chen #define PAGE0_SWAUX_ADDR_23_16	0x7f
3013afcdd7SPhilip Chen #define  SWAUX_ADDR_MASK	GENMASK(19, 0)
3113afcdd7SPhilip Chen #define PAGE0_SWAUX_LENGTH	0x80
3213afcdd7SPhilip Chen #define  SWAUX_LENGTH_MASK	GENMASK(3, 0)
3313afcdd7SPhilip Chen #define  SWAUX_NO_PAYLOAD	BIT(7)
3413afcdd7SPhilip Chen #define PAGE0_SWAUX_WDATA	0x81
3513afcdd7SPhilip Chen #define PAGE0_SWAUX_RDATA	0x82
3613afcdd7SPhilip Chen #define PAGE0_SWAUX_CTRL	0x83
3713afcdd7SPhilip Chen #define  SWAUX_SEND		BIT(0)
3813afcdd7SPhilip Chen #define PAGE0_SWAUX_STATUS	0x84
3913afcdd7SPhilip Chen #define  SWAUX_M_MASK		GENMASK(4, 0)
4013afcdd7SPhilip Chen #define  SWAUX_STATUS_MASK	GENMASK(7, 5)
4113afcdd7SPhilip Chen #define  SWAUX_STATUS_NACK	(0x1 << 5)
4213afcdd7SPhilip Chen #define  SWAUX_STATUS_DEFER	(0x2 << 5)
4313afcdd7SPhilip Chen #define  SWAUX_STATUS_ACKM	(0x3 << 5)
4413afcdd7SPhilip Chen #define  SWAUX_STATUS_INVALID	(0x4 << 5)
4513afcdd7SPhilip Chen #define  SWAUX_STATUS_I2C_NACK	(0x5 << 5)
4613afcdd7SPhilip Chen #define  SWAUX_STATUS_I2C_DEFER	(0x6 << 5)
4713afcdd7SPhilip Chen #define  SWAUX_STATUS_TIMEOUT	(0x7 << 5)
4813afcdd7SPhilip Chen 
49bc1aee7fSJitao Shi #define PAGE2_GPIO_H		0xa7
50bc1aee7fSJitao Shi #define  PS_GPIO9		BIT(1)
51bc1aee7fSJitao Shi #define PAGE2_I2C_BYPASS	0xea
52bc1aee7fSJitao Shi #define  I2C_BYPASS_EN		0xd0
53bc1aee7fSJitao Shi #define PAGE2_MCS_EN		0xf3
54bc1aee7fSJitao Shi #define  MCS_EN			BIT(0)
5528210a3fSPhilip Chen 
56bc1aee7fSJitao Shi #define PAGE3_SET_ADD		0xfe
57bc1aee7fSJitao Shi #define  VDO_CTL_ADD		0x13
58bc1aee7fSJitao Shi #define  VDO_DIS		0x18
59bc1aee7fSJitao Shi #define  VDO_EN			0x1c
6028210a3fSPhilip Chen 
6128210a3fSPhilip Chen #define NUM_MIPI_LANES		4
62bc1aee7fSJitao Shi 
63692d8db0SPhilip Chen #define COMMON_PS8640_REGMAP_CONFIG \
64692d8db0SPhilip Chen 	.reg_bits = 8, \
65692d8db0SPhilip Chen 	.val_bits = 8, \
66692d8db0SPhilip Chen 	.cache_type = REGCACHE_NONE
67692d8db0SPhilip Chen 
68bc1aee7fSJitao Shi /*
69bc1aee7fSJitao Shi  * PS8640 uses multiple addresses:
70bc1aee7fSJitao Shi  * page[0]: for DP control
71bc1aee7fSJitao Shi  * page[1]: for VIDEO Bridge
72bc1aee7fSJitao Shi  * page[2]: for control top
73bc1aee7fSJitao Shi  * page[3]: for DSI Link Control1
74bc1aee7fSJitao Shi  * page[4]: for MIPI Phy
75bc1aee7fSJitao Shi  * page[5]: for VPLL
76bc1aee7fSJitao Shi  * page[6]: for DSI Link Control2
77bc1aee7fSJitao Shi  * page[7]: for SPI ROM mapping
78bc1aee7fSJitao Shi  */
79bc1aee7fSJitao Shi enum page_addr_offset {
80bc1aee7fSJitao Shi 	PAGE0_DP_CNTL = 0,
81bc1aee7fSJitao Shi 	PAGE1_VDO_BDG,
82bc1aee7fSJitao Shi 	PAGE2_TOP_CNTL,
83bc1aee7fSJitao Shi 	PAGE3_DSI_CNTL1,
84bc1aee7fSJitao Shi 	PAGE4_MIPI_PHY,
85bc1aee7fSJitao Shi 	PAGE5_VPLL,
86bc1aee7fSJitao Shi 	PAGE6_DSI_CNTL2,
87bc1aee7fSJitao Shi 	PAGE7_SPI_CNTL,
88bc1aee7fSJitao Shi 	MAX_DEVS
89bc1aee7fSJitao Shi };
90bc1aee7fSJitao Shi 
91bc1aee7fSJitao Shi enum ps8640_vdo_control {
92bc1aee7fSJitao Shi 	DISABLE = VDO_DIS,
93bc1aee7fSJitao Shi 	ENABLE = VDO_EN,
94bc1aee7fSJitao Shi };
95bc1aee7fSJitao Shi 
96bc1aee7fSJitao Shi struct ps8640 {
97bc1aee7fSJitao Shi 	struct drm_bridge bridge;
98bc1aee7fSJitao Shi 	struct drm_bridge *panel_bridge;
9913afcdd7SPhilip Chen 	struct drm_dp_aux aux;
100bc1aee7fSJitao Shi 	struct mipi_dsi_device *dsi;
101bc1aee7fSJitao Shi 	struct i2c_client *page[MAX_DEVS];
102692d8db0SPhilip Chen 	struct regmap	*regmap[MAX_DEVS];
103bc1aee7fSJitao Shi 	struct regulator_bulk_data supplies[2];
104bc1aee7fSJitao Shi 	struct gpio_desc *gpio_reset;
105bc1aee7fSJitao Shi 	struct gpio_desc *gpio_powerdown;
1069294914dSAngeloGioacchino Del Regno 	struct device_link *link;
107826cff3fSPhilip Chen 	bool pre_enabled;
108*cb8e30ddSDouglas Anderson 	bool need_post_hpd_delay;
109bc1aee7fSJitao Shi };
110bc1aee7fSJitao Shi 
111692d8db0SPhilip Chen static const struct regmap_config ps8640_regmap_config[] = {
112692d8db0SPhilip Chen 	[PAGE0_DP_CNTL] = {
113692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
114692d8db0SPhilip Chen 		.max_register = 0xbf,
115692d8db0SPhilip Chen 	},
116692d8db0SPhilip Chen 	[PAGE1_VDO_BDG] = {
117692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
118692d8db0SPhilip Chen 		.max_register = 0xff,
119692d8db0SPhilip Chen 	},
120692d8db0SPhilip Chen 	[PAGE2_TOP_CNTL] = {
121692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
122692d8db0SPhilip Chen 		.max_register = 0xff,
123692d8db0SPhilip Chen 	},
124692d8db0SPhilip Chen 	[PAGE3_DSI_CNTL1] = {
125692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
126692d8db0SPhilip Chen 		.max_register = 0xff,
127692d8db0SPhilip Chen 	},
128692d8db0SPhilip Chen 	[PAGE4_MIPI_PHY] = {
129692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
130692d8db0SPhilip Chen 		.max_register = 0xff,
131692d8db0SPhilip Chen 	},
132692d8db0SPhilip Chen 	[PAGE5_VPLL] = {
133692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
134692d8db0SPhilip Chen 		.max_register = 0x7f,
135692d8db0SPhilip Chen 	},
136692d8db0SPhilip Chen 	[PAGE6_DSI_CNTL2] = {
137692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
138692d8db0SPhilip Chen 		.max_register = 0xff,
139692d8db0SPhilip Chen 	},
140692d8db0SPhilip Chen 	[PAGE7_SPI_CNTL] = {
141692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
142692d8db0SPhilip Chen 		.max_register = 0xff,
143692d8db0SPhilip Chen 	},
144692d8db0SPhilip Chen };
145692d8db0SPhilip Chen 
146bc1aee7fSJitao Shi static inline struct ps8640 *bridge_to_ps8640(struct drm_bridge *e)
147bc1aee7fSJitao Shi {
148bc1aee7fSJitao Shi 	return container_of(e, struct ps8640, bridge);
149bc1aee7fSJitao Shi }
150bc1aee7fSJitao Shi 
15113afcdd7SPhilip Chen static inline struct ps8640 *aux_to_ps8640(struct drm_dp_aux *aux)
15213afcdd7SPhilip Chen {
15313afcdd7SPhilip Chen 	return container_of(aux, struct ps8640, aux);
15413afcdd7SPhilip Chen }
15513afcdd7SPhilip Chen 
156e9d9f958SPhilip Chen static bool ps8640_of_panel_on_aux_bus(struct device *dev)
157e9d9f958SPhilip Chen {
158e9d9f958SPhilip Chen 	struct device_node *bus, *panel;
159e9d9f958SPhilip Chen 
160e9d9f958SPhilip Chen 	bus = of_get_child_by_name(dev->of_node, "aux-bus");
161e9d9f958SPhilip Chen 	if (!bus)
162e9d9f958SPhilip Chen 		return false;
163e9d9f958SPhilip Chen 
164e9d9f958SPhilip Chen 	panel = of_get_child_by_name(bus, "panel");
165e9d9f958SPhilip Chen 	of_node_put(bus);
166e9d9f958SPhilip Chen 	if (!panel)
167e9d9f958SPhilip Chen 		return false;
168e9d9f958SPhilip Chen 	of_node_put(panel);
169e9d9f958SPhilip Chen 
170e9d9f958SPhilip Chen 	return true;
171e9d9f958SPhilip Chen }
172e9d9f958SPhilip Chen 
173f5aa7d46SDouglas Anderson static int _ps8640_wait_hpd_asserted(struct ps8640 *ps_bridge, unsigned long wait_us)
174826cff3fSPhilip Chen {
175826cff3fSPhilip Chen 	struct regmap *map = ps_bridge->regmap[PAGE2_TOP_CNTL];
176826cff3fSPhilip Chen 	int status;
177*cb8e30ddSDouglas Anderson 	int ret;
178826cff3fSPhilip Chen 
179826cff3fSPhilip Chen 	/*
180826cff3fSPhilip Chen 	 * Apparently something about the firmware in the chip signals that
181826cff3fSPhilip Chen 	 * HPD goes high by reporting GPIO9 as high (even though HPD isn't
182826cff3fSPhilip Chen 	 * actually connected to GPIO9).
183826cff3fSPhilip Chen 	 */
184*cb8e30ddSDouglas Anderson 	ret = regmap_read_poll_timeout(map, PAGE2_GPIO_H, status,
185f5aa7d46SDouglas Anderson 				       status & PS_GPIO9, wait_us / 10, wait_us);
186*cb8e30ddSDouglas Anderson 
187*cb8e30ddSDouglas Anderson 	/*
188*cb8e30ddSDouglas Anderson 	 * The first time we see HPD go high after a reset we delay an extra
189*cb8e30ddSDouglas Anderson 	 * 50 ms. The best guess is that the MCU is doing "stuff" during this
190*cb8e30ddSDouglas Anderson 	 * time (maybe talking to the panel) and we don't want to interrupt it.
191*cb8e30ddSDouglas Anderson 	 *
192*cb8e30ddSDouglas Anderson 	 * No locking is done around "need_post_hpd_delay". If we're here we
193*cb8e30ddSDouglas Anderson 	 * know we're holding a PM Runtime reference and the only other place
194*cb8e30ddSDouglas Anderson 	 * that touches this is PM Runtime resume.
195*cb8e30ddSDouglas Anderson 	 */
196*cb8e30ddSDouglas Anderson 	if (!ret && ps_bridge->need_post_hpd_delay) {
197*cb8e30ddSDouglas Anderson 		ps_bridge->need_post_hpd_delay = false;
198*cb8e30ddSDouglas Anderson 		msleep(50);
199*cb8e30ddSDouglas Anderson 	}
200*cb8e30ddSDouglas Anderson 
201*cb8e30ddSDouglas Anderson 	return ret;
202f5aa7d46SDouglas Anderson }
203826cff3fSPhilip Chen 
204f5aa7d46SDouglas Anderson static int ps8640_wait_hpd_asserted(struct drm_dp_aux *aux, unsigned long wait_us)
205f5aa7d46SDouglas Anderson {
206f5aa7d46SDouglas Anderson 	struct ps8640 *ps_bridge = aux_to_ps8640(aux);
207f5aa7d46SDouglas Anderson 	struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev;
208f5aa7d46SDouglas Anderson 	int ret;
209f5aa7d46SDouglas Anderson 
210f5aa7d46SDouglas Anderson 	/*
211f5aa7d46SDouglas Anderson 	 * Note that this function is called by code that has already powered
212f5aa7d46SDouglas Anderson 	 * the panel. We have to power ourselves up but we don't need to worry
213f5aa7d46SDouglas Anderson 	 * about powering the panel.
214f5aa7d46SDouglas Anderson 	 */
215f5aa7d46SDouglas Anderson 	pm_runtime_get_sync(dev);
216f5aa7d46SDouglas Anderson 	ret = _ps8640_wait_hpd_asserted(ps_bridge, wait_us);
217f5aa7d46SDouglas Anderson 	pm_runtime_mark_last_busy(dev);
218f5aa7d46SDouglas Anderson 	pm_runtime_put_autosuspend(dev);
219826cff3fSPhilip Chen 
220826cff3fSPhilip Chen 	return ret;
221826cff3fSPhilip Chen }
222826cff3fSPhilip Chen 
223826cff3fSPhilip Chen static ssize_t ps8640_aux_transfer_msg(struct drm_dp_aux *aux,
22413afcdd7SPhilip Chen 				       struct drm_dp_aux_msg *msg)
22513afcdd7SPhilip Chen {
22613afcdd7SPhilip Chen 	struct ps8640 *ps_bridge = aux_to_ps8640(aux);
22713afcdd7SPhilip Chen 	struct regmap *map = ps_bridge->regmap[PAGE0_DP_CNTL];
22813afcdd7SPhilip Chen 	struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev;
22913afcdd7SPhilip Chen 	unsigned int len = msg->size;
23013afcdd7SPhilip Chen 	unsigned int data;
23113afcdd7SPhilip Chen 	unsigned int base;
23213afcdd7SPhilip Chen 	int ret;
23313afcdd7SPhilip Chen 	u8 request = msg->request &
23413afcdd7SPhilip Chen 		     ~(DP_AUX_I2C_MOT | DP_AUX_I2C_WRITE_STATUS_UPDATE);
23513afcdd7SPhilip Chen 	u8 *buf = msg->buffer;
23613afcdd7SPhilip Chen 	u8 addr_len[PAGE0_SWAUX_LENGTH + 1 - PAGE0_SWAUX_ADDR_7_0];
23713afcdd7SPhilip Chen 	u8 i;
23813afcdd7SPhilip Chen 	bool is_native_aux = false;
23913afcdd7SPhilip Chen 
24013afcdd7SPhilip Chen 	if (len > DP_AUX_MAX_PAYLOAD_BYTES)
24113afcdd7SPhilip Chen 		return -EINVAL;
24213afcdd7SPhilip Chen 
24313afcdd7SPhilip Chen 	if (msg->address & ~SWAUX_ADDR_MASK)
24413afcdd7SPhilip Chen 		return -EINVAL;
24513afcdd7SPhilip Chen 
24613afcdd7SPhilip Chen 	switch (request) {
24713afcdd7SPhilip Chen 	case DP_AUX_NATIVE_WRITE:
24813afcdd7SPhilip Chen 	case DP_AUX_NATIVE_READ:
24913afcdd7SPhilip Chen 		is_native_aux = true;
25013afcdd7SPhilip Chen 		fallthrough;
25113afcdd7SPhilip Chen 	case DP_AUX_I2C_WRITE:
25213afcdd7SPhilip Chen 	case DP_AUX_I2C_READ:
25313afcdd7SPhilip Chen 		break;
25413afcdd7SPhilip Chen 	default:
25513afcdd7SPhilip Chen 		return -EINVAL;
25613afcdd7SPhilip Chen 	}
25713afcdd7SPhilip Chen 
25813afcdd7SPhilip Chen 	ret = regmap_write(map, PAGE0_AUXCH_CFG3, AUXCH_CFG3_RESET);
25913afcdd7SPhilip Chen 	if (ret) {
26013afcdd7SPhilip Chen 		DRM_DEV_ERROR(dev, "failed to write PAGE0_AUXCH_CFG3: %d\n",
26113afcdd7SPhilip Chen 			      ret);
26213afcdd7SPhilip Chen 		return ret;
26313afcdd7SPhilip Chen 	}
26413afcdd7SPhilip Chen 
26513afcdd7SPhilip Chen 	/* Assume it's good */
26613afcdd7SPhilip Chen 	msg->reply = 0;
26713afcdd7SPhilip Chen 
26813afcdd7SPhilip Chen 	base = PAGE0_SWAUX_ADDR_7_0;
26913afcdd7SPhilip Chen 	addr_len[PAGE0_SWAUX_ADDR_7_0 - base] = msg->address;
27013afcdd7SPhilip Chen 	addr_len[PAGE0_SWAUX_ADDR_15_8 - base] = msg->address >> 8;
27113afcdd7SPhilip Chen 	addr_len[PAGE0_SWAUX_ADDR_23_16 - base] = (msg->address >> 16) |
27213afcdd7SPhilip Chen 						  (msg->request << 4);
27313afcdd7SPhilip Chen 	addr_len[PAGE0_SWAUX_LENGTH - base] = (len == 0) ? SWAUX_NO_PAYLOAD :
27413afcdd7SPhilip Chen 					      ((len - 1) & SWAUX_LENGTH_MASK);
27513afcdd7SPhilip Chen 
27613afcdd7SPhilip Chen 	regmap_bulk_write(map, PAGE0_SWAUX_ADDR_7_0, addr_len,
27713afcdd7SPhilip Chen 			  ARRAY_SIZE(addr_len));
27813afcdd7SPhilip Chen 
27913afcdd7SPhilip Chen 	if (len && (request == DP_AUX_NATIVE_WRITE ||
28013afcdd7SPhilip Chen 		    request == DP_AUX_I2C_WRITE)) {
28113afcdd7SPhilip Chen 		/* Write to the internal FIFO buffer */
28213afcdd7SPhilip Chen 		for (i = 0; i < len; i++) {
28313afcdd7SPhilip Chen 			ret = regmap_write(map, PAGE0_SWAUX_WDATA, buf[i]);
28413afcdd7SPhilip Chen 			if (ret) {
28513afcdd7SPhilip Chen 				DRM_DEV_ERROR(dev,
28613afcdd7SPhilip Chen 					      "failed to write WDATA: %d\n",
28713afcdd7SPhilip Chen 					      ret);
28813afcdd7SPhilip Chen 				return ret;
28913afcdd7SPhilip Chen 			}
29013afcdd7SPhilip Chen 		}
29113afcdd7SPhilip Chen 	}
29213afcdd7SPhilip Chen 
29313afcdd7SPhilip Chen 	regmap_write(map, PAGE0_SWAUX_CTRL, SWAUX_SEND);
29413afcdd7SPhilip Chen 
29513afcdd7SPhilip Chen 	/* Zero delay loop because i2c transactions are slow already */
29613afcdd7SPhilip Chen 	regmap_read_poll_timeout(map, PAGE0_SWAUX_CTRL, data,
29713afcdd7SPhilip Chen 				 !(data & SWAUX_SEND), 0, 50 * 1000);
29813afcdd7SPhilip Chen 
29913afcdd7SPhilip Chen 	regmap_read(map, PAGE0_SWAUX_STATUS, &data);
30013afcdd7SPhilip Chen 	if (ret) {
30113afcdd7SPhilip Chen 		DRM_DEV_ERROR(dev, "failed to read PAGE0_SWAUX_STATUS: %d\n",
30213afcdd7SPhilip Chen 			      ret);
30313afcdd7SPhilip Chen 		return ret;
30413afcdd7SPhilip Chen 	}
30513afcdd7SPhilip Chen 
30613afcdd7SPhilip Chen 	switch (data & SWAUX_STATUS_MASK) {
30713afcdd7SPhilip Chen 	/* Ignore the DEFER cases as they are already handled in hardware */
30813afcdd7SPhilip Chen 	case SWAUX_STATUS_NACK:
30913afcdd7SPhilip Chen 	case SWAUX_STATUS_I2C_NACK:
31013afcdd7SPhilip Chen 		/*
31113afcdd7SPhilip Chen 		 * The programming guide is not clear about whether a I2C NACK
31213afcdd7SPhilip Chen 		 * would trigger SWAUX_STATUS_NACK or SWAUX_STATUS_I2C_NACK. So
31313afcdd7SPhilip Chen 		 * we handle both cases together.
31413afcdd7SPhilip Chen 		 */
31513afcdd7SPhilip Chen 		if (is_native_aux)
31613afcdd7SPhilip Chen 			msg->reply |= DP_AUX_NATIVE_REPLY_NACK;
31713afcdd7SPhilip Chen 		else
31813afcdd7SPhilip Chen 			msg->reply |= DP_AUX_I2C_REPLY_NACK;
31913afcdd7SPhilip Chen 
32013afcdd7SPhilip Chen 		fallthrough;
32113afcdd7SPhilip Chen 	case SWAUX_STATUS_ACKM:
32213afcdd7SPhilip Chen 		len = data & SWAUX_M_MASK;
32313afcdd7SPhilip Chen 		break;
32413afcdd7SPhilip Chen 	case SWAUX_STATUS_INVALID:
32513afcdd7SPhilip Chen 		return -EOPNOTSUPP;
32613afcdd7SPhilip Chen 	case SWAUX_STATUS_TIMEOUT:
32713afcdd7SPhilip Chen 		return -ETIMEDOUT;
32813afcdd7SPhilip Chen 	}
32913afcdd7SPhilip Chen 
33013afcdd7SPhilip Chen 	if (len && (request == DP_AUX_NATIVE_READ ||
33113afcdd7SPhilip Chen 		    request == DP_AUX_I2C_READ)) {
33213afcdd7SPhilip Chen 		/* Read from the internal FIFO buffer */
33313afcdd7SPhilip Chen 		for (i = 0; i < len; i++) {
33413afcdd7SPhilip Chen 			ret = regmap_read(map, PAGE0_SWAUX_RDATA, &data);
33513afcdd7SPhilip Chen 			if (ret) {
33613afcdd7SPhilip Chen 				DRM_DEV_ERROR(dev,
33713afcdd7SPhilip Chen 					      "failed to read RDATA: %d\n",
33813afcdd7SPhilip Chen 					      ret);
33913afcdd7SPhilip Chen 				return ret;
34013afcdd7SPhilip Chen 			}
34113afcdd7SPhilip Chen 
34213afcdd7SPhilip Chen 			buf[i] = data;
34313afcdd7SPhilip Chen 		}
34413afcdd7SPhilip Chen 	}
34513afcdd7SPhilip Chen 
34613afcdd7SPhilip Chen 	return len;
34713afcdd7SPhilip Chen }
34813afcdd7SPhilip Chen 
349826cff3fSPhilip Chen static ssize_t ps8640_aux_transfer(struct drm_dp_aux *aux,
350826cff3fSPhilip Chen 				   struct drm_dp_aux_msg *msg)
351826cff3fSPhilip Chen {
352826cff3fSPhilip Chen 	struct ps8640 *ps_bridge = aux_to_ps8640(aux);
353826cff3fSPhilip Chen 	struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev;
354826cff3fSPhilip Chen 	int ret;
355826cff3fSPhilip Chen 
356826cff3fSPhilip Chen 	pm_runtime_get_sync(dev);
357826cff3fSPhilip Chen 	ret = ps8640_aux_transfer_msg(aux, msg);
358826cff3fSPhilip Chen 	pm_runtime_mark_last_busy(dev);
359826cff3fSPhilip Chen 	pm_runtime_put_autosuspend(dev);
360826cff3fSPhilip Chen 
361826cff3fSPhilip Chen 	return ret;
362826cff3fSPhilip Chen }
363826cff3fSPhilip Chen 
364826cff3fSPhilip Chen static void ps8640_bridge_vdo_control(struct ps8640 *ps_bridge,
365bc1aee7fSJitao Shi 				      const enum ps8640_vdo_control ctrl)
366bc1aee7fSJitao Shi {
367692d8db0SPhilip Chen 	struct regmap *map = ps_bridge->regmap[PAGE3_DSI_CNTL1];
368826cff3fSPhilip Chen 	struct device *dev = &ps_bridge->page[PAGE3_DSI_CNTL1]->dev;
369bc1aee7fSJitao Shi 	u8 vdo_ctrl_buf[] = { VDO_CTL_ADD, ctrl };
370bc1aee7fSJitao Shi 	int ret;
371bc1aee7fSJitao Shi 
372692d8db0SPhilip Chen 	ret = regmap_bulk_write(map, PAGE3_SET_ADD,
373692d8db0SPhilip Chen 				vdo_ctrl_buf, sizeof(vdo_ctrl_buf));
374692d8db0SPhilip Chen 
375826cff3fSPhilip Chen 	if (ret < 0)
376826cff3fSPhilip Chen 		dev_err(dev, "failed to %sable VDO: %d\n",
37794d4c132SEnric Balletbo i Serra 			ctrl == ENABLE ? "en" : "dis", ret);
37894d4c132SEnric Balletbo i Serra }
379bc1aee7fSJitao Shi 
380826cff3fSPhilip Chen static int __maybe_unused ps8640_resume(struct device *dev)
381bc1aee7fSJitao Shi {
382826cff3fSPhilip Chen 	struct ps8640 *ps_bridge = dev_get_drvdata(dev);
383826cff3fSPhilip Chen 	int ret;
38446f20630SEnric Balletbo i Serra 
385bc1aee7fSJitao Shi 	ret = regulator_bulk_enable(ARRAY_SIZE(ps_bridge->supplies),
386bc1aee7fSJitao Shi 				    ps_bridge->supplies);
387bc1aee7fSJitao Shi 	if (ret < 0) {
388826cff3fSPhilip Chen 		dev_err(dev, "cannot enable regulators %d\n", ret);
389826cff3fSPhilip Chen 		return ret;
390bc1aee7fSJitao Shi 	}
391bc1aee7fSJitao Shi 
392bc1aee7fSJitao Shi 	gpiod_set_value(ps_bridge->gpio_powerdown, 0);
393bc1aee7fSJitao Shi 	gpiod_set_value(ps_bridge->gpio_reset, 1);
394bc1aee7fSJitao Shi 	usleep_range(2000, 2500);
395bc1aee7fSJitao Shi 	gpiod_set_value(ps_bridge->gpio_reset, 0);
39655453c09SHsin-Yi Wang 	/* Double reset for T4 and T5 */
39755453c09SHsin-Yi Wang 	msleep(50);
39855453c09SHsin-Yi Wang 	gpiod_set_value(ps_bridge->gpio_reset, 1);
39955453c09SHsin-Yi Wang 	msleep(50);
40055453c09SHsin-Yi Wang 	gpiod_set_value(ps_bridge->gpio_reset, 0);
401bc1aee7fSJitao Shi 
402*cb8e30ddSDouglas Anderson 	/* We just reset things, so we need a delay after the first HPD */
403*cb8e30ddSDouglas Anderson 	ps_bridge->need_post_hpd_delay = true;
404*cb8e30ddSDouglas Anderson 
405bc1aee7fSJitao Shi 	/*
406826cff3fSPhilip Chen 	 * Mystery 200 ms delay for the "MCU to be ready". It's unclear if
407826cff3fSPhilip Chen 	 * this is truly necessary since the MCU will already signal that
408826cff3fSPhilip Chen 	 * things are "good to go" by signaling HPD on "gpio 9". See
409f5aa7d46SDouglas Anderson 	 * _ps8640_wait_hpd_asserted(). For now we'll keep this mystery delay
410f5aa7d46SDouglas Anderson 	 * just in case.
411bc1aee7fSJitao Shi 	 */
412bc1aee7fSJitao Shi 	msleep(200);
413bc1aee7fSJitao Shi 
414826cff3fSPhilip Chen 	return 0;
415bc1aee7fSJitao Shi }
416bc1aee7fSJitao Shi 
417826cff3fSPhilip Chen static int __maybe_unused ps8640_suspend(struct device *dev)
418826cff3fSPhilip Chen {
419826cff3fSPhilip Chen 	struct ps8640 *ps_bridge = dev_get_drvdata(dev);
420826cff3fSPhilip Chen 	int ret;
421826cff3fSPhilip Chen 
422826cff3fSPhilip Chen 	gpiod_set_value(ps_bridge->gpio_reset, 1);
423826cff3fSPhilip Chen 	gpiod_set_value(ps_bridge->gpio_powerdown, 1);
424826cff3fSPhilip Chen 	ret = regulator_bulk_disable(ARRAY_SIZE(ps_bridge->supplies),
425826cff3fSPhilip Chen 				     ps_bridge->supplies);
426826cff3fSPhilip Chen 	if (ret < 0)
427826cff3fSPhilip Chen 		dev_err(dev, "cannot disable regulators %d\n", ret);
428826cff3fSPhilip Chen 
429826cff3fSPhilip Chen 	return ret;
430826cff3fSPhilip Chen }
431826cff3fSPhilip Chen 
432826cff3fSPhilip Chen static const struct dev_pm_ops ps8640_pm_ops = {
433826cff3fSPhilip Chen 	SET_RUNTIME_PM_OPS(ps8640_suspend, ps8640_resume, NULL)
434826cff3fSPhilip Chen 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
435826cff3fSPhilip Chen 				pm_runtime_force_resume)
436826cff3fSPhilip Chen };
437826cff3fSPhilip Chen 
438826cff3fSPhilip Chen static void ps8640_pre_enable(struct drm_bridge *bridge)
439826cff3fSPhilip Chen {
440826cff3fSPhilip Chen 	struct ps8640 *ps_bridge = bridge_to_ps8640(bridge);
441826cff3fSPhilip Chen 	struct regmap *map = ps_bridge->regmap[PAGE2_TOP_CNTL];
442826cff3fSPhilip Chen 	struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev;
443826cff3fSPhilip Chen 	int ret;
444826cff3fSPhilip Chen 
445826cff3fSPhilip Chen 	pm_runtime_get_sync(dev);
446f5aa7d46SDouglas Anderson 	ret = _ps8640_wait_hpd_asserted(ps_bridge, 200 * 1000);
447f5aa7d46SDouglas Anderson 	if (ret < 0)
448f5aa7d46SDouglas Anderson 		dev_warn(dev, "HPD didn't go high: %d\n", ret);
449bc1aee7fSJitao Shi 
450bc1aee7fSJitao Shi 	/*
451bc1aee7fSJitao Shi 	 * The Manufacturer Command Set (MCS) is a device dependent interface
452bc1aee7fSJitao Shi 	 * intended for factory programming of the display module default
453bc1aee7fSJitao Shi 	 * parameters. Once the display module is configured, the MCS shall be
454bc1aee7fSJitao Shi 	 * disabled by the manufacturer. Once disabled, all MCS commands are
455bc1aee7fSJitao Shi 	 * ignored by the display interface.
456bc1aee7fSJitao Shi 	 */
457bc1aee7fSJitao Shi 
458692d8db0SPhilip Chen 	ret = regmap_update_bits(map, PAGE2_MCS_EN, MCS_EN, 0);
459826cff3fSPhilip Chen 	if (ret < 0)
460826cff3fSPhilip Chen 		dev_warn(dev, "failed write PAGE2_MCS_EN: %d\n", ret);
461bc1aee7fSJitao Shi 
462bc1aee7fSJitao Shi 	/* Switch access edp panel's edid through i2c */
463692d8db0SPhilip Chen 	ret = regmap_write(map, PAGE2_I2C_BYPASS, I2C_BYPASS_EN);
464bc1aee7fSJitao Shi 	if (ret < 0)
465826cff3fSPhilip Chen 		dev_warn(dev, "failed write PAGE2_MCS_EN: %d\n", ret);
46646f20630SEnric Balletbo i Serra 
467826cff3fSPhilip Chen 	ps8640_bridge_vdo_control(ps_bridge, ENABLE);
46846f20630SEnric Balletbo i Serra 
469826cff3fSPhilip Chen 	ps_bridge->pre_enabled = true;
47046f20630SEnric Balletbo i Serra }
47146f20630SEnric Balletbo i Serra 
47246f20630SEnric Balletbo i Serra static void ps8640_post_disable(struct drm_bridge *bridge)
47346f20630SEnric Balletbo i Serra {
47446f20630SEnric Balletbo i Serra 	struct ps8640 *ps_bridge = bridge_to_ps8640(bridge);
47546f20630SEnric Balletbo i Serra 
476826cff3fSPhilip Chen 	ps_bridge->pre_enabled = false;
477826cff3fSPhilip Chen 
47846f20630SEnric Balletbo i Serra 	ps8640_bridge_vdo_control(ps_bridge, DISABLE);
479826cff3fSPhilip Chen 	pm_runtime_put_sync_suspend(&ps_bridge->page[PAGE0_DP_CNTL]->dev);
480bc1aee7fSJitao Shi }
481bc1aee7fSJitao Shi 
482a25b988fSLaurent Pinchart static int ps8640_bridge_attach(struct drm_bridge *bridge,
483a25b988fSLaurent Pinchart 				enum drm_bridge_attach_flags flags)
484bc1aee7fSJitao Shi {
485bc1aee7fSJitao Shi 	struct ps8640 *ps_bridge = bridge_to_ps8640(bridge);
486bc1aee7fSJitao Shi 	struct device *dev = &ps_bridge->page[0]->dev;
487bc1aee7fSJitao Shi 	int ret;
488812a65baSEnric Balletbo i Serra 
489812a65baSEnric Balletbo i Serra 	if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR))
490812a65baSEnric Balletbo i Serra 		return -EINVAL;
491812a65baSEnric Balletbo i Serra 
492f8378c04SDouglas Anderson 	ps_bridge->aux.drm_dev = bridge->dev;
49313afcdd7SPhilip Chen 	ret = drm_dp_aux_register(&ps_bridge->aux);
49413afcdd7SPhilip Chen 	if (ret) {
49513afcdd7SPhilip Chen 		dev_err(dev, "failed to register DP AUX channel: %d\n", ret);
496fe93ae80SMaxime Ripard 		return ret;
49713afcdd7SPhilip Chen 	}
498bc1aee7fSJitao Shi 
4999294914dSAngeloGioacchino Del Regno 	ps_bridge->link = device_link_add(bridge->dev->dev, dev, DL_FLAG_STATELESS);
5009294914dSAngeloGioacchino Del Regno 	if (!ps_bridge->link) {
5019294914dSAngeloGioacchino Del Regno 		dev_err(dev, "failed to create device link");
5029294914dSAngeloGioacchino Del Regno 		ret = -EINVAL;
5039294914dSAngeloGioacchino Del Regno 		goto err_devlink;
5049294914dSAngeloGioacchino Del Regno 	}
5059294914dSAngeloGioacchino Del Regno 
506bc1aee7fSJitao Shi 	/* Attach the panel-bridge to the dsi bridge */
5079294914dSAngeloGioacchino Del Regno 	ret = drm_bridge_attach(bridge->encoder, ps_bridge->panel_bridge,
508a25b988fSLaurent Pinchart 				&ps_bridge->bridge, flags);
5099294914dSAngeloGioacchino Del Regno 	if (ret)
5109294914dSAngeloGioacchino Del Regno 		goto err_bridge_attach;
5119294914dSAngeloGioacchino Del Regno 
5129294914dSAngeloGioacchino Del Regno 	return 0;
5139294914dSAngeloGioacchino Del Regno 
5149294914dSAngeloGioacchino Del Regno err_bridge_attach:
5159294914dSAngeloGioacchino Del Regno 	device_link_del(ps_bridge->link);
5169294914dSAngeloGioacchino Del Regno err_devlink:
5179294914dSAngeloGioacchino Del Regno 	drm_dp_aux_unregister(&ps_bridge->aux);
5189294914dSAngeloGioacchino Del Regno 
5199294914dSAngeloGioacchino Del Regno 	return ret;
520bc1aee7fSJitao Shi }
521bc1aee7fSJitao Shi 
52213afcdd7SPhilip Chen static void ps8640_bridge_detach(struct drm_bridge *bridge)
52313afcdd7SPhilip Chen {
5249294914dSAngeloGioacchino Del Regno 	struct ps8640 *ps_bridge = bridge_to_ps8640(bridge);
5259294914dSAngeloGioacchino Del Regno 
5269294914dSAngeloGioacchino Del Regno 	drm_dp_aux_unregister(&ps_bridge->aux);
5279294914dSAngeloGioacchino Del Regno 	if (ps_bridge->link)
5289294914dSAngeloGioacchino Del Regno 		device_link_del(ps_bridge->link);
52913afcdd7SPhilip Chen }
53013afcdd7SPhilip Chen 
531d82c12abSEnric Balletbo i Serra static struct edid *ps8640_bridge_get_edid(struct drm_bridge *bridge,
532d82c12abSEnric Balletbo i Serra 					   struct drm_connector *connector)
533d82c12abSEnric Balletbo i Serra {
534d82c12abSEnric Balletbo i Serra 	struct ps8640 *ps_bridge = bridge_to_ps8640(bridge);
535826cff3fSPhilip Chen 	bool poweroff = !ps_bridge->pre_enabled;
53646f20630SEnric Balletbo i Serra 	struct edid *edid;
537d82c12abSEnric Balletbo i Serra 
53846f20630SEnric Balletbo i Serra 	/*
53946f20630SEnric Balletbo i Serra 	 * When we end calling get_edid() triggered by an ioctl, i.e
54046f20630SEnric Balletbo i Serra 	 *
54146f20630SEnric Balletbo i Serra 	 *   drm_mode_getconnector (ioctl)
54246f20630SEnric Balletbo i Serra 	 *     -> drm_helper_probe_single_connector_modes
54346f20630SEnric Balletbo i Serra 	 *        -> drm_bridge_connector_get_modes
54446f20630SEnric Balletbo i Serra 	 *           -> ps8640_bridge_get_edid
54546f20630SEnric Balletbo i Serra 	 *
54646f20630SEnric Balletbo i Serra 	 * We need to make sure that what we need is enabled before reading
54746f20630SEnric Balletbo i Serra 	 * EDID, for this chip, we need to do a full poweron, otherwise it will
54846f20630SEnric Balletbo i Serra 	 * fail.
54946f20630SEnric Balletbo i Serra 	 */
55046f20630SEnric Balletbo i Serra 	drm_bridge_chain_pre_enable(bridge);
55146f20630SEnric Balletbo i Serra 
55246f20630SEnric Balletbo i Serra 	edid = drm_get_edid(connector,
553d82c12abSEnric Balletbo i Serra 			    ps_bridge->page[PAGE0_DP_CNTL]->adapter);
55446f20630SEnric Balletbo i Serra 
55546f20630SEnric Balletbo i Serra 	/*
55646f20630SEnric Balletbo i Serra 	 * If we call the get_edid() function without having enabled the chip
55746f20630SEnric Balletbo i Serra 	 * before, return the chip to its original power state.
55846f20630SEnric Balletbo i Serra 	 */
55946f20630SEnric Balletbo i Serra 	if (poweroff)
56046f20630SEnric Balletbo i Serra 		drm_bridge_chain_post_disable(bridge);
56146f20630SEnric Balletbo i Serra 
56246f20630SEnric Balletbo i Serra 	return edid;
563d82c12abSEnric Balletbo i Serra }
564d82c12abSEnric Balletbo i Serra 
565826cff3fSPhilip Chen static void ps8640_runtime_disable(void *data)
566826cff3fSPhilip Chen {
567826cff3fSPhilip Chen 	pm_runtime_dont_use_autosuspend(data);
568826cff3fSPhilip Chen 	pm_runtime_disable(data);
569826cff3fSPhilip Chen }
570826cff3fSPhilip Chen 
571bc1aee7fSJitao Shi static const struct drm_bridge_funcs ps8640_bridge_funcs = {
572bc1aee7fSJitao Shi 	.attach = ps8640_bridge_attach,
57313afcdd7SPhilip Chen 	.detach = ps8640_bridge_detach,
574d82c12abSEnric Balletbo i Serra 	.get_edid = ps8640_bridge_get_edid,
575bc1aee7fSJitao Shi 	.post_disable = ps8640_post_disable,
576bc1aee7fSJitao Shi 	.pre_enable = ps8640_pre_enable,
577bc1aee7fSJitao Shi };
578bc1aee7fSJitao Shi 
57910e619f1SDouglas Anderson static int ps8640_bridge_get_dsi_resources(struct device *dev, struct ps8640 *ps_bridge)
5807abbc26fSMaxime Ripard {
5817abbc26fSMaxime Ripard 	struct device_node *in_ep, *dsi_node;
5827abbc26fSMaxime Ripard 	struct mipi_dsi_device *dsi;
5837abbc26fSMaxime Ripard 	struct mipi_dsi_host *host;
5847abbc26fSMaxime Ripard 	const struct mipi_dsi_device_info info = { .type = "ps8640",
5857abbc26fSMaxime Ripard 						   .channel = 0,
5867abbc26fSMaxime Ripard 						   .node = NULL,
5877abbc26fSMaxime Ripard 						 };
5887abbc26fSMaxime Ripard 
5897abbc26fSMaxime Ripard 	/* port@0 is ps8640 dsi input port */
5907abbc26fSMaxime Ripard 	in_ep = of_graph_get_endpoint_by_regs(dev->of_node, 0, -1);
5917abbc26fSMaxime Ripard 	if (!in_ep)
5927abbc26fSMaxime Ripard 		return -ENODEV;
5937abbc26fSMaxime Ripard 
5947abbc26fSMaxime Ripard 	dsi_node = of_graph_get_remote_port_parent(in_ep);
5957abbc26fSMaxime Ripard 	of_node_put(in_ep);
5967abbc26fSMaxime Ripard 	if (!dsi_node)
5977abbc26fSMaxime Ripard 		return -ENODEV;
5987abbc26fSMaxime Ripard 
5997abbc26fSMaxime Ripard 	host = of_find_mipi_dsi_host_by_node(dsi_node);
6007abbc26fSMaxime Ripard 	of_node_put(dsi_node);
6017abbc26fSMaxime Ripard 	if (!host)
6027abbc26fSMaxime Ripard 		return -EPROBE_DEFER;
6037abbc26fSMaxime Ripard 
6047abbc26fSMaxime Ripard 	dsi = devm_mipi_dsi_device_register_full(dev, host, &info);
6057abbc26fSMaxime Ripard 	if (IS_ERR(dsi)) {
6067abbc26fSMaxime Ripard 		dev_err(dev, "failed to create dsi device\n");
6077abbc26fSMaxime Ripard 		return PTR_ERR(dsi);
6087abbc26fSMaxime Ripard 	}
6097abbc26fSMaxime Ripard 
6107abbc26fSMaxime Ripard 	ps_bridge->dsi = dsi;
6117abbc26fSMaxime Ripard 
6127abbc26fSMaxime Ripard 	dsi->host = host;
6137abbc26fSMaxime Ripard 	dsi->mode_flags = MIPI_DSI_MODE_VIDEO |
6147abbc26fSMaxime Ripard 			  MIPI_DSI_MODE_VIDEO_SYNC_PULSE;
6157abbc26fSMaxime Ripard 	dsi->format = MIPI_DSI_FMT_RGB888;
6167abbc26fSMaxime Ripard 	dsi->lanes = NUM_MIPI_LANES;
6177abbc26fSMaxime Ripard 
61810e619f1SDouglas Anderson 	return 0;
61910e619f1SDouglas Anderson }
62010e619f1SDouglas Anderson 
62110e619f1SDouglas Anderson static int ps8640_bridge_link_panel(struct drm_dp_aux *aux)
62210e619f1SDouglas Anderson {
62310e619f1SDouglas Anderson 	struct ps8640 *ps_bridge = aux_to_ps8640(aux);
62410e619f1SDouglas Anderson 	struct device *dev = aux->dev;
62510e619f1SDouglas Anderson 	struct device_node *np = dev->of_node;
62610e619f1SDouglas Anderson 	int ret;
62710e619f1SDouglas Anderson 
62810e619f1SDouglas Anderson 	/*
62910e619f1SDouglas Anderson 	 * NOTE about returning -EPROBE_DEFER from this function: if we
63010e619f1SDouglas Anderson 	 * return an error (most relevant to -EPROBE_DEFER) it will only
63110e619f1SDouglas Anderson 	 * be passed out to ps8640_probe() if it called this directly (AKA the
63210e619f1SDouglas Anderson 	 * panel isn't under the "aux-bus" node). That should be fine because
63310e619f1SDouglas Anderson 	 * if the panel is under "aux-bus" it's guaranteed to have probed by
63410e619f1SDouglas Anderson 	 * the time this function has been called.
63510e619f1SDouglas Anderson 	 */
63610e619f1SDouglas Anderson 
63710e619f1SDouglas Anderson 	/* port@1 is ps8640 output port */
63810e619f1SDouglas Anderson 	ps_bridge->panel_bridge = devm_drm_of_get_bridge(dev, np, 1, 0);
63910e619f1SDouglas Anderson 	if (IS_ERR(ps_bridge->panel_bridge))
64010e619f1SDouglas Anderson 		return PTR_ERR(ps_bridge->panel_bridge);
64110e619f1SDouglas Anderson 
64210e619f1SDouglas Anderson 	ret = devm_drm_bridge_add(dev, &ps_bridge->bridge);
64310e619f1SDouglas Anderson 	if (ret)
64410e619f1SDouglas Anderson 		return ret;
64510e619f1SDouglas Anderson 
64610e619f1SDouglas Anderson 	return devm_mipi_dsi_attach(dev, ps_bridge->dsi);
6477abbc26fSMaxime Ripard }
6487abbc26fSMaxime Ripard 
649bc1aee7fSJitao Shi static int ps8640_probe(struct i2c_client *client)
650bc1aee7fSJitao Shi {
651bc1aee7fSJitao Shi 	struct device *dev = &client->dev;
652bc1aee7fSJitao Shi 	struct ps8640 *ps_bridge;
653bc1aee7fSJitao Shi 	int ret;
654bc1aee7fSJitao Shi 	u32 i;
655bc1aee7fSJitao Shi 
656bc1aee7fSJitao Shi 	ps_bridge = devm_kzalloc(dev, sizeof(*ps_bridge), GFP_KERNEL);
657bc1aee7fSJitao Shi 	if (!ps_bridge)
658bc1aee7fSJitao Shi 		return -ENOMEM;
659bc1aee7fSJitao Shi 
660fc94224cSChen-Yu Tsai 	ps_bridge->supplies[0].supply = "vdd12";
661fc94224cSChen-Yu Tsai 	ps_bridge->supplies[1].supply = "vdd33";
662bc1aee7fSJitao Shi 	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(ps_bridge->supplies),
663bc1aee7fSJitao Shi 				      ps_bridge->supplies);
664bc1aee7fSJitao Shi 	if (ret)
665bc1aee7fSJitao Shi 		return ret;
666bc1aee7fSJitao Shi 
667bc1aee7fSJitao Shi 	ps_bridge->gpio_powerdown = devm_gpiod_get(&client->dev, "powerdown",
668bc1aee7fSJitao Shi 						   GPIOD_OUT_HIGH);
669bc1aee7fSJitao Shi 	if (IS_ERR(ps_bridge->gpio_powerdown))
670bc1aee7fSJitao Shi 		return PTR_ERR(ps_bridge->gpio_powerdown);
671bc1aee7fSJitao Shi 
672bc1aee7fSJitao Shi 	/*
673bc1aee7fSJitao Shi 	 * Assert the reset to avoid the bridge being initialized prematurely
674bc1aee7fSJitao Shi 	 */
675bc1aee7fSJitao Shi 	ps_bridge->gpio_reset = devm_gpiod_get(&client->dev, "reset",
676bc1aee7fSJitao Shi 					       GPIOD_OUT_HIGH);
677bc1aee7fSJitao Shi 	if (IS_ERR(ps_bridge->gpio_reset))
678bc1aee7fSJitao Shi 		return PTR_ERR(ps_bridge->gpio_reset);
679bc1aee7fSJitao Shi 
680bc1aee7fSJitao Shi 	ps_bridge->bridge.funcs = &ps8640_bridge_funcs;
681bc1aee7fSJitao Shi 	ps_bridge->bridge.of_node = dev->of_node;
682d82c12abSEnric Balletbo i Serra 	ps_bridge->bridge.type = DRM_MODE_CONNECTOR_eDP;
683bc1aee7fSJitao Shi 
684e9d9f958SPhilip Chen 	/*
685e9d9f958SPhilip Chen 	 * In the device tree, if panel is listed under aux-bus of the bridge
686e9d9f958SPhilip Chen 	 * node, panel driver should be able to retrieve EDID by itself using
687e9d9f958SPhilip Chen 	 * aux-bus. So let's not set DRM_BRIDGE_OP_EDID here.
688e9d9f958SPhilip Chen 	 */
689e9d9f958SPhilip Chen 	if (!ps8640_of_panel_on_aux_bus(&client->dev))
690e9d9f958SPhilip Chen 		ps_bridge->bridge.ops = DRM_BRIDGE_OP_EDID;
691e9d9f958SPhilip Chen 
69210e619f1SDouglas Anderson 	/*
69310e619f1SDouglas Anderson 	 * Get MIPI DSI resources early. These can return -EPROBE_DEFER so
69410e619f1SDouglas Anderson 	 * we want to get them out of the way sooner.
69510e619f1SDouglas Anderson 	 */
69610e619f1SDouglas Anderson 	ret = ps8640_bridge_get_dsi_resources(&client->dev, ps_bridge);
69710e619f1SDouglas Anderson 	if (ret)
69810e619f1SDouglas Anderson 		return ret;
69910e619f1SDouglas Anderson 
700bc1aee7fSJitao Shi 	ps_bridge->page[PAGE0_DP_CNTL] = client;
701bc1aee7fSJitao Shi 
702692d8db0SPhilip Chen 	ps_bridge->regmap[PAGE0_DP_CNTL] = devm_regmap_init_i2c(client, ps8640_regmap_config);
703692d8db0SPhilip Chen 	if (IS_ERR(ps_bridge->regmap[PAGE0_DP_CNTL]))
704692d8db0SPhilip Chen 		return PTR_ERR(ps_bridge->regmap[PAGE0_DP_CNTL]);
705692d8db0SPhilip Chen 
706bc1aee7fSJitao Shi 	for (i = 1; i < ARRAY_SIZE(ps_bridge->page); i++) {
707bc1aee7fSJitao Shi 		ps_bridge->page[i] = devm_i2c_new_dummy_device(&client->dev,
708bc1aee7fSJitao Shi 							     client->adapter,
709bc1aee7fSJitao Shi 							     client->addr + i);
710692d8db0SPhilip Chen 		if (IS_ERR(ps_bridge->page[i]))
711bc1aee7fSJitao Shi 			return PTR_ERR(ps_bridge->page[i]);
712692d8db0SPhilip Chen 
713692d8db0SPhilip Chen 		ps_bridge->regmap[i] = devm_regmap_init_i2c(ps_bridge->page[i],
714692d8db0SPhilip Chen 							    ps8640_regmap_config + i);
715692d8db0SPhilip Chen 		if (IS_ERR(ps_bridge->regmap[i]))
716692d8db0SPhilip Chen 			return PTR_ERR(ps_bridge->regmap[i]);
717bc1aee7fSJitao Shi 	}
718bc1aee7fSJitao Shi 
719bc1aee7fSJitao Shi 	i2c_set_clientdata(client, ps_bridge);
720bc1aee7fSJitao Shi 
72113afcdd7SPhilip Chen 	ps_bridge->aux.name = "parade-ps8640-aux";
72213afcdd7SPhilip Chen 	ps_bridge->aux.dev = dev;
72313afcdd7SPhilip Chen 	ps_bridge->aux.transfer = ps8640_aux_transfer;
724f5aa7d46SDouglas Anderson 	ps_bridge->aux.wait_hpd_asserted = ps8640_wait_hpd_asserted;
72513afcdd7SPhilip Chen 	drm_dp_aux_init(&ps_bridge->aux);
72613afcdd7SPhilip Chen 
727826cff3fSPhilip Chen 	pm_runtime_enable(dev);
728826cff3fSPhilip Chen 	/*
729826cff3fSPhilip Chen 	 * Powering on ps8640 takes ~300ms. To avoid wasting time on power
730aa70a099Syangcong 	 * cycling ps8640 too often, set autosuspend_delay to 1000ms to ensure
731826cff3fSPhilip Chen 	 * the bridge wouldn't suspend in between each _aux_transfer_msg() call
732826cff3fSPhilip Chen 	 * during EDID read (~20ms in my experiment) and in between the last
733826cff3fSPhilip Chen 	 * _aux_transfer_msg() call during EDID read and the _pre_enable() call
734826cff3fSPhilip Chen 	 * (~100ms in my experiment).
735826cff3fSPhilip Chen 	 */
736aa70a099Syangcong 	pm_runtime_set_autosuspend_delay(dev, 1000);
737826cff3fSPhilip Chen 	pm_runtime_use_autosuspend(dev);
738826cff3fSPhilip Chen 	pm_suspend_ignore_children(dev, true);
739826cff3fSPhilip Chen 	ret = devm_add_action_or_reset(dev, ps8640_runtime_disable, dev);
740826cff3fSPhilip Chen 	if (ret)
741826cff3fSPhilip Chen 		return ret;
742826cff3fSPhilip Chen 
74310e619f1SDouglas Anderson 	ret = devm_of_dp_aux_populate_bus(&ps_bridge->aux, ps8640_bridge_link_panel);
744e9d9f958SPhilip Chen 
74510e619f1SDouglas Anderson 	/*
74610e619f1SDouglas Anderson 	 * If devm_of_dp_aux_populate_bus() returns -ENODEV then it's up to
74710e619f1SDouglas Anderson 	 * usa to call ps8640_bridge_link_panel() directly. NOTE: in this case
74810e619f1SDouglas Anderson 	 * the function is allowed to -EPROBE_DEFER.
74910e619f1SDouglas Anderson 	 */
75010e619f1SDouglas Anderson 	if (ret == -ENODEV)
75110e619f1SDouglas Anderson 		return ps8640_bridge_link_panel(&ps_bridge->aux);
752e9d9f958SPhilip Chen 
7537abbc26fSMaxime Ripard 	return ret;
754bc1aee7fSJitao Shi }
755bc1aee7fSJitao Shi 
756bc1aee7fSJitao Shi static const struct of_device_id ps8640_match[] = {
757bc1aee7fSJitao Shi 	{ .compatible = "parade,ps8640" },
758bc1aee7fSJitao Shi 	{ }
759bc1aee7fSJitao Shi };
760bc1aee7fSJitao Shi MODULE_DEVICE_TABLE(of, ps8640_match);
761bc1aee7fSJitao Shi 
762bc1aee7fSJitao Shi static struct i2c_driver ps8640_driver = {
763bc1aee7fSJitao Shi 	.probe_new = ps8640_probe,
764bc1aee7fSJitao Shi 	.driver = {
765bc1aee7fSJitao Shi 		.name = "ps8640",
766bc1aee7fSJitao Shi 		.of_match_table = ps8640_match,
767826cff3fSPhilip Chen 		.pm = &ps8640_pm_ops,
768bc1aee7fSJitao Shi 	},
769bc1aee7fSJitao Shi };
770bc1aee7fSJitao Shi module_i2c_driver(ps8640_driver);
771bc1aee7fSJitao Shi 
772bc1aee7fSJitao Shi MODULE_AUTHOR("Jitao Shi <jitao.shi@mediatek.com>");
773bc1aee7fSJitao Shi MODULE_AUTHOR("CK Hu <ck.hu@mediatek.com>");
774bc1aee7fSJitao Shi MODULE_AUTHOR("Enric Balletbo i Serra <enric.balletbo@collabora.com>");
775bc1aee7fSJitao Shi MODULE_DESCRIPTION("PARADE ps8640 DSI-eDP converter driver");
776bc1aee7fSJitao Shi MODULE_LICENSE("GPL v2");
777