xref: /openbmc/linux/drivers/gpu/drm/bridge/parade-ps8640.c (revision 562d2dd8702806c636ba81c43b23394b29c60acc)
1bc1aee7fSJitao Shi // SPDX-License-Identifier: GPL-2.0-only
2bc1aee7fSJitao Shi /*
3bc1aee7fSJitao Shi  * Copyright (c) 2016 MediaTek Inc.
4bc1aee7fSJitao Shi  */
5bc1aee7fSJitao Shi 
6bc1aee7fSJitao Shi #include <linux/delay.h>
7bc1aee7fSJitao Shi #include <linux/err.h>
8bc1aee7fSJitao Shi #include <linux/gpio/consumer.h>
9bc1aee7fSJitao Shi #include <linux/i2c.h>
10bc1aee7fSJitao Shi #include <linux/module.h>
11bc1aee7fSJitao Shi #include <linux/of_graph.h>
12826cff3fSPhilip Chen #include <linux/pm_runtime.h>
13692d8db0SPhilip Chen #include <linux/regmap.h>
14bc1aee7fSJitao Shi #include <linux/regulator/consumer.h>
15bc1aee7fSJitao Shi 
16da68386dSThomas Zimmermann #include <drm/display/drm_dp_aux_bus.h>
17da68386dSThomas Zimmermann #include <drm/display/drm_dp_helper.h>
18bc1aee7fSJitao Shi #include <drm/drm_bridge.h>
19255490f9SVille Syrjälä #include <drm/drm_edid.h>
20bc1aee7fSJitao Shi #include <drm/drm_mipi_dsi.h>
21bc1aee7fSJitao Shi #include <drm/drm_of.h>
22bc1aee7fSJitao Shi #include <drm/drm_panel.h>
23bc1aee7fSJitao Shi #include <drm/drm_print.h>
24bc1aee7fSJitao Shi 
2513afcdd7SPhilip Chen #define PAGE0_AUXCH_CFG3	0x76
2613afcdd7SPhilip Chen #define  AUXCH_CFG3_RESET	0xff
2713afcdd7SPhilip Chen #define PAGE0_SWAUX_ADDR_7_0	0x7d
2813afcdd7SPhilip Chen #define PAGE0_SWAUX_ADDR_15_8	0x7e
2913afcdd7SPhilip Chen #define PAGE0_SWAUX_ADDR_23_16	0x7f
3013afcdd7SPhilip Chen #define  SWAUX_ADDR_MASK	GENMASK(19, 0)
3113afcdd7SPhilip Chen #define PAGE0_SWAUX_LENGTH	0x80
3213afcdd7SPhilip Chen #define  SWAUX_LENGTH_MASK	GENMASK(3, 0)
3313afcdd7SPhilip Chen #define  SWAUX_NO_PAYLOAD	BIT(7)
3413afcdd7SPhilip Chen #define PAGE0_SWAUX_WDATA	0x81
3513afcdd7SPhilip Chen #define PAGE0_SWAUX_RDATA	0x82
3613afcdd7SPhilip Chen #define PAGE0_SWAUX_CTRL	0x83
3713afcdd7SPhilip Chen #define  SWAUX_SEND		BIT(0)
3813afcdd7SPhilip Chen #define PAGE0_SWAUX_STATUS	0x84
3913afcdd7SPhilip Chen #define  SWAUX_M_MASK		GENMASK(4, 0)
4013afcdd7SPhilip Chen #define  SWAUX_STATUS_MASK	GENMASK(7, 5)
4113afcdd7SPhilip Chen #define  SWAUX_STATUS_NACK	(0x1 << 5)
4213afcdd7SPhilip Chen #define  SWAUX_STATUS_DEFER	(0x2 << 5)
4313afcdd7SPhilip Chen #define  SWAUX_STATUS_ACKM	(0x3 << 5)
4413afcdd7SPhilip Chen #define  SWAUX_STATUS_INVALID	(0x4 << 5)
4513afcdd7SPhilip Chen #define  SWAUX_STATUS_I2C_NACK	(0x5 << 5)
4613afcdd7SPhilip Chen #define  SWAUX_STATUS_I2C_DEFER	(0x6 << 5)
4713afcdd7SPhilip Chen #define  SWAUX_STATUS_TIMEOUT	(0x7 << 5)
4813afcdd7SPhilip Chen 
49bc1aee7fSJitao Shi #define PAGE2_GPIO_H		0xa7
50bc1aee7fSJitao Shi #define  PS_GPIO9		BIT(1)
51bc1aee7fSJitao Shi #define PAGE2_I2C_BYPASS	0xea
52bc1aee7fSJitao Shi #define  I2C_BYPASS_EN		0xd0
53bc1aee7fSJitao Shi #define PAGE2_MCS_EN		0xf3
54bc1aee7fSJitao Shi #define  MCS_EN			BIT(0)
5528210a3fSPhilip Chen 
56bc1aee7fSJitao Shi #define PAGE3_SET_ADD		0xfe
57bc1aee7fSJitao Shi #define  VDO_CTL_ADD		0x13
58bc1aee7fSJitao Shi #define  VDO_DIS		0x18
59bc1aee7fSJitao Shi #define  VDO_EN			0x1c
6028210a3fSPhilip Chen 
6128210a3fSPhilip Chen #define NUM_MIPI_LANES		4
62bc1aee7fSJitao Shi 
63692d8db0SPhilip Chen #define COMMON_PS8640_REGMAP_CONFIG \
64692d8db0SPhilip Chen 	.reg_bits = 8, \
65692d8db0SPhilip Chen 	.val_bits = 8, \
66692d8db0SPhilip Chen 	.cache_type = REGCACHE_NONE
67692d8db0SPhilip Chen 
68bc1aee7fSJitao Shi /*
69bc1aee7fSJitao Shi  * PS8640 uses multiple addresses:
70bc1aee7fSJitao Shi  * page[0]: for DP control
71bc1aee7fSJitao Shi  * page[1]: for VIDEO Bridge
72bc1aee7fSJitao Shi  * page[2]: for control top
73bc1aee7fSJitao Shi  * page[3]: for DSI Link Control1
74bc1aee7fSJitao Shi  * page[4]: for MIPI Phy
75bc1aee7fSJitao Shi  * page[5]: for VPLL
76bc1aee7fSJitao Shi  * page[6]: for DSI Link Control2
77bc1aee7fSJitao Shi  * page[7]: for SPI ROM mapping
78bc1aee7fSJitao Shi  */
79bc1aee7fSJitao Shi enum page_addr_offset {
80bc1aee7fSJitao Shi 	PAGE0_DP_CNTL = 0,
81bc1aee7fSJitao Shi 	PAGE1_VDO_BDG,
82bc1aee7fSJitao Shi 	PAGE2_TOP_CNTL,
83bc1aee7fSJitao Shi 	PAGE3_DSI_CNTL1,
84bc1aee7fSJitao Shi 	PAGE4_MIPI_PHY,
85bc1aee7fSJitao Shi 	PAGE5_VPLL,
86bc1aee7fSJitao Shi 	PAGE6_DSI_CNTL2,
87bc1aee7fSJitao Shi 	PAGE7_SPI_CNTL,
88bc1aee7fSJitao Shi 	MAX_DEVS
89bc1aee7fSJitao Shi };
90bc1aee7fSJitao Shi 
91bc1aee7fSJitao Shi enum ps8640_vdo_control {
92bc1aee7fSJitao Shi 	DISABLE = VDO_DIS,
93bc1aee7fSJitao Shi 	ENABLE = VDO_EN,
94bc1aee7fSJitao Shi };
95bc1aee7fSJitao Shi 
96bc1aee7fSJitao Shi struct ps8640 {
97bc1aee7fSJitao Shi 	struct drm_bridge bridge;
98bc1aee7fSJitao Shi 	struct drm_bridge *panel_bridge;
9913afcdd7SPhilip Chen 	struct drm_dp_aux aux;
100bc1aee7fSJitao Shi 	struct mipi_dsi_device *dsi;
101bc1aee7fSJitao Shi 	struct i2c_client *page[MAX_DEVS];
102692d8db0SPhilip Chen 	struct regmap	*regmap[MAX_DEVS];
103bc1aee7fSJitao Shi 	struct regulator_bulk_data supplies[2];
104bc1aee7fSJitao Shi 	struct gpio_desc *gpio_reset;
105bc1aee7fSJitao Shi 	struct gpio_desc *gpio_powerdown;
1069294914dSAngeloGioacchino Del Regno 	struct device_link *link;
107826cff3fSPhilip Chen 	bool pre_enabled;
108bc1aee7fSJitao Shi };
109bc1aee7fSJitao Shi 
110692d8db0SPhilip Chen static const struct regmap_config ps8640_regmap_config[] = {
111692d8db0SPhilip Chen 	[PAGE0_DP_CNTL] = {
112692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
113692d8db0SPhilip Chen 		.max_register = 0xbf,
114692d8db0SPhilip Chen 	},
115692d8db0SPhilip Chen 	[PAGE1_VDO_BDG] = {
116692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
117692d8db0SPhilip Chen 		.max_register = 0xff,
118692d8db0SPhilip Chen 	},
119692d8db0SPhilip Chen 	[PAGE2_TOP_CNTL] = {
120692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
121692d8db0SPhilip Chen 		.max_register = 0xff,
122692d8db0SPhilip Chen 	},
123692d8db0SPhilip Chen 	[PAGE3_DSI_CNTL1] = {
124692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
125692d8db0SPhilip Chen 		.max_register = 0xff,
126692d8db0SPhilip Chen 	},
127692d8db0SPhilip Chen 	[PAGE4_MIPI_PHY] = {
128692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
129692d8db0SPhilip Chen 		.max_register = 0xff,
130692d8db0SPhilip Chen 	},
131692d8db0SPhilip Chen 	[PAGE5_VPLL] = {
132692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
133692d8db0SPhilip Chen 		.max_register = 0x7f,
134692d8db0SPhilip Chen 	},
135692d8db0SPhilip Chen 	[PAGE6_DSI_CNTL2] = {
136692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
137692d8db0SPhilip Chen 		.max_register = 0xff,
138692d8db0SPhilip Chen 	},
139692d8db0SPhilip Chen 	[PAGE7_SPI_CNTL] = {
140692d8db0SPhilip Chen 		COMMON_PS8640_REGMAP_CONFIG,
141692d8db0SPhilip Chen 		.max_register = 0xff,
142692d8db0SPhilip Chen 	},
143692d8db0SPhilip Chen };
144692d8db0SPhilip Chen 
145bc1aee7fSJitao Shi static inline struct ps8640 *bridge_to_ps8640(struct drm_bridge *e)
146bc1aee7fSJitao Shi {
147bc1aee7fSJitao Shi 	return container_of(e, struct ps8640, bridge);
148bc1aee7fSJitao Shi }
149bc1aee7fSJitao Shi 
15013afcdd7SPhilip Chen static inline struct ps8640 *aux_to_ps8640(struct drm_dp_aux *aux)
15113afcdd7SPhilip Chen {
15213afcdd7SPhilip Chen 	return container_of(aux, struct ps8640, aux);
15313afcdd7SPhilip Chen }
15413afcdd7SPhilip Chen 
155e9d9f958SPhilip Chen static bool ps8640_of_panel_on_aux_bus(struct device *dev)
156e9d9f958SPhilip Chen {
157e9d9f958SPhilip Chen 	struct device_node *bus, *panel;
158e9d9f958SPhilip Chen 
159e9d9f958SPhilip Chen 	bus = of_get_child_by_name(dev->of_node, "aux-bus");
160e9d9f958SPhilip Chen 	if (!bus)
161e9d9f958SPhilip Chen 		return false;
162e9d9f958SPhilip Chen 
163e9d9f958SPhilip Chen 	panel = of_get_child_by_name(bus, "panel");
164e9d9f958SPhilip Chen 	of_node_put(bus);
165e9d9f958SPhilip Chen 	if (!panel)
166e9d9f958SPhilip Chen 		return false;
167e9d9f958SPhilip Chen 	of_node_put(panel);
168e9d9f958SPhilip Chen 
169e9d9f958SPhilip Chen 	return true;
170e9d9f958SPhilip Chen }
171e9d9f958SPhilip Chen 
172f5aa7d46SDouglas Anderson static int _ps8640_wait_hpd_asserted(struct ps8640 *ps_bridge, unsigned long wait_us)
173826cff3fSPhilip Chen {
174826cff3fSPhilip Chen 	struct regmap *map = ps_bridge->regmap[PAGE2_TOP_CNTL];
175826cff3fSPhilip Chen 	int status;
176826cff3fSPhilip Chen 
177826cff3fSPhilip Chen 	/*
178826cff3fSPhilip Chen 	 * Apparently something about the firmware in the chip signals that
179826cff3fSPhilip Chen 	 * HPD goes high by reporting GPIO9 as high (even though HPD isn't
180826cff3fSPhilip Chen 	 * actually connected to GPIO9).
181826cff3fSPhilip Chen 	 */
182f5aa7d46SDouglas Anderson 	return regmap_read_poll_timeout(map, PAGE2_GPIO_H, status,
183f5aa7d46SDouglas Anderson 					status & PS_GPIO9, wait_us / 10, wait_us);
184f5aa7d46SDouglas Anderson }
185826cff3fSPhilip Chen 
186f5aa7d46SDouglas Anderson static int ps8640_wait_hpd_asserted(struct drm_dp_aux *aux, unsigned long wait_us)
187f5aa7d46SDouglas Anderson {
188f5aa7d46SDouglas Anderson 	struct ps8640 *ps_bridge = aux_to_ps8640(aux);
189f5aa7d46SDouglas Anderson 	struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev;
190f5aa7d46SDouglas Anderson 	int ret;
191f5aa7d46SDouglas Anderson 
192f5aa7d46SDouglas Anderson 	/*
193f5aa7d46SDouglas Anderson 	 * Note that this function is called by code that has already powered
194f5aa7d46SDouglas Anderson 	 * the panel. We have to power ourselves up but we don't need to worry
195f5aa7d46SDouglas Anderson 	 * about powering the panel.
196f5aa7d46SDouglas Anderson 	 */
197f5aa7d46SDouglas Anderson 	pm_runtime_get_sync(dev);
198f5aa7d46SDouglas Anderson 	ret = _ps8640_wait_hpd_asserted(ps_bridge, wait_us);
199f5aa7d46SDouglas Anderson 	pm_runtime_mark_last_busy(dev);
200f5aa7d46SDouglas Anderson 	pm_runtime_put_autosuspend(dev);
201826cff3fSPhilip Chen 
202826cff3fSPhilip Chen 	return ret;
203826cff3fSPhilip Chen }
204826cff3fSPhilip Chen 
205826cff3fSPhilip Chen static ssize_t ps8640_aux_transfer_msg(struct drm_dp_aux *aux,
20613afcdd7SPhilip Chen 				       struct drm_dp_aux_msg *msg)
20713afcdd7SPhilip Chen {
20813afcdd7SPhilip Chen 	struct ps8640 *ps_bridge = aux_to_ps8640(aux);
20913afcdd7SPhilip Chen 	struct regmap *map = ps_bridge->regmap[PAGE0_DP_CNTL];
21013afcdd7SPhilip Chen 	struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev;
21113afcdd7SPhilip Chen 	unsigned int len = msg->size;
21213afcdd7SPhilip Chen 	unsigned int data;
21313afcdd7SPhilip Chen 	unsigned int base;
21413afcdd7SPhilip Chen 	int ret;
21513afcdd7SPhilip Chen 	u8 request = msg->request &
21613afcdd7SPhilip Chen 		     ~(DP_AUX_I2C_MOT | DP_AUX_I2C_WRITE_STATUS_UPDATE);
21713afcdd7SPhilip Chen 	u8 *buf = msg->buffer;
21813afcdd7SPhilip Chen 	u8 addr_len[PAGE0_SWAUX_LENGTH + 1 - PAGE0_SWAUX_ADDR_7_0];
21913afcdd7SPhilip Chen 	u8 i;
22013afcdd7SPhilip Chen 	bool is_native_aux = false;
22113afcdd7SPhilip Chen 
22213afcdd7SPhilip Chen 	if (len > DP_AUX_MAX_PAYLOAD_BYTES)
22313afcdd7SPhilip Chen 		return -EINVAL;
22413afcdd7SPhilip Chen 
22513afcdd7SPhilip Chen 	if (msg->address & ~SWAUX_ADDR_MASK)
22613afcdd7SPhilip Chen 		return -EINVAL;
22713afcdd7SPhilip Chen 
22813afcdd7SPhilip Chen 	switch (request) {
22913afcdd7SPhilip Chen 	case DP_AUX_NATIVE_WRITE:
23013afcdd7SPhilip Chen 	case DP_AUX_NATIVE_READ:
23113afcdd7SPhilip Chen 		is_native_aux = true;
23213afcdd7SPhilip Chen 		fallthrough;
23313afcdd7SPhilip Chen 	case DP_AUX_I2C_WRITE:
23413afcdd7SPhilip Chen 	case DP_AUX_I2C_READ:
23513afcdd7SPhilip Chen 		break;
23613afcdd7SPhilip Chen 	default:
23713afcdd7SPhilip Chen 		return -EINVAL;
23813afcdd7SPhilip Chen 	}
23913afcdd7SPhilip Chen 
24013afcdd7SPhilip Chen 	ret = regmap_write(map, PAGE0_AUXCH_CFG3, AUXCH_CFG3_RESET);
24113afcdd7SPhilip Chen 	if (ret) {
24213afcdd7SPhilip Chen 		DRM_DEV_ERROR(dev, "failed to write PAGE0_AUXCH_CFG3: %d\n",
24313afcdd7SPhilip Chen 			      ret);
24413afcdd7SPhilip Chen 		return ret;
24513afcdd7SPhilip Chen 	}
24613afcdd7SPhilip Chen 
24713afcdd7SPhilip Chen 	/* Assume it's good */
24813afcdd7SPhilip Chen 	msg->reply = 0;
24913afcdd7SPhilip Chen 
25013afcdd7SPhilip Chen 	base = PAGE0_SWAUX_ADDR_7_0;
25113afcdd7SPhilip Chen 	addr_len[PAGE0_SWAUX_ADDR_7_0 - base] = msg->address;
25213afcdd7SPhilip Chen 	addr_len[PAGE0_SWAUX_ADDR_15_8 - base] = msg->address >> 8;
25313afcdd7SPhilip Chen 	addr_len[PAGE0_SWAUX_ADDR_23_16 - base] = (msg->address >> 16) |
25413afcdd7SPhilip Chen 						  (msg->request << 4);
25513afcdd7SPhilip Chen 	addr_len[PAGE0_SWAUX_LENGTH - base] = (len == 0) ? SWAUX_NO_PAYLOAD :
25613afcdd7SPhilip Chen 					      ((len - 1) & SWAUX_LENGTH_MASK);
25713afcdd7SPhilip Chen 
25813afcdd7SPhilip Chen 	regmap_bulk_write(map, PAGE0_SWAUX_ADDR_7_0, addr_len,
25913afcdd7SPhilip Chen 			  ARRAY_SIZE(addr_len));
26013afcdd7SPhilip Chen 
26113afcdd7SPhilip Chen 	if (len && (request == DP_AUX_NATIVE_WRITE ||
26213afcdd7SPhilip Chen 		    request == DP_AUX_I2C_WRITE)) {
26313afcdd7SPhilip Chen 		/* Write to the internal FIFO buffer */
26413afcdd7SPhilip Chen 		for (i = 0; i < len; i++) {
26513afcdd7SPhilip Chen 			ret = regmap_write(map, PAGE0_SWAUX_WDATA, buf[i]);
26613afcdd7SPhilip Chen 			if (ret) {
26713afcdd7SPhilip Chen 				DRM_DEV_ERROR(dev,
26813afcdd7SPhilip Chen 					      "failed to write WDATA: %d\n",
26913afcdd7SPhilip Chen 					      ret);
27013afcdd7SPhilip Chen 				return ret;
27113afcdd7SPhilip Chen 			}
27213afcdd7SPhilip Chen 		}
27313afcdd7SPhilip Chen 	}
27413afcdd7SPhilip Chen 
27513afcdd7SPhilip Chen 	regmap_write(map, PAGE0_SWAUX_CTRL, SWAUX_SEND);
27613afcdd7SPhilip Chen 
27713afcdd7SPhilip Chen 	/* Zero delay loop because i2c transactions are slow already */
27813afcdd7SPhilip Chen 	regmap_read_poll_timeout(map, PAGE0_SWAUX_CTRL, data,
27913afcdd7SPhilip Chen 				 !(data & SWAUX_SEND), 0, 50 * 1000);
28013afcdd7SPhilip Chen 
28113afcdd7SPhilip Chen 	regmap_read(map, PAGE0_SWAUX_STATUS, &data);
28213afcdd7SPhilip Chen 	if (ret) {
28313afcdd7SPhilip Chen 		DRM_DEV_ERROR(dev, "failed to read PAGE0_SWAUX_STATUS: %d\n",
28413afcdd7SPhilip Chen 			      ret);
28513afcdd7SPhilip Chen 		return ret;
28613afcdd7SPhilip Chen 	}
28713afcdd7SPhilip Chen 
28813afcdd7SPhilip Chen 	switch (data & SWAUX_STATUS_MASK) {
28913afcdd7SPhilip Chen 	case SWAUX_STATUS_NACK:
29013afcdd7SPhilip Chen 	case SWAUX_STATUS_I2C_NACK:
29113afcdd7SPhilip Chen 		/*
29213afcdd7SPhilip Chen 		 * The programming guide is not clear about whether a I2C NACK
29313afcdd7SPhilip Chen 		 * would trigger SWAUX_STATUS_NACK or SWAUX_STATUS_I2C_NACK. So
29413afcdd7SPhilip Chen 		 * we handle both cases together.
29513afcdd7SPhilip Chen 		 */
29613afcdd7SPhilip Chen 		if (is_native_aux)
29713afcdd7SPhilip Chen 			msg->reply |= DP_AUX_NATIVE_REPLY_NACK;
29813afcdd7SPhilip Chen 		else
29913afcdd7SPhilip Chen 			msg->reply |= DP_AUX_I2C_REPLY_NACK;
30013afcdd7SPhilip Chen 
30113afcdd7SPhilip Chen 		fallthrough;
30213afcdd7SPhilip Chen 	case SWAUX_STATUS_ACKM:
30313afcdd7SPhilip Chen 		len = data & SWAUX_M_MASK;
30413afcdd7SPhilip Chen 		break;
305*562d2dd8SJason Yen 	case SWAUX_STATUS_DEFER:
306*562d2dd8SJason Yen 	case SWAUX_STATUS_I2C_DEFER:
307*562d2dd8SJason Yen 		if (is_native_aux)
308*562d2dd8SJason Yen 			msg->reply |= DP_AUX_NATIVE_REPLY_DEFER;
309*562d2dd8SJason Yen 		else
310*562d2dd8SJason Yen 			msg->reply |= DP_AUX_I2C_REPLY_DEFER;
311*562d2dd8SJason Yen 		len = data & SWAUX_M_MASK;
312*562d2dd8SJason Yen 		break;
31313afcdd7SPhilip Chen 	case SWAUX_STATUS_INVALID:
31413afcdd7SPhilip Chen 		return -EOPNOTSUPP;
31513afcdd7SPhilip Chen 	case SWAUX_STATUS_TIMEOUT:
31613afcdd7SPhilip Chen 		return -ETIMEDOUT;
31713afcdd7SPhilip Chen 	}
31813afcdd7SPhilip Chen 
31913afcdd7SPhilip Chen 	if (len && (request == DP_AUX_NATIVE_READ ||
32013afcdd7SPhilip Chen 		    request == DP_AUX_I2C_READ)) {
32113afcdd7SPhilip Chen 		/* Read from the internal FIFO buffer */
32213afcdd7SPhilip Chen 		for (i = 0; i < len; i++) {
32313afcdd7SPhilip Chen 			ret = regmap_read(map, PAGE0_SWAUX_RDATA, &data);
32413afcdd7SPhilip Chen 			if (ret) {
32513afcdd7SPhilip Chen 				DRM_DEV_ERROR(dev,
32613afcdd7SPhilip Chen 					      "failed to read RDATA: %d\n",
32713afcdd7SPhilip Chen 					      ret);
32813afcdd7SPhilip Chen 				return ret;
32913afcdd7SPhilip Chen 			}
33013afcdd7SPhilip Chen 
33113afcdd7SPhilip Chen 			buf[i] = data;
33213afcdd7SPhilip Chen 		}
33313afcdd7SPhilip Chen 	}
33413afcdd7SPhilip Chen 
33513afcdd7SPhilip Chen 	return len;
33613afcdd7SPhilip Chen }
33713afcdd7SPhilip Chen 
338826cff3fSPhilip Chen static ssize_t ps8640_aux_transfer(struct drm_dp_aux *aux,
339826cff3fSPhilip Chen 				   struct drm_dp_aux_msg *msg)
340826cff3fSPhilip Chen {
341826cff3fSPhilip Chen 	struct ps8640 *ps_bridge = aux_to_ps8640(aux);
342826cff3fSPhilip Chen 	struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev;
343826cff3fSPhilip Chen 	int ret;
344826cff3fSPhilip Chen 
345826cff3fSPhilip Chen 	pm_runtime_get_sync(dev);
346826cff3fSPhilip Chen 	ret = ps8640_aux_transfer_msg(aux, msg);
347826cff3fSPhilip Chen 	pm_runtime_mark_last_busy(dev);
348826cff3fSPhilip Chen 	pm_runtime_put_autosuspend(dev);
349826cff3fSPhilip Chen 
350826cff3fSPhilip Chen 	return ret;
351826cff3fSPhilip Chen }
352826cff3fSPhilip Chen 
353826cff3fSPhilip Chen static void ps8640_bridge_vdo_control(struct ps8640 *ps_bridge,
354bc1aee7fSJitao Shi 				      const enum ps8640_vdo_control ctrl)
355bc1aee7fSJitao Shi {
356692d8db0SPhilip Chen 	struct regmap *map = ps_bridge->regmap[PAGE3_DSI_CNTL1];
357826cff3fSPhilip Chen 	struct device *dev = &ps_bridge->page[PAGE3_DSI_CNTL1]->dev;
358bc1aee7fSJitao Shi 	u8 vdo_ctrl_buf[] = { VDO_CTL_ADD, ctrl };
359bc1aee7fSJitao Shi 	int ret;
360bc1aee7fSJitao Shi 
361692d8db0SPhilip Chen 	ret = regmap_bulk_write(map, PAGE3_SET_ADD,
362692d8db0SPhilip Chen 				vdo_ctrl_buf, sizeof(vdo_ctrl_buf));
363692d8db0SPhilip Chen 
364826cff3fSPhilip Chen 	if (ret < 0)
365826cff3fSPhilip Chen 		dev_err(dev, "failed to %sable VDO: %d\n",
36694d4c132SEnric Balletbo i Serra 			ctrl == ENABLE ? "en" : "dis", ret);
36794d4c132SEnric Balletbo i Serra }
368bc1aee7fSJitao Shi 
369826cff3fSPhilip Chen static int __maybe_unused ps8640_resume(struct device *dev)
370bc1aee7fSJitao Shi {
371826cff3fSPhilip Chen 	struct ps8640 *ps_bridge = dev_get_drvdata(dev);
372826cff3fSPhilip Chen 	int ret;
37346f20630SEnric Balletbo i Serra 
374bc1aee7fSJitao Shi 	ret = regulator_bulk_enable(ARRAY_SIZE(ps_bridge->supplies),
375bc1aee7fSJitao Shi 				    ps_bridge->supplies);
376bc1aee7fSJitao Shi 	if (ret < 0) {
377826cff3fSPhilip Chen 		dev_err(dev, "cannot enable regulators %d\n", ret);
378826cff3fSPhilip Chen 		return ret;
379bc1aee7fSJitao Shi 	}
380bc1aee7fSJitao Shi 
381bc1aee7fSJitao Shi 	gpiod_set_value(ps_bridge->gpio_powerdown, 0);
382bc1aee7fSJitao Shi 	gpiod_set_value(ps_bridge->gpio_reset, 1);
383bc1aee7fSJitao Shi 	usleep_range(2000, 2500);
384bc1aee7fSJitao Shi 	gpiod_set_value(ps_bridge->gpio_reset, 0);
38555453c09SHsin-Yi Wang 	/* Double reset for T4 and T5 */
38655453c09SHsin-Yi Wang 	msleep(50);
38755453c09SHsin-Yi Wang 	gpiod_set_value(ps_bridge->gpio_reset, 1);
38855453c09SHsin-Yi Wang 	msleep(50);
38955453c09SHsin-Yi Wang 	gpiod_set_value(ps_bridge->gpio_reset, 0);
390bc1aee7fSJitao Shi 
391bc1aee7fSJitao Shi 	/*
392826cff3fSPhilip Chen 	 * Mystery 200 ms delay for the "MCU to be ready". It's unclear if
393826cff3fSPhilip Chen 	 * this is truly necessary since the MCU will already signal that
394826cff3fSPhilip Chen 	 * things are "good to go" by signaling HPD on "gpio 9". See
395f5aa7d46SDouglas Anderson 	 * _ps8640_wait_hpd_asserted(). For now we'll keep this mystery delay
396f5aa7d46SDouglas Anderson 	 * just in case.
397bc1aee7fSJitao Shi 	 */
398bc1aee7fSJitao Shi 	msleep(200);
399bc1aee7fSJitao Shi 
400826cff3fSPhilip Chen 	return 0;
401bc1aee7fSJitao Shi }
402bc1aee7fSJitao Shi 
403826cff3fSPhilip Chen static int __maybe_unused ps8640_suspend(struct device *dev)
404826cff3fSPhilip Chen {
405826cff3fSPhilip Chen 	struct ps8640 *ps_bridge = dev_get_drvdata(dev);
406826cff3fSPhilip Chen 	int ret;
407826cff3fSPhilip Chen 
408826cff3fSPhilip Chen 	gpiod_set_value(ps_bridge->gpio_reset, 1);
409826cff3fSPhilip Chen 	gpiod_set_value(ps_bridge->gpio_powerdown, 1);
410826cff3fSPhilip Chen 	ret = regulator_bulk_disable(ARRAY_SIZE(ps_bridge->supplies),
411826cff3fSPhilip Chen 				     ps_bridge->supplies);
412826cff3fSPhilip Chen 	if (ret < 0)
413826cff3fSPhilip Chen 		dev_err(dev, "cannot disable regulators %d\n", ret);
414826cff3fSPhilip Chen 
415826cff3fSPhilip Chen 	return ret;
416826cff3fSPhilip Chen }
417826cff3fSPhilip Chen 
418826cff3fSPhilip Chen static const struct dev_pm_ops ps8640_pm_ops = {
419826cff3fSPhilip Chen 	SET_RUNTIME_PM_OPS(ps8640_suspend, ps8640_resume, NULL)
420826cff3fSPhilip Chen 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
421826cff3fSPhilip Chen 				pm_runtime_force_resume)
422826cff3fSPhilip Chen };
423826cff3fSPhilip Chen 
424826cff3fSPhilip Chen static void ps8640_pre_enable(struct drm_bridge *bridge)
425826cff3fSPhilip Chen {
426826cff3fSPhilip Chen 	struct ps8640 *ps_bridge = bridge_to_ps8640(bridge);
427826cff3fSPhilip Chen 	struct regmap *map = ps_bridge->regmap[PAGE2_TOP_CNTL];
428826cff3fSPhilip Chen 	struct device *dev = &ps_bridge->page[PAGE0_DP_CNTL]->dev;
429826cff3fSPhilip Chen 	int ret;
430826cff3fSPhilip Chen 
431826cff3fSPhilip Chen 	pm_runtime_get_sync(dev);
432f5aa7d46SDouglas Anderson 	ret = _ps8640_wait_hpd_asserted(ps_bridge, 200 * 1000);
433f5aa7d46SDouglas Anderson 	if (ret < 0)
434f5aa7d46SDouglas Anderson 		dev_warn(dev, "HPD didn't go high: %d\n", ret);
435bc1aee7fSJitao Shi 
436bc1aee7fSJitao Shi 	/*
437bc1aee7fSJitao Shi 	 * The Manufacturer Command Set (MCS) is a device dependent interface
438bc1aee7fSJitao Shi 	 * intended for factory programming of the display module default
439bc1aee7fSJitao Shi 	 * parameters. Once the display module is configured, the MCS shall be
440bc1aee7fSJitao Shi 	 * disabled by the manufacturer. Once disabled, all MCS commands are
441bc1aee7fSJitao Shi 	 * ignored by the display interface.
442bc1aee7fSJitao Shi 	 */
443bc1aee7fSJitao Shi 
444692d8db0SPhilip Chen 	ret = regmap_update_bits(map, PAGE2_MCS_EN, MCS_EN, 0);
445826cff3fSPhilip Chen 	if (ret < 0)
446826cff3fSPhilip Chen 		dev_warn(dev, "failed write PAGE2_MCS_EN: %d\n", ret);
447bc1aee7fSJitao Shi 
448bc1aee7fSJitao Shi 	/* Switch access edp panel's edid through i2c */
449692d8db0SPhilip Chen 	ret = regmap_write(map, PAGE2_I2C_BYPASS, I2C_BYPASS_EN);
450bc1aee7fSJitao Shi 	if (ret < 0)
451826cff3fSPhilip Chen 		dev_warn(dev, "failed write PAGE2_MCS_EN: %d\n", ret);
45246f20630SEnric Balletbo i Serra 
453826cff3fSPhilip Chen 	ps8640_bridge_vdo_control(ps_bridge, ENABLE);
45446f20630SEnric Balletbo i Serra 
455826cff3fSPhilip Chen 	ps_bridge->pre_enabled = true;
45646f20630SEnric Balletbo i Serra }
45746f20630SEnric Balletbo i Serra 
45846f20630SEnric Balletbo i Serra static void ps8640_post_disable(struct drm_bridge *bridge)
45946f20630SEnric Balletbo i Serra {
46046f20630SEnric Balletbo i Serra 	struct ps8640 *ps_bridge = bridge_to_ps8640(bridge);
46146f20630SEnric Balletbo i Serra 
462826cff3fSPhilip Chen 	ps_bridge->pre_enabled = false;
463826cff3fSPhilip Chen 
46446f20630SEnric Balletbo i Serra 	ps8640_bridge_vdo_control(ps_bridge, DISABLE);
465826cff3fSPhilip Chen 	pm_runtime_put_sync_suspend(&ps_bridge->page[PAGE0_DP_CNTL]->dev);
466bc1aee7fSJitao Shi }
467bc1aee7fSJitao Shi 
468a25b988fSLaurent Pinchart static int ps8640_bridge_attach(struct drm_bridge *bridge,
469a25b988fSLaurent Pinchart 				enum drm_bridge_attach_flags flags)
470bc1aee7fSJitao Shi {
471bc1aee7fSJitao Shi 	struct ps8640 *ps_bridge = bridge_to_ps8640(bridge);
472bc1aee7fSJitao Shi 	struct device *dev = &ps_bridge->page[0]->dev;
473bc1aee7fSJitao Shi 	int ret;
474812a65baSEnric Balletbo i Serra 
475812a65baSEnric Balletbo i Serra 	if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR))
476812a65baSEnric Balletbo i Serra 		return -EINVAL;
477812a65baSEnric Balletbo i Serra 
478f8378c04SDouglas Anderson 	ps_bridge->aux.drm_dev = bridge->dev;
47913afcdd7SPhilip Chen 	ret = drm_dp_aux_register(&ps_bridge->aux);
48013afcdd7SPhilip Chen 	if (ret) {
48113afcdd7SPhilip Chen 		dev_err(dev, "failed to register DP AUX channel: %d\n", ret);
482fe93ae80SMaxime Ripard 		return ret;
48313afcdd7SPhilip Chen 	}
484bc1aee7fSJitao Shi 
4859294914dSAngeloGioacchino Del Regno 	ps_bridge->link = device_link_add(bridge->dev->dev, dev, DL_FLAG_STATELESS);
4869294914dSAngeloGioacchino Del Regno 	if (!ps_bridge->link) {
4879294914dSAngeloGioacchino Del Regno 		dev_err(dev, "failed to create device link");
4889294914dSAngeloGioacchino Del Regno 		ret = -EINVAL;
4899294914dSAngeloGioacchino Del Regno 		goto err_devlink;
4909294914dSAngeloGioacchino Del Regno 	}
4919294914dSAngeloGioacchino Del Regno 
492bc1aee7fSJitao Shi 	/* Attach the panel-bridge to the dsi bridge */
4939294914dSAngeloGioacchino Del Regno 	ret = drm_bridge_attach(bridge->encoder, ps_bridge->panel_bridge,
494a25b988fSLaurent Pinchart 				&ps_bridge->bridge, flags);
4959294914dSAngeloGioacchino Del Regno 	if (ret)
4969294914dSAngeloGioacchino Del Regno 		goto err_bridge_attach;
4979294914dSAngeloGioacchino Del Regno 
4989294914dSAngeloGioacchino Del Regno 	return 0;
4999294914dSAngeloGioacchino Del Regno 
5009294914dSAngeloGioacchino Del Regno err_bridge_attach:
5019294914dSAngeloGioacchino Del Regno 	device_link_del(ps_bridge->link);
5029294914dSAngeloGioacchino Del Regno err_devlink:
5039294914dSAngeloGioacchino Del Regno 	drm_dp_aux_unregister(&ps_bridge->aux);
5049294914dSAngeloGioacchino Del Regno 
5059294914dSAngeloGioacchino Del Regno 	return ret;
506bc1aee7fSJitao Shi }
507bc1aee7fSJitao Shi 
50813afcdd7SPhilip Chen static void ps8640_bridge_detach(struct drm_bridge *bridge)
50913afcdd7SPhilip Chen {
5109294914dSAngeloGioacchino Del Regno 	struct ps8640 *ps_bridge = bridge_to_ps8640(bridge);
5119294914dSAngeloGioacchino Del Regno 
5129294914dSAngeloGioacchino Del Regno 	drm_dp_aux_unregister(&ps_bridge->aux);
5139294914dSAngeloGioacchino Del Regno 	if (ps_bridge->link)
5149294914dSAngeloGioacchino Del Regno 		device_link_del(ps_bridge->link);
51513afcdd7SPhilip Chen }
51613afcdd7SPhilip Chen 
517d82c12abSEnric Balletbo i Serra static struct edid *ps8640_bridge_get_edid(struct drm_bridge *bridge,
518d82c12abSEnric Balletbo i Serra 					   struct drm_connector *connector)
519d82c12abSEnric Balletbo i Serra {
520d82c12abSEnric Balletbo i Serra 	struct ps8640 *ps_bridge = bridge_to_ps8640(bridge);
521826cff3fSPhilip Chen 	bool poweroff = !ps_bridge->pre_enabled;
52246f20630SEnric Balletbo i Serra 	struct edid *edid;
523d82c12abSEnric Balletbo i Serra 
52446f20630SEnric Balletbo i Serra 	/*
52546f20630SEnric Balletbo i Serra 	 * When we end calling get_edid() triggered by an ioctl, i.e
52646f20630SEnric Balletbo i Serra 	 *
52746f20630SEnric Balletbo i Serra 	 *   drm_mode_getconnector (ioctl)
52846f20630SEnric Balletbo i Serra 	 *     -> drm_helper_probe_single_connector_modes
52946f20630SEnric Balletbo i Serra 	 *        -> drm_bridge_connector_get_modes
53046f20630SEnric Balletbo i Serra 	 *           -> ps8640_bridge_get_edid
53146f20630SEnric Balletbo i Serra 	 *
53246f20630SEnric Balletbo i Serra 	 * We need to make sure that what we need is enabled before reading
53346f20630SEnric Balletbo i Serra 	 * EDID, for this chip, we need to do a full poweron, otherwise it will
53446f20630SEnric Balletbo i Serra 	 * fail.
53546f20630SEnric Balletbo i Serra 	 */
53646f20630SEnric Balletbo i Serra 	drm_bridge_chain_pre_enable(bridge);
53746f20630SEnric Balletbo i Serra 
53846f20630SEnric Balletbo i Serra 	edid = drm_get_edid(connector,
539d82c12abSEnric Balletbo i Serra 			    ps_bridge->page[PAGE0_DP_CNTL]->adapter);
54046f20630SEnric Balletbo i Serra 
54146f20630SEnric Balletbo i Serra 	/*
54246f20630SEnric Balletbo i Serra 	 * If we call the get_edid() function without having enabled the chip
54346f20630SEnric Balletbo i Serra 	 * before, return the chip to its original power state.
54446f20630SEnric Balletbo i Serra 	 */
54546f20630SEnric Balletbo i Serra 	if (poweroff)
54646f20630SEnric Balletbo i Serra 		drm_bridge_chain_post_disable(bridge);
54746f20630SEnric Balletbo i Serra 
54846f20630SEnric Balletbo i Serra 	return edid;
549d82c12abSEnric Balletbo i Serra }
550d82c12abSEnric Balletbo i Serra 
551826cff3fSPhilip Chen static void ps8640_runtime_disable(void *data)
552826cff3fSPhilip Chen {
553826cff3fSPhilip Chen 	pm_runtime_dont_use_autosuspend(data);
554826cff3fSPhilip Chen 	pm_runtime_disable(data);
555826cff3fSPhilip Chen }
556826cff3fSPhilip Chen 
557bc1aee7fSJitao Shi static const struct drm_bridge_funcs ps8640_bridge_funcs = {
558bc1aee7fSJitao Shi 	.attach = ps8640_bridge_attach,
55913afcdd7SPhilip Chen 	.detach = ps8640_bridge_detach,
560d82c12abSEnric Balletbo i Serra 	.get_edid = ps8640_bridge_get_edid,
561bc1aee7fSJitao Shi 	.post_disable = ps8640_post_disable,
562bc1aee7fSJitao Shi 	.pre_enable = ps8640_pre_enable,
563bc1aee7fSJitao Shi };
564bc1aee7fSJitao Shi 
56510e619f1SDouglas Anderson static int ps8640_bridge_get_dsi_resources(struct device *dev, struct ps8640 *ps_bridge)
5667abbc26fSMaxime Ripard {
5677abbc26fSMaxime Ripard 	struct device_node *in_ep, *dsi_node;
5687abbc26fSMaxime Ripard 	struct mipi_dsi_device *dsi;
5697abbc26fSMaxime Ripard 	struct mipi_dsi_host *host;
5707abbc26fSMaxime Ripard 	const struct mipi_dsi_device_info info = { .type = "ps8640",
5717abbc26fSMaxime Ripard 						   .channel = 0,
5727abbc26fSMaxime Ripard 						   .node = NULL,
5737abbc26fSMaxime Ripard 						 };
5747abbc26fSMaxime Ripard 
5757abbc26fSMaxime Ripard 	/* port@0 is ps8640 dsi input port */
5767abbc26fSMaxime Ripard 	in_ep = of_graph_get_endpoint_by_regs(dev->of_node, 0, -1);
5777abbc26fSMaxime Ripard 	if (!in_ep)
5787abbc26fSMaxime Ripard 		return -ENODEV;
5797abbc26fSMaxime Ripard 
5807abbc26fSMaxime Ripard 	dsi_node = of_graph_get_remote_port_parent(in_ep);
5817abbc26fSMaxime Ripard 	of_node_put(in_ep);
5827abbc26fSMaxime Ripard 	if (!dsi_node)
5837abbc26fSMaxime Ripard 		return -ENODEV;
5847abbc26fSMaxime Ripard 
5857abbc26fSMaxime Ripard 	host = of_find_mipi_dsi_host_by_node(dsi_node);
5867abbc26fSMaxime Ripard 	of_node_put(dsi_node);
5877abbc26fSMaxime Ripard 	if (!host)
5887abbc26fSMaxime Ripard 		return -EPROBE_DEFER;
5897abbc26fSMaxime Ripard 
5907abbc26fSMaxime Ripard 	dsi = devm_mipi_dsi_device_register_full(dev, host, &info);
5917abbc26fSMaxime Ripard 	if (IS_ERR(dsi)) {
5927abbc26fSMaxime Ripard 		dev_err(dev, "failed to create dsi device\n");
5937abbc26fSMaxime Ripard 		return PTR_ERR(dsi);
5947abbc26fSMaxime Ripard 	}
5957abbc26fSMaxime Ripard 
5967abbc26fSMaxime Ripard 	ps_bridge->dsi = dsi;
5977abbc26fSMaxime Ripard 
5987abbc26fSMaxime Ripard 	dsi->host = host;
5997abbc26fSMaxime Ripard 	dsi->mode_flags = MIPI_DSI_MODE_VIDEO |
6007abbc26fSMaxime Ripard 			  MIPI_DSI_MODE_VIDEO_SYNC_PULSE;
6017abbc26fSMaxime Ripard 	dsi->format = MIPI_DSI_FMT_RGB888;
6027abbc26fSMaxime Ripard 	dsi->lanes = NUM_MIPI_LANES;
6037abbc26fSMaxime Ripard 
60410e619f1SDouglas Anderson 	return 0;
60510e619f1SDouglas Anderson }
60610e619f1SDouglas Anderson 
60710e619f1SDouglas Anderson static int ps8640_bridge_link_panel(struct drm_dp_aux *aux)
60810e619f1SDouglas Anderson {
60910e619f1SDouglas Anderson 	struct ps8640 *ps_bridge = aux_to_ps8640(aux);
61010e619f1SDouglas Anderson 	struct device *dev = aux->dev;
61110e619f1SDouglas Anderson 	struct device_node *np = dev->of_node;
61210e619f1SDouglas Anderson 	int ret;
61310e619f1SDouglas Anderson 
61410e619f1SDouglas Anderson 	/*
61510e619f1SDouglas Anderson 	 * NOTE about returning -EPROBE_DEFER from this function: if we
61610e619f1SDouglas Anderson 	 * return an error (most relevant to -EPROBE_DEFER) it will only
61710e619f1SDouglas Anderson 	 * be passed out to ps8640_probe() if it called this directly (AKA the
61810e619f1SDouglas Anderson 	 * panel isn't under the "aux-bus" node). That should be fine because
61910e619f1SDouglas Anderson 	 * if the panel is under "aux-bus" it's guaranteed to have probed by
62010e619f1SDouglas Anderson 	 * the time this function has been called.
62110e619f1SDouglas Anderson 	 */
62210e619f1SDouglas Anderson 
62310e619f1SDouglas Anderson 	/* port@1 is ps8640 output port */
62410e619f1SDouglas Anderson 	ps_bridge->panel_bridge = devm_drm_of_get_bridge(dev, np, 1, 0);
62510e619f1SDouglas Anderson 	if (IS_ERR(ps_bridge->panel_bridge))
62610e619f1SDouglas Anderson 		return PTR_ERR(ps_bridge->panel_bridge);
62710e619f1SDouglas Anderson 
62810e619f1SDouglas Anderson 	ret = devm_drm_bridge_add(dev, &ps_bridge->bridge);
62910e619f1SDouglas Anderson 	if (ret)
63010e619f1SDouglas Anderson 		return ret;
63110e619f1SDouglas Anderson 
63210e619f1SDouglas Anderson 	return devm_mipi_dsi_attach(dev, ps_bridge->dsi);
6337abbc26fSMaxime Ripard }
6347abbc26fSMaxime Ripard 
635bc1aee7fSJitao Shi static int ps8640_probe(struct i2c_client *client)
636bc1aee7fSJitao Shi {
637bc1aee7fSJitao Shi 	struct device *dev = &client->dev;
638bc1aee7fSJitao Shi 	struct ps8640 *ps_bridge;
639bc1aee7fSJitao Shi 	int ret;
640bc1aee7fSJitao Shi 	u32 i;
641bc1aee7fSJitao Shi 
642bc1aee7fSJitao Shi 	ps_bridge = devm_kzalloc(dev, sizeof(*ps_bridge), GFP_KERNEL);
643bc1aee7fSJitao Shi 	if (!ps_bridge)
644bc1aee7fSJitao Shi 		return -ENOMEM;
645bc1aee7fSJitao Shi 
646fc94224cSChen-Yu Tsai 	ps_bridge->supplies[0].supply = "vdd12";
647fc94224cSChen-Yu Tsai 	ps_bridge->supplies[1].supply = "vdd33";
648bc1aee7fSJitao Shi 	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(ps_bridge->supplies),
649bc1aee7fSJitao Shi 				      ps_bridge->supplies);
650bc1aee7fSJitao Shi 	if (ret)
651bc1aee7fSJitao Shi 		return ret;
652bc1aee7fSJitao Shi 
653bc1aee7fSJitao Shi 	ps_bridge->gpio_powerdown = devm_gpiod_get(&client->dev, "powerdown",
654bc1aee7fSJitao Shi 						   GPIOD_OUT_HIGH);
655bc1aee7fSJitao Shi 	if (IS_ERR(ps_bridge->gpio_powerdown))
656bc1aee7fSJitao Shi 		return PTR_ERR(ps_bridge->gpio_powerdown);
657bc1aee7fSJitao Shi 
658bc1aee7fSJitao Shi 	/*
659bc1aee7fSJitao Shi 	 * Assert the reset to avoid the bridge being initialized prematurely
660bc1aee7fSJitao Shi 	 */
661bc1aee7fSJitao Shi 	ps_bridge->gpio_reset = devm_gpiod_get(&client->dev, "reset",
662bc1aee7fSJitao Shi 					       GPIOD_OUT_HIGH);
663bc1aee7fSJitao Shi 	if (IS_ERR(ps_bridge->gpio_reset))
664bc1aee7fSJitao Shi 		return PTR_ERR(ps_bridge->gpio_reset);
665bc1aee7fSJitao Shi 
666bc1aee7fSJitao Shi 	ps_bridge->bridge.funcs = &ps8640_bridge_funcs;
667bc1aee7fSJitao Shi 	ps_bridge->bridge.of_node = dev->of_node;
668d82c12abSEnric Balletbo i Serra 	ps_bridge->bridge.type = DRM_MODE_CONNECTOR_eDP;
669bc1aee7fSJitao Shi 
670e9d9f958SPhilip Chen 	/*
671e9d9f958SPhilip Chen 	 * In the device tree, if panel is listed under aux-bus of the bridge
672e9d9f958SPhilip Chen 	 * node, panel driver should be able to retrieve EDID by itself using
673e9d9f958SPhilip Chen 	 * aux-bus. So let's not set DRM_BRIDGE_OP_EDID here.
674e9d9f958SPhilip Chen 	 */
675e9d9f958SPhilip Chen 	if (!ps8640_of_panel_on_aux_bus(&client->dev))
676e9d9f958SPhilip Chen 		ps_bridge->bridge.ops = DRM_BRIDGE_OP_EDID;
677e9d9f958SPhilip Chen 
67810e619f1SDouglas Anderson 	/*
67910e619f1SDouglas Anderson 	 * Get MIPI DSI resources early. These can return -EPROBE_DEFER so
68010e619f1SDouglas Anderson 	 * we want to get them out of the way sooner.
68110e619f1SDouglas Anderson 	 */
68210e619f1SDouglas Anderson 	ret = ps8640_bridge_get_dsi_resources(&client->dev, ps_bridge);
68310e619f1SDouglas Anderson 	if (ret)
68410e619f1SDouglas Anderson 		return ret;
68510e619f1SDouglas Anderson 
686bc1aee7fSJitao Shi 	ps_bridge->page[PAGE0_DP_CNTL] = client;
687bc1aee7fSJitao Shi 
688692d8db0SPhilip Chen 	ps_bridge->regmap[PAGE0_DP_CNTL] = devm_regmap_init_i2c(client, ps8640_regmap_config);
689692d8db0SPhilip Chen 	if (IS_ERR(ps_bridge->regmap[PAGE0_DP_CNTL]))
690692d8db0SPhilip Chen 		return PTR_ERR(ps_bridge->regmap[PAGE0_DP_CNTL]);
691692d8db0SPhilip Chen 
692bc1aee7fSJitao Shi 	for (i = 1; i < ARRAY_SIZE(ps_bridge->page); i++) {
693bc1aee7fSJitao Shi 		ps_bridge->page[i] = devm_i2c_new_dummy_device(&client->dev,
694bc1aee7fSJitao Shi 							     client->adapter,
695bc1aee7fSJitao Shi 							     client->addr + i);
696692d8db0SPhilip Chen 		if (IS_ERR(ps_bridge->page[i]))
697bc1aee7fSJitao Shi 			return PTR_ERR(ps_bridge->page[i]);
698692d8db0SPhilip Chen 
699692d8db0SPhilip Chen 		ps_bridge->regmap[i] = devm_regmap_init_i2c(ps_bridge->page[i],
700692d8db0SPhilip Chen 							    ps8640_regmap_config + i);
701692d8db0SPhilip Chen 		if (IS_ERR(ps_bridge->regmap[i]))
702692d8db0SPhilip Chen 			return PTR_ERR(ps_bridge->regmap[i]);
703bc1aee7fSJitao Shi 	}
704bc1aee7fSJitao Shi 
705bc1aee7fSJitao Shi 	i2c_set_clientdata(client, ps_bridge);
706bc1aee7fSJitao Shi 
70713afcdd7SPhilip Chen 	ps_bridge->aux.name = "parade-ps8640-aux";
70813afcdd7SPhilip Chen 	ps_bridge->aux.dev = dev;
70913afcdd7SPhilip Chen 	ps_bridge->aux.transfer = ps8640_aux_transfer;
710f5aa7d46SDouglas Anderson 	ps_bridge->aux.wait_hpd_asserted = ps8640_wait_hpd_asserted;
71113afcdd7SPhilip Chen 	drm_dp_aux_init(&ps_bridge->aux);
71213afcdd7SPhilip Chen 
713826cff3fSPhilip Chen 	pm_runtime_enable(dev);
714826cff3fSPhilip Chen 	/*
715826cff3fSPhilip Chen 	 * Powering on ps8640 takes ~300ms. To avoid wasting time on power
716aa70a099Syangcong 	 * cycling ps8640 too often, set autosuspend_delay to 1000ms to ensure
717826cff3fSPhilip Chen 	 * the bridge wouldn't suspend in between each _aux_transfer_msg() call
718826cff3fSPhilip Chen 	 * during EDID read (~20ms in my experiment) and in between the last
719826cff3fSPhilip Chen 	 * _aux_transfer_msg() call during EDID read and the _pre_enable() call
720826cff3fSPhilip Chen 	 * (~100ms in my experiment).
721826cff3fSPhilip Chen 	 */
722aa70a099Syangcong 	pm_runtime_set_autosuspend_delay(dev, 1000);
723826cff3fSPhilip Chen 	pm_runtime_use_autosuspend(dev);
724826cff3fSPhilip Chen 	pm_suspend_ignore_children(dev, true);
725826cff3fSPhilip Chen 	ret = devm_add_action_or_reset(dev, ps8640_runtime_disable, dev);
726826cff3fSPhilip Chen 	if (ret)
727826cff3fSPhilip Chen 		return ret;
728826cff3fSPhilip Chen 
72910e619f1SDouglas Anderson 	ret = devm_of_dp_aux_populate_bus(&ps_bridge->aux, ps8640_bridge_link_panel);
730e9d9f958SPhilip Chen 
73110e619f1SDouglas Anderson 	/*
73210e619f1SDouglas Anderson 	 * If devm_of_dp_aux_populate_bus() returns -ENODEV then it's up to
73310e619f1SDouglas Anderson 	 * usa to call ps8640_bridge_link_panel() directly. NOTE: in this case
73410e619f1SDouglas Anderson 	 * the function is allowed to -EPROBE_DEFER.
73510e619f1SDouglas Anderson 	 */
73610e619f1SDouglas Anderson 	if (ret == -ENODEV)
73710e619f1SDouglas Anderson 		return ps8640_bridge_link_panel(&ps_bridge->aux);
738e9d9f958SPhilip Chen 
7397abbc26fSMaxime Ripard 	return ret;
740bc1aee7fSJitao Shi }
741bc1aee7fSJitao Shi 
742bc1aee7fSJitao Shi static const struct of_device_id ps8640_match[] = {
743bc1aee7fSJitao Shi 	{ .compatible = "parade,ps8640" },
744bc1aee7fSJitao Shi 	{ }
745bc1aee7fSJitao Shi };
746bc1aee7fSJitao Shi MODULE_DEVICE_TABLE(of, ps8640_match);
747bc1aee7fSJitao Shi 
748bc1aee7fSJitao Shi static struct i2c_driver ps8640_driver = {
749bc1aee7fSJitao Shi 	.probe_new = ps8640_probe,
750bc1aee7fSJitao Shi 	.driver = {
751bc1aee7fSJitao Shi 		.name = "ps8640",
752bc1aee7fSJitao Shi 		.of_match_table = ps8640_match,
753826cff3fSPhilip Chen 		.pm = &ps8640_pm_ops,
754bc1aee7fSJitao Shi 	},
755bc1aee7fSJitao Shi };
756bc1aee7fSJitao Shi module_i2c_driver(ps8640_driver);
757bc1aee7fSJitao Shi 
758bc1aee7fSJitao Shi MODULE_AUTHOR("Jitao Shi <jitao.shi@mediatek.com>");
759bc1aee7fSJitao Shi MODULE_AUTHOR("CK Hu <ck.hu@mediatek.com>");
760bc1aee7fSJitao Shi MODULE_AUTHOR("Enric Balletbo i Serra <enric.balletbo@collabora.com>");
761bc1aee7fSJitao Shi MODULE_DESCRIPTION("PARADE ps8640 DSI-eDP converter driver");
762bc1aee7fSJitao Shi MODULE_LICENSE("GPL v2");
763