xref: /openbmc/linux/drivers/gpu/drm/ast/ast_main.c (revision 1a931707ad4a46e79d4ecfee56d8f6e8cc8d4f28)
1312fec14SDave Airlie /*
2312fec14SDave Airlie  * Copyright 2012 Red Hat Inc.
3312fec14SDave Airlie  *
4312fec14SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
5312fec14SDave Airlie  * copy of this software and associated documentation files (the
6312fec14SDave Airlie  * "Software"), to deal in the Software without restriction, including
7312fec14SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
8312fec14SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
9312fec14SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
10312fec14SDave Airlie  * the following conditions:
11312fec14SDave Airlie  *
12312fec14SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13312fec14SDave Airlie  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14312fec14SDave Airlie  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
15312fec14SDave Airlie  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
16312fec14SDave Airlie  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
17312fec14SDave Airlie  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
18312fec14SDave Airlie  * USE OR OTHER DEALINGS IN THE SOFTWARE.
19312fec14SDave Airlie  *
20312fec14SDave Airlie  * The above copyright notice and this permission notice (including the
21312fec14SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
22312fec14SDave Airlie  * of the Software.
23312fec14SDave Airlie  *
24312fec14SDave Airlie  */
25312fec14SDave Airlie /*
26312fec14SDave Airlie  * Authors: Dave Airlie <airlied@redhat.com>
27312fec14SDave Airlie  */
28fbbbd160SSam Ravnborg 
29fbbbd160SSam Ravnborg #include <linux/pci.h>
30312fec14SDave Airlie 
314961eb60SThomas Zimmermann #include <drm/drm_atomic_helper.h>
32760285e7SDavid Howells #include <drm/drm_drv.h>
33fbe01716SThomas Zimmermann #include <drm/drm_gem.h>
34fbbbd160SSam Ravnborg #include <drm/drm_managed.h>
354bc85b82SThomas Zimmermann 
36fbbbd160SSam Ravnborg #include "ast_drv.h"
37fbbbd160SSam Ravnborg 
ast_is_vga_enabled(struct drm_device * dev)38312fec14SDave Airlie static bool ast_is_vga_enabled(struct drm_device *dev)
39312fec14SDave Airlie {
40312fec14SDave Airlie 	struct ast_device *ast = to_ast_device(dev);
41312fec14SDave Airlie 	u8 ch;
42312fec14SDave Airlie 
43312fec14SDave Airlie 	ch = ast_io_read8(ast, AST_IO_VGA_ENABLE_PORT);
44312fec14SDave Airlie 
45312fec14SDave Airlie 	return !!(ch & 0x01);
46312fec14SDave Airlie }
47312fec14SDave Airlie 
ast_enable_vga(struct drm_device * dev)48312fec14SDave Airlie static void ast_enable_vga(struct drm_device *dev)
49312fec14SDave Airlie {
50312fec14SDave Airlie 	struct ast_device *ast = to_ast_device(dev);
51312fec14SDave Airlie 
52312fec14SDave Airlie 	ast_io_write8(ast, AST_IO_VGA_ENABLE_PORT, 0x01);
53312fec14SDave Airlie 	ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, 0x01);
54312fec14SDave Airlie }
55312fec14SDave Airlie 
56312fec14SDave Airlie /*
57312fec14SDave Airlie  * Run this function as part of the HW device cleanup; not
58312fec14SDave Airlie  * when the DRM device gets released.
59312fec14SDave Airlie  */
ast_enable_mmio_release(void * data)60312fec14SDave Airlie static void ast_enable_mmio_release(void *data)
61312fec14SDave Airlie {
62312fec14SDave Airlie 	struct ast_device *ast = data;
63312fec14SDave Airlie 
64312fec14SDave Airlie 	/* enable standard VGA decode */
65312fec14SDave Airlie 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa1, 0x04);
66312fec14SDave Airlie }
6771f677a9SRussell Currey 
ast_enable_mmio(struct ast_device * ast)6871f677a9SRussell Currey static int ast_enable_mmio(struct ast_device *ast)
6946fb883cSThomas Zimmermann {
70fa7dbd76SThomas Zimmermann 	struct drm_device *dev = &ast->base;
7146fb883cSThomas Zimmermann 
7271f677a9SRussell Currey 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa1, 0x06);
7371f677a9SRussell Currey 
7471f677a9SRussell Currey 	return devm_add_action_or_reset(dev->dev, ast_enable_mmio_release, ast);
7571f677a9SRussell Currey }
7671f677a9SRussell Currey 
ast_open_key(struct ast_device * ast)7771f677a9SRussell Currey static void ast_open_key(struct ast_device *ast)
7871f677a9SRussell Currey {
7971f677a9SRussell Currey 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x80, 0xA8);
8071f677a9SRussell Currey }
8171f677a9SRussell Currey 
ast_device_config_init(struct ast_device * ast)8271f677a9SRussell Currey static int ast_device_config_init(struct ast_device *ast)
831a19b4cbSThomas Zimmermann {
8471f677a9SRussell Currey 	struct drm_device *dev = &ast->base;
8571f677a9SRussell Currey 	struct pci_dev *pdev = to_pci_dev(dev->dev);
8671f677a9SRussell Currey 	struct device_node *np = dev->dev->of_node;
8771f677a9SRussell Currey 	uint32_t scu_rev = 0xffffffff;
8846fb883cSThomas Zimmermann 	u32 data;
8971f677a9SRussell Currey 	u8 jregd0, jregd1;
9071f677a9SRussell Currey 
9171f677a9SRussell Currey 	/*
9271f677a9SRussell Currey 	 * Find configuration mode and read SCU revision
9371f677a9SRussell Currey 	 */
9471f677a9SRussell Currey 
9571f677a9SRussell Currey 	ast->config_mode = ast_use_defaults;
9671f677a9SRussell Currey 
9771f677a9SRussell Currey 	/* Check if we have device-tree properties */
9871f677a9SRussell Currey 	if (np && !of_property_read_u32(np, "aspeed,scu-revision-id", &data)) {
99f34bf652SKuoHsiang Chou 		/* We do, disable P2A access */
100f34bf652SKuoHsiang Chou 		ast->config_mode = ast_use_dt;
101f34bf652SKuoHsiang Chou 		scu_rev = data;
102f34bf652SKuoHsiang Chou 	} else if (pdev->device == PCI_CHIP_AST2000) { // Not all families have a P2A bridge
103f34bf652SKuoHsiang Chou 		/*
10471f677a9SRussell Currey 		 * The BMC will set SCU 0x40 D[12] to 1 if the P2 bridge
10571f677a9SRussell Currey 		 * is disabled. We force using P2A if VGA only mode bit
106ba4e0339SKuoHsiang Chou 		 * is set D[7]
10771f677a9SRussell Currey 		 */
10871f677a9SRussell Currey 		jregd0 = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd0, 0xff);
10971f677a9SRussell Currey 		jregd1 = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd1, 0xff);
1101a19b4cbSThomas Zimmermann 		if (!(jregd0 & 0x80) || !(jregd1 & 0x10)) {
11171f677a9SRussell Currey 
11271f677a9SRussell Currey 			/*
11371f677a9SRussell Currey 			 * We have a P2A bridge and it is enabled.
11471f677a9SRussell Currey 			 */
11571f677a9SRussell Currey 
11671f677a9SRussell Currey 			/* Patch AST2500/AST2510 */
11771f677a9SRussell Currey 			if ((pdev->revision & 0xf0) == 0x40) {
11871f677a9SRussell Currey 				if (!(jregd0 & AST_VRAM_INIT_STATUS_MASK))
11971f677a9SRussell Currey 					ast_patch_ahb_2500(ast);
12071f677a9SRussell Currey 			}
1211a19b4cbSThomas Zimmermann 
12271f677a9SRussell Currey 			/* Double check that it's actually working */
123312fec14SDave Airlie 			data = ast_read32(ast, 0xf004);
124d1b98557SBenjamin Herrenschmidt 			if ((data != 0xffffffff) && (data != 0x00)) {
125312fec14SDave Airlie 				ast->config_mode = ast_use_p2a;
126fa7dbd76SThomas Zimmermann 
12746fb883cSThomas Zimmermann 				/* Read SCU7c (silicon revision register) */
12871f677a9SRussell Currey 				ast_write32(ast, 0xf004, 0x1e6e0000);
12971f677a9SRussell Currey 				ast_write32(ast, 0xf000, 0x1);
13071f677a9SRussell Currey 				scu_rev = ast_read32(ast, 0x1207c);
13171f677a9SRussell Currey 			}
13271f677a9SRussell Currey 		}
13371f677a9SRussell Currey 	}
13471f677a9SRussell Currey 
13571f677a9SRussell Currey 	switch (ast->config_mode) {
13671f677a9SRussell Currey 	case ast_use_defaults:
13771f677a9SRussell Currey 		drm_info(dev, "Using default configuration\n");
1381a19b4cbSThomas Zimmermann 		break;
13971f677a9SRussell Currey 	case ast_use_dt:
14071f677a9SRussell Currey 		drm_info(dev, "Using device-tree for configuration\n");
14171f677a9SRussell Currey 		break;
14271f677a9SRussell Currey 	case ast_use_p2a:
14371f677a9SRussell Currey 		drm_info(dev, "Using P2A bridge for configuration\n");
14471f677a9SRussell Currey 		break;
1458f372e25SY.C. Chen 	}
14605b43971SY.C. Chen 
147312fec14SDave Airlie 	/*
14871f677a9SRussell Currey 	 * Identify chipset
14971f677a9SRussell Currey 	 */
15071f677a9SRussell Currey 
15171f677a9SRussell Currey 	if (pdev->revision >= 0x50) {
15246fb883cSThomas Zimmermann 		ast->chip = AST2600;
153f9bd00e0SKuoHsiang Chou 		drm_info(dev, "AST 2600 detected\n");
154f9bd00e0SKuoHsiang Chou 	} else if (pdev->revision >= 0x40) {
15546fb883cSThomas Zimmermann 		switch (scu_rev & 0x300) {
1569f93c8b3SY.C. Chen 		case 0x0100:
1571a19b4cbSThomas Zimmermann 			ast->chip = AST2510;
15846fb883cSThomas Zimmermann 			drm_info(dev, "AST 2510 detected\n");
1591453bf4cSDave Airlie 			break;
1601a19b4cbSThomas Zimmermann 		default:
16146fb883cSThomas Zimmermann 			ast->chip = AST2500;
162312fec14SDave Airlie 			drm_info(dev, "AST 2500 detected\n");
1631a19b4cbSThomas Zimmermann 		}
16446fb883cSThomas Zimmermann 	} else if (pdev->revision >= 0x30) {
16571f677a9SRussell Currey 		switch (scu_rev & 0x300) {
166312fec14SDave Airlie 		case 0x0100:
167312fec14SDave Airlie 			ast->chip = AST1400;
1681a19b4cbSThomas Zimmermann 			drm_info(dev, "AST 1400 detected\n");
169312fec14SDave Airlie 			break;
170312fec14SDave Airlie 		default:
171312fec14SDave Airlie 			ast->chip = AST2400;
1721a19b4cbSThomas Zimmermann 			drm_info(dev, "AST 2400 detected\n");
173312fec14SDave Airlie 		}
174312fec14SDave Airlie 	} else if (pdev->revision >= 0x20) {
175312fec14SDave Airlie 		switch (scu_rev & 0x300) {
1761a19b4cbSThomas Zimmermann 		case 0x0000:
177312fec14SDave Airlie 			ast->chip = AST1300;
178312fec14SDave Airlie 			drm_info(dev, "AST 1300 detected\n");
179312fec14SDave Airlie 			break;
1801a19b4cbSThomas Zimmermann 		default:
181312fec14SDave Airlie 			ast->chip = AST2300;
182312fec14SDave Airlie 			drm_info(dev, "AST 2300 detected\n");
183312fec14SDave Airlie 			break;
184312fec14SDave Airlie 		}
18583502a5dSY.C. Chen 	} else if (pdev->revision >= 0x10) {
1861a19b4cbSThomas Zimmermann 		switch (scu_rev & 0x0300) {
187312fec14SDave Airlie 		case 0x0200:
188f1f62f2cSDave Airlie 			ast->chip = AST1100;
189d1b98557SBenjamin Herrenschmidt 			drm_info(dev, "AST 1100 detected\n");
190f1f62f2cSDave Airlie 			break;
191f1f62f2cSDave Airlie 		case 0x0100:
192f1f62f2cSDave Airlie 			ast->chip = AST2200;
193f1f62f2cSDave Airlie 			drm_info(dev, "AST 2200 detected\n");
194f1f62f2cSDave Airlie 			break;
195f1f62f2cSDave Airlie 		case 0x0000:
196f1f62f2cSDave Airlie 			ast->chip = AST2150;
197f1f62f2cSDave Airlie 			drm_info(dev, "AST 2150 detected\n");
198f1f62f2cSDave Airlie 			break;
199f1f62f2cSDave Airlie 		default:
200f1f62f2cSDave Airlie 			ast->chip = AST2100;
201f1f62f2cSDave Airlie 			drm_info(dev, "AST 2100 detected\n");
20271f677a9SRussell Currey 			break;
20371f677a9SRussell Currey 		}
204f1f62f2cSDave Airlie 	} else {
20571f677a9SRussell Currey 		ast->chip = AST2000;
20671f677a9SRussell Currey 		drm_info(dev, "AST 2000 detected\n");
2071453bf4cSDave Airlie 	}
2089f93c8b3SY.C. Chen 
2099f93c8b3SY.C. Chen 	return 0;
2109f93c8b3SY.C. Chen }
21159a39fccSKuoHsiang Chou 
ast_detect_widescreen(struct ast_device * ast)21259a39fccSKuoHsiang Chou static void ast_detect_widescreen(struct ast_device *ast)
213f1f62f2cSDave Airlie {
214f1f62f2cSDave Airlie 	u8 jreg;
215f1f62f2cSDave Airlie 
216f1f62f2cSDave Airlie 	/* Check if we support wide screen */
217d1b98557SBenjamin Herrenschmidt 	switch (AST_GEN(ast)) {
2187f35680aSThomas Zimmermann 	case 1:
219d1b98557SBenjamin Herrenschmidt 		ast->support_wide_screen = false;
220d1b98557SBenjamin Herrenschmidt 		break;
221d1b98557SBenjamin Herrenschmidt 	default:
222d1b98557SBenjamin Herrenschmidt 		jreg = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd0, 0xff);
22342fb1427SBenjamin Herrenschmidt 		if (!(jreg & 0x80))
22442fb1427SBenjamin Herrenschmidt 			ast->support_wide_screen = true;
22542fb1427SBenjamin Herrenschmidt 		else if (jreg & 0x01)
22642fb1427SBenjamin Herrenschmidt 			ast->support_wide_screen = true;
227d1b98557SBenjamin Herrenschmidt 		else {
22842fb1427SBenjamin Herrenschmidt 			ast->support_wide_screen = false;
22983c6620bSDave Airlie 			if (ast->chip == AST1300)
23083c6620bSDave Airlie 				ast->support_wide_screen = true;
2317f35680aSThomas Zimmermann 			if (ast->chip == AST1400)
23242fb1427SBenjamin Herrenschmidt 				ast->support_wide_screen = true;
233d1b98557SBenjamin Herrenschmidt 			if (ast->chip == AST2510)
234594e9c04SKuoHsiang Chou 				ast->support_wide_screen = true;
235d1b98557SBenjamin Herrenschmidt 			if (IS_AST_GEN7(ast))
236d1b98557SBenjamin Herrenschmidt 				ast->support_wide_screen = true;
237d1b98557SBenjamin Herrenschmidt 		}
23842fb1427SBenjamin Herrenschmidt 		break;
239d1b98557SBenjamin Herrenschmidt 	}
24083c6620bSDave Airlie }
24183c6620bSDave Airlie 
ast_detect_tx_chip(struct ast_device * ast,bool need_post)24283c6620bSDave Airlie static void ast_detect_tx_chip(struct ast_device *ast, bool need_post)
2437f35680aSThomas Zimmermann {
24483c6620bSDave Airlie 	struct drm_device *dev = &ast->base;
24583c6620bSDave Airlie 	u8 jreg;
2464bc85b82SThomas Zimmermann 
24783c6620bSDave Airlie 	/* Check 3rd Tx option (digital output afaik) */
24883c6620bSDave Airlie 	ast->tx_chip_types |= AST_TX_NONE_BIT;
24983c6620bSDave Airlie 
2504bc85b82SThomas Zimmermann 	/*
25183c6620bSDave Airlie 	 * VGACRA3 Enhanced Color Mode Register, check if DVO is already
25283c6620bSDave Airlie 	 * enabled, in that case, assume we have a SIL164 TMDS transmitter
25383c6620bSDave Airlie 	 *
254df561f66SGustavo A. R. Silva 	 * Don't make that assumption if we the chip wasn't enabled and
25583c6620bSDave Airlie 	 * is at power-on reset, otherwise we'll incorrectly "detect" a
2567f35680aSThomas Zimmermann 	 * SIL164 when there is none.
25783c6620bSDave Airlie 	 */
258594e9c04SKuoHsiang Chou 	if (!need_post) {
259594e9c04SKuoHsiang Chou 		jreg = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa3, 0xff);
26083c6620bSDave Airlie 		if (jreg & 0x80)
261d1b98557SBenjamin Herrenschmidt 			ast->tx_chip_types = AST_TX_SIL164_BIT;
2627f35680aSThomas Zimmermann 	}
2637f35680aSThomas Zimmermann 
2647f35680aSThomas Zimmermann 	if (IS_AST_GEN4(ast) || IS_AST_GEN5(ast) || IS_AST_GEN6(ast)) {
2651a19b4cbSThomas Zimmermann 		/*
2667f35680aSThomas Zimmermann 		 * On AST GEN4+, look the configuration set by the SoC in
2671a19b4cbSThomas Zimmermann 		 * the SOC scratch register #1 bits 11:8 (interestingly marked
2687f35680aSThomas Zimmermann 		 * as "reserved" in the spec)
269312fec14SDave Airlie 		 */
270312fec14SDave Airlie 		jreg = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd1, 0xff);
271312fec14SDave Airlie 		switch (jreg) {
272312fec14SDave Airlie 		case 0x04:
273312fec14SDave Airlie 			ast->tx_chip_types = AST_TX_SIL164_BIT;
27446fb883cSThomas Zimmermann 			break;
275fa7dbd76SThomas Zimmermann 		case 0x08:
27671f677a9SRussell Currey 			ast->dp501_fw_addr = drmm_kzalloc(dev, 32*1024, GFP_KERNEL);
27771f677a9SRussell Currey 			if (ast->dp501_fw_addr) {
278312fec14SDave Airlie 				/* backup firmware */
27971f677a9SRussell Currey 				if (ast_backup_fw(dev, ast->dp501_fw_addr, 32*1024)) {
28071f677a9SRussell Currey 					drmm_kfree(dev, ast->dp501_fw_addr);
28171f677a9SRussell Currey 					ast->dp501_fw_addr = NULL;
28271f677a9SRussell Currey 				}
28371f677a9SRussell Currey 			}
28471f677a9SRussell Currey 			fallthrough;
28571f677a9SRussell Currey 		case 0x0c:
28671f677a9SRussell Currey 			ast->tx_chip_types = AST_TX_DP501_BIT;
28771f677a9SRussell Currey 		}
28871f677a9SRussell Currey 	} else if (IS_AST_GEN7(ast)) {
28971f677a9SRussell Currey 		if (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xD1, TX_TYPE_MASK) ==
29071f677a9SRussell Currey 		    ASTDP_DPMCU_TX) {
29171f677a9SRussell Currey 			ast->tx_chip_types = AST_TX_ASTDP_BIT;
29271f677a9SRussell Currey 			ast_dp_launch(&ast->base);
29371f677a9SRussell Currey 		}
29471f677a9SRussell Currey 	}
29571f677a9SRussell Currey 
29671f677a9SRussell Currey 	/* Print stuff for diagnostic purposes */
29771f677a9SRussell Currey 	if (ast->tx_chip_types & AST_TX_NONE_BIT)
29871f677a9SRussell Currey 		drm_info(dev, "Using analog VGA\n");
29971f677a9SRussell Currey 	if (ast->tx_chip_types & AST_TX_SIL164_BIT)
30071f677a9SRussell Currey 		drm_info(dev, "Using Sil164 TMDS transmitter\n");
30171f677a9SRussell Currey 	if (ast->tx_chip_types & AST_TX_DP501_BIT)
30271f677a9SRussell Currey 		drm_info(dev, "Using DP501 DisplayPort transmitter\n");
30371f677a9SRussell Currey 	if (ast->tx_chip_types & AST_TX_ASTDP_BIT)
3046c971c09SY.C. Chen 		drm_info(dev, "Using ASPEED DisplayPort transmitter\n");
3056c971c09SY.C. Chen }
3069f93c8b3SY.C. Chen 
ast_get_dram_info(struct drm_device * dev)3079f93c8b3SY.C. Chen static int ast_get_dram_info(struct drm_device *dev)
3089f93c8b3SY.C. Chen {
3096c971c09SY.C. Chen 	struct device_node *np = dev->dev->of_node;
31071f677a9SRussell Currey 	struct ast_device *ast = to_ast_device(dev);
3116c971c09SY.C. Chen 	uint32_t mcr_cfg, mcr_scu_mpll, mcr_scu_strap;
312312fec14SDave Airlie 	uint32_t denum, num, div, ref_pll, dsel;
31371f677a9SRussell Currey 
314312fec14SDave Airlie 	switch (ast->config_mode) {
315312fec14SDave Airlie 	case ast_use_dt:
316312fec14SDave Airlie 		/*
317312fec14SDave Airlie 		 * If some properties are missing, use reasonable
3189f93c8b3SY.C. Chen 		 * defaults for GEN5
3199f93c8b3SY.C. Chen 		 */
3209f93c8b3SY.C. Chen 		if (of_property_read_u32(np, "aspeed,mcr-configuration",
3219f93c8b3SY.C. Chen 					 &mcr_cfg))
3229f93c8b3SY.C. Chen 			mcr_cfg = 0x00000577;
3239f93c8b3SY.C. Chen 		if (of_property_read_u32(np, "aspeed,mcr-scu-mpll",
3249f93c8b3SY.C. Chen 					 &mcr_scu_mpll))
3259f93c8b3SY.C. Chen 			mcr_scu_mpll = 0x000050C0;
3269f93c8b3SY.C. Chen 		if (of_property_read_u32(np, "aspeed,mcr-scu-strap",
3279f93c8b3SY.C. Chen 					 &mcr_scu_strap))
3289f93c8b3SY.C. Chen 			mcr_scu_strap = 0;
3299f93c8b3SY.C. Chen 		break;
3309f93c8b3SY.C. Chen 	case ast_use_p2a:
3319f93c8b3SY.C. Chen 		ast_write32(ast, 0xf004, 0x1e6e0000);
3329f93c8b3SY.C. Chen 		ast_write32(ast, 0xf000, 0x1);
3339f93c8b3SY.C. Chen 		mcr_cfg = ast_read32(ast, 0x10004);
3349f93c8b3SY.C. Chen 		mcr_scu_mpll = ast_read32(ast, 0x10120);
33571f677a9SRussell Currey 		mcr_scu_strap = ast_read32(ast, 0x10170);
336312fec14SDave Airlie 		break;
337312fec14SDave Airlie 	case ast_use_defaults:
338312fec14SDave Airlie 	default:
339312fec14SDave Airlie 		ast->dram_bus_width = 16;
340312fec14SDave Airlie 		ast->dram_type = AST_DRAM_1Gx16;
341312fec14SDave Airlie 		if (IS_AST_GEN6(ast))
342312fec14SDave Airlie 			ast->mclk = 800;
343312fec14SDave Airlie 		else
344312fec14SDave Airlie 			ast->mclk = 396;
345312fec14SDave Airlie 		return 0;
346312fec14SDave Airlie 	}
347312fec14SDave Airlie 
348312fec14SDave Airlie 	if (mcr_cfg & 0x40)
349312fec14SDave Airlie 		ast->dram_bus_width = 16;
350312fec14SDave Airlie 	else
35171f677a9SRussell Currey 		ast->dram_bus_width = 32;
352312fec14SDave Airlie 
353312fec14SDave Airlie 	if (IS_AST_GEN6(ast)) {
354312fec14SDave Airlie 		switch (mcr_cfg & 0x03) {
355312fec14SDave Airlie 		case 0:
356312fec14SDave Airlie 			ast->dram_type = AST_DRAM_1Gx16;
35771f677a9SRussell Currey 			break;
358312fec14SDave Airlie 		default:
359312fec14SDave Airlie 		case 1:
360312fec14SDave Airlie 			ast->dram_type = AST_DRAM_2Gx16;
361312fec14SDave Airlie 			break;
362312fec14SDave Airlie 		case 2:
363312fec14SDave Airlie 			ast->dram_type = AST_DRAM_4Gx16;
364312fec14SDave Airlie 			break;
365312fec14SDave Airlie 		case 3:
366312fec14SDave Airlie 			ast->dram_type = AST_DRAM_8Gx16;
367312fec14SDave Airlie 			break;
36871f677a9SRussell Currey 		}
369312fec14SDave Airlie 	} else if (IS_AST_GEN4(ast) || IS_AST_GEN5(ast)) {
370312fec14SDave Airlie 		switch (mcr_cfg & 0x03) {
371312fec14SDave Airlie 		case 0:
372312fec14SDave Airlie 			ast->dram_type = AST_DRAM_512Mx16;
37371f677a9SRussell Currey 			break;
37471f677a9SRussell Currey 		default:
37571f677a9SRussell Currey 		case 1:
37671f677a9SRussell Currey 			ast->dram_type = AST_DRAM_1Gx16;
377312fec14SDave Airlie 			break;
378312fec14SDave Airlie 		case 2:
379312fec14SDave Airlie 			ast->dram_type = AST_DRAM_2Gx16;
380312fec14SDave Airlie 			break;
381312fec14SDave Airlie 		case 3:
382312fec14SDave Airlie 			ast->dram_type = AST_DRAM_4Gx16;
383312fec14SDave Airlie 			break;
384312fec14SDave Airlie 		}
385312fec14SDave Airlie 	} else {
386312fec14SDave Airlie 		switch (mcr_cfg & 0x0c) {
387312fec14SDave Airlie 		case 0:
3886475a7ccSBenjamin Herrenschmidt 		case 4:
389312fec14SDave Airlie 			ast->dram_type = AST_DRAM_512Mx16;
390312fec14SDave Airlie 			break;
391312fec14SDave Airlie 		case 8:
392cff0adcaSThomas Zimmermann 			if (mcr_cfg & 0x40)
393cff0adcaSThomas Zimmermann 				ast->dram_type = AST_DRAM_1Gx16;
394cff0adcaSThomas Zimmermann 			else
395cff0adcaSThomas Zimmermann 				ast->dram_type = AST_DRAM_512Mx32;
396cff0adcaSThomas Zimmermann 			break;
397cff0adcaSThomas Zimmermann 		case 0xc:
398cff0adcaSThomas Zimmermann 			ast->dram_type = AST_DRAM_1Gx32;
399cff0adcaSThomas Zimmermann 			break;
400cff0adcaSThomas Zimmermann 		}
401cff0adcaSThomas Zimmermann 	}
402cff0adcaSThomas Zimmermann 
403cff0adcaSThomas Zimmermann 	if (mcr_scu_strap & 0x2000)
40470a59dd8SDaniel Vetter 		ref_pll = 14318;
405fbe01716SThomas Zimmermann 	else
406fbe01716SThomas Zimmermann 		ref_pll = 12000;
407312fec14SDave Airlie 
408fbe01716SThomas Zimmermann 	denum = mcr_scu_mpll & 0x1f;
409312fec14SDave Airlie 	num = (mcr_scu_mpll & 0x3fe0) >> 5;
410d1b98557SBenjamin Herrenschmidt 	dsel = (mcr_scu_mpll & 0xc000) >> 14;
411312fec14SDave Airlie 	switch (dsel) {
412312fec14SDave Airlie 	case 3:
413e0f5a738SThomas Zimmermann 		div = 0x4;
414e0f5a738SThomas Zimmermann 		break;
415e0f5a738SThomas Zimmermann 	case 2:
416e0f5a738SThomas Zimmermann 	case 1:
417fbe01716SThomas Zimmermann 		div = 0x2;
418fbe01716SThomas Zimmermann 		break;
419fbe01716SThomas Zimmermann 	default:
420f870231fSThomas Zimmermann 		div = 0x1;
421f870231fSThomas Zimmermann 		break;
422f870231fSThomas Zimmermann 	}
423f870231fSThomas Zimmermann 	ast->mclk = ref_pll * (num + 2) / ((denum + 2) * (div * 1000));
4249ea172a9STakashi Iwai 	return 0;
425e0f5a738SThomas Zimmermann }
426e0f5a738SThomas Zimmermann 
ast_device_create(const struct drm_driver * drv,struct pci_dev * pdev,unsigned long flags)4270dd68309SBenjamin Herrenschmidt struct ast_device *ast_device_create(const struct drm_driver *drv,
4280dd68309SBenjamin Herrenschmidt 				     struct pci_dev *pdev,
4290dd68309SBenjamin Herrenschmidt 				     unsigned long flags)
4300dd68309SBenjamin Herrenschmidt {
4310dd68309SBenjamin Herrenschmidt 	struct drm_device *dev;
4320dd68309SBenjamin Herrenschmidt 	struct ast_device *ast;
43346fb883cSThomas Zimmermann 	bool need_post = false;
4341a19b4cbSThomas Zimmermann 	int ret = 0;
4350dd68309SBenjamin Herrenschmidt 
4360dd68309SBenjamin Herrenschmidt 	ast = devm_drm_dev_alloc(&pdev->dev, drv, struct ast_device, base);
4370dd68309SBenjamin Herrenschmidt 	if (IS_ERR(ast))
4380dd68309SBenjamin Herrenschmidt 		return ast;
4390dd68309SBenjamin Herrenschmidt 	dev = &ast->base;
4409ea172a9STakashi Iwai 
441e0f5a738SThomas Zimmermann 	pci_set_drvdata(pdev, dev);
442e0f5a738SThomas Zimmermann 
4430dd68309SBenjamin Herrenschmidt 	ret = drmm_mutex_init(dev, &ast->ioregs_lock);
444312fec14SDave Airlie 	if (ret)
445d1b98557SBenjamin Herrenschmidt 		return ERR_PTR(ret);
446312fec14SDave Airlie 
447298360afSRussell Currey 	ast->regs = pcim_iomap(pdev, 1, 0);
448298360afSRussell Currey 	if (!ast->regs)
449e0f5a738SThomas Zimmermann 		return ERR_PTR(-EIO);
450e0f5a738SThomas Zimmermann 
4510149e780SThomas Zimmermann 	/*
4520149e780SThomas Zimmermann 	 * After AST2500, MMIO is enabled by default, and it should be adopted
453312fec14SDave Airlie 	 * to be compatible with Arm.
454244d0128SThomas Zimmermann 	 */
455244d0128SThomas Zimmermann 	if (pdev->revision >= 0x40) {
456244d0128SThomas Zimmermann 		ast->ioregs = ast->regs + AST_IO_MM_OFFSET;
457312fec14SDave Airlie 	} else if (!(pci_resource_flags(pdev, 2) & IORESOURCE_IO)) {
458312fec14SDave Airlie 		drm_info(dev, "platform has no IO space, trying MMIO\n");
459e0f5a738SThomas Zimmermann 		ast->ioregs = ast->regs + AST_IO_MM_OFFSET;
460312fec14SDave Airlie 	}
461ba4e0339SKuoHsiang Chou 
462ba4e0339SKuoHsiang Chou 	/* "map" IO regs if the above hasn't done so already */
463*f2fa5a99SThomas Zimmermann 	if (!ast->ioregs) {
464*f2fa5a99SThomas Zimmermann 		ast->ioregs = pcim_iomap(pdev, 2, 0);
465ba4e0339SKuoHsiang Chou 		if (!ast->ioregs)
466ba4e0339SKuoHsiang Chou 			return ERR_PTR(-EIO);
467ba4e0339SKuoHsiang Chou 	}
468ba4e0339SKuoHsiang Chou 
469e6949ff3SThomas Zimmermann 	if (!ast_is_vga_enabled(dev)) {
4701728bf64SThomas Zimmermann 		drm_info(dev, "VGA not enabled on entry, requesting chip POST\n");
471e0f5a738SThomas Zimmermann 		need_post = true;
472312fec14SDave Airlie 	}
473cff0adcaSThomas Zimmermann 
474cff0adcaSThomas Zimmermann 	/*
475cff0adcaSThomas Zimmermann 	 * If VGA isn't enabled, we need to enable now or subsequent
476312fec14SDave Airlie 	 * access to the scratch registers will fail.
477cff0adcaSThomas Zimmermann 	 */
478312fec14SDave Airlie 	if (need_post)
479 		ast_enable_vga(dev);
480 
481 	/* Enable extended register access */
482 	ast_open_key(ast);
483 	ret = ast_enable_mmio(ast);
484 	if (ret)
485 		return ERR_PTR(ret);
486 
487 	ret = ast_device_config_init(ast);
488 	if (ret)
489 		return ERR_PTR(ret);
490 
491 	ast_detect_widescreen(ast);
492 	ast_detect_tx_chip(ast, need_post);
493 
494 	ret = ast_get_dram_info(dev);
495 	if (ret)
496 		return ERR_PTR(ret);
497 
498 	drm_info(dev, "dram MCLK=%u Mhz type=%d bus_width=%d\n",
499 		 ast->mclk, ast->dram_type, ast->dram_bus_width);
500 
501 	if (need_post)
502 		ast_post_gpu(dev);
503 
504 	ret = ast_mm_init(ast);
505 	if (ret)
506 		return ERR_PTR(ret);
507 
508 	/* map reserved buffer */
509 	ast->dp501_fw_buf = NULL;
510 	if (ast->vram_size < pci_resource_len(pdev, 0)) {
511 		ast->dp501_fw_buf = pci_iomap_range(pdev, 0, ast->vram_size, 0);
512 		if (!ast->dp501_fw_buf)
513 			drm_info(dev, "failed to map reserved buffer!\n");
514 	}
515 
516 	ret = ast_mode_config_init(ast);
517 	if (ret)
518 		return ERR_PTR(ret);
519 
520 	return ast;
521 }
522