196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 1496f60e37SRussell King #include <drm/drm_crtc_helper.h> 153cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 16bcd21a47SDave Airlie #include <drm/drm_atomic_helper.h> 1796f60e37SRussell King #include "armada_crtc.h" 1896f60e37SRussell King #include "armada_drm.h" 1996f60e37SRussell King #include "armada_fb.h" 2096f60e37SRussell King #include "armada_gem.h" 2196f60e37SRussell King #include "armada_hw.h" 22c8a220c6SRussell King #include "armada_trace.h" 2396f60e37SRussell King 2496f60e37SRussell King enum csc_mode { 2596f60e37SRussell King CSC_AUTO = 0, 2696f60e37SRussell King CSC_YUV_CCIR601 = 1, 2796f60e37SRussell King CSC_YUV_CCIR709 = 2, 2896f60e37SRussell King CSC_RGB_COMPUTER = 1, 2996f60e37SRussell King CSC_RGB_STUDIO = 2, 3096f60e37SRussell King }; 3196f60e37SRussell King 321c914cecSRussell King static const uint32_t armada_primary_formats[] = { 331c914cecSRussell King DRM_FORMAT_UYVY, 341c914cecSRussell King DRM_FORMAT_YUYV, 351c914cecSRussell King DRM_FORMAT_VYUY, 361c914cecSRussell King DRM_FORMAT_YVYU, 371c914cecSRussell King DRM_FORMAT_ARGB8888, 381c914cecSRussell King DRM_FORMAT_ABGR8888, 391c914cecSRussell King DRM_FORMAT_XRGB8888, 401c914cecSRussell King DRM_FORMAT_XBGR8888, 411c914cecSRussell King DRM_FORMAT_RGB888, 421c914cecSRussell King DRM_FORMAT_BGR888, 431c914cecSRussell King DRM_FORMAT_ARGB1555, 441c914cecSRussell King DRM_FORMAT_ABGR1555, 451c914cecSRussell King DRM_FORMAT_RGB565, 461c914cecSRussell King DRM_FORMAT_BGR565, 471c914cecSRussell King }; 481c914cecSRussell King 4996f60e37SRussell King /* 5096f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 5196f60e37SRussell King * The timing parameters we have from X are: 5296f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 5396f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 5496f60e37SRussell King * Which get translated to: 5596f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 5696f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 5796f60e37SRussell King * 5896f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 5996f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 6096f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 6196f60e37SRussell King * the even frame, the first active line is 584. 6296f60e37SRussell King * 6396f60e37SRussell King * LN: 560 561 562 563 567 568 569 6496f60e37SRussell King * DE: ~~~|____________________________//__________________________ 6596f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 6696f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 6796f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 6896f60e37SRussell King * 6996f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 7096f60e37SRussell King * DE: ~~~|____________________________//__________________________ 7196f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 7296f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 7396f60e37SRussell King * 23 blanking lines 7496f60e37SRussell King * 7596f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 7696f60e37SRussell King * referenced to the top left of the active frame. 7796f60e37SRussell King * 7896f60e37SRussell King * So, translating these to our LCD controller: 7996f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 8096f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 8196f60e37SRussell King * Note: Vsync front porch remains constant! 8296f60e37SRussell King * 8396f60e37SRussell King * if (odd_frame) { 8496f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 8596f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 8696f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 8796f60e37SRussell King * } else { 8896f60e37SRussell King * vtotal = mode->crtc_vtotal; 8996f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 9096f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 9196f60e37SRussell King * } 9296f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 9396f60e37SRussell King * 9496f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 9596f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 9696f60e37SRussell King * 9796f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 9896f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 9996f60e37SRussell King * they occur at the end of the last active line, before the vsync back 10096f60e37SRussell King * porch, which we're reprogramming.) 10196f60e37SRussell King */ 10296f60e37SRussell King 10396f60e37SRussell King void 10496f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 10596f60e37SRussell King { 10696f60e37SRussell King while (regs->offset != ~0) { 10796f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 10896f60e37SRussell King uint32_t val; 10996f60e37SRussell King 11096f60e37SRussell King val = regs->mask; 11196f60e37SRussell King if (val != 0) 11296f60e37SRussell King val &= readl_relaxed(reg); 11396f60e37SRussell King writel_relaxed(val | regs->val, reg); 11496f60e37SRussell King ++regs; 11596f60e37SRussell King } 11696f60e37SRussell King } 11796f60e37SRussell King 11896f60e37SRussell King #define dpms_blanked(dpms) ((dpms) != DRM_MODE_DPMS_ON) 11996f60e37SRussell King 12096f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc) 12196f60e37SRussell King { 12296f60e37SRussell King uint32_t dumb_ctrl; 12396f60e37SRussell King 12496f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 12596f60e37SRussell King 12696f60e37SRussell King if (!dpms_blanked(dcrtc->dpms)) 12796f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 12896f60e37SRussell King 12996f60e37SRussell King /* 13096f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 13196f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 13296f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 13396f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 13496f60e37SRussell King */ 13596f60e37SRussell King if (dpms_blanked(dcrtc->dpms) && 13696f60e37SRussell King (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 13796f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 13896f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 13996f60e37SRussell King } 14096f60e37SRussell King 14196f60e37SRussell King /* 14296f60e37SRussell King * The documentation doesn't indicate what the normal state of 14396f60e37SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 14496f60e37SRussell King * these signals on his board to determine their state. 14596f60e37SRussell King * 14696f60e37SRussell King * The non-inverted state of the sync signals is active high. 14796f60e37SRussell King * Setting these bits makes the appropriate signal active low. 14896f60e37SRussell King */ 14996f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC) 15096f60e37SRussell King dumb_ctrl |= CFG_INV_CSYNC; 15196f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC) 15296f60e37SRussell King dumb_ctrl |= CFG_INV_HSYNC; 15396f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC) 15496f60e37SRussell King dumb_ctrl |= CFG_INV_VSYNC; 15596f60e37SRussell King 15696f60e37SRussell King if (dcrtc->dumb_ctrl != dumb_ctrl) { 15796f60e37SRussell King dcrtc->dumb_ctrl = dumb_ctrl; 15896f60e37SRussell King writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL); 15996f60e37SRussell King } 16096f60e37SRussell King } 16196f60e37SRussell King 162f0b24871SRussell King void armada_drm_plane_calc_addrs(u32 *addrs, struct drm_framebuffer *fb, 163f0b24871SRussell King int x, int y) 164f0b24871SRussell King { 165d6a48965SRussell King const struct drm_format_info *format = fb->format; 166d6a48965SRussell King unsigned int num_planes = format->num_planes; 167f0b24871SRussell King u32 addr = drm_fb_obj(fb)->dev_addr; 168f0b24871SRussell King int i; 169f0b24871SRussell King 170f0b24871SRussell King if (num_planes > 3) 171f0b24871SRussell King num_planes = 3; 172f0b24871SRussell King 173de0ea9adSRussell King addrs[0] = addr + fb->offsets[0] + y * fb->pitches[0] + 174de0ea9adSRussell King x * format->cpp[0]; 175de0ea9adSRussell King 176de0ea9adSRussell King y /= format->vsub; 177de0ea9adSRussell King x /= format->hsub; 178de0ea9adSRussell King 179de0ea9adSRussell King for (i = 1; i < num_planes; i++) 180f0b24871SRussell King addrs[i] = addr + fb->offsets[i] + y * fb->pitches[i] + 181d6a48965SRussell King x * format->cpp[i]; 182f0b24871SRussell King for (; i < 3; i++) 183f0b24871SRussell King addrs[i] = 0; 184f0b24871SRussell King } 185f0b24871SRussell King 18696f60e37SRussell King static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb, 18796f60e37SRussell King int x, int y, struct armada_regs *regs, bool interlaced) 18896f60e37SRussell King { 18996f60e37SRussell King unsigned pitch = fb->pitches[0]; 190f0b24871SRussell King u32 addrs[3], addr_odd, addr_even; 19196f60e37SRussell King unsigned i = 0; 19296f60e37SRussell King 19396f60e37SRussell King DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n", 194272725c7SVille Syrjälä pitch, x, y, fb->format->cpp[0] * 8); 19596f60e37SRussell King 196f0b24871SRussell King armada_drm_plane_calc_addrs(addrs, fb, x, y); 197f0b24871SRussell King 198f0b24871SRussell King addr_odd = addr_even = addrs[0]; 19996f60e37SRussell King 20096f60e37SRussell King if (interlaced) { 20196f60e37SRussell King addr_even += pitch; 20296f60e37SRussell King pitch *= 2; 20396f60e37SRussell King } 20496f60e37SRussell King 20596f60e37SRussell King /* write offset, base, and pitch */ 20696f60e37SRussell King armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0); 20796f60e37SRussell King armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1); 20896f60e37SRussell King armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH); 20996f60e37SRussell King 21096f60e37SRussell King return i; 21196f60e37SRussell King } 21296f60e37SRussell King 2132839d45cSRussell King static void armada_drm_plane_work_call(struct armada_crtc *dcrtc, 2142839d45cSRussell King struct armada_plane_work *work, 2152839d45cSRussell King void (*fn)(struct armada_crtc *, struct armada_plane_work *)) 2162839d45cSRussell King { 2172839d45cSRussell King struct armada_plane *dplane = drm_to_armada_plane(work->plane); 218d924155dSRussell King struct drm_pending_vblank_event *event; 219d924155dSRussell King struct drm_framebuffer *fb; 2202839d45cSRussell King 2212839d45cSRussell King if (fn) 2222839d45cSRussell King fn(dcrtc, work); 2232839d45cSRussell King drm_crtc_vblank_put(&dcrtc->crtc); 2242839d45cSRussell King 225d924155dSRussell King event = work->event; 226d924155dSRussell King fb = work->old_fb; 227eb19be5bSRussell King if (event || fb) { 228eb19be5bSRussell King struct drm_device *dev = dcrtc->crtc.dev; 229eb19be5bSRussell King unsigned long flags; 230eb19be5bSRussell King 231eb19be5bSRussell King spin_lock_irqsave(&dev->event_lock, flags); 232eb19be5bSRussell King if (event) 233eb19be5bSRussell King drm_crtc_send_vblank_event(&dcrtc->crtc, event); 234b972a80fSRussell King if (fb) 235eb19be5bSRussell King __armada_drm_queue_unref_work(dev, fb); 236eb19be5bSRussell King spin_unlock_irqrestore(&dev->event_lock, flags); 237eb19be5bSRussell King } 238b972a80fSRussell King 239d924155dSRussell King if (work->need_kfree) 240d924155dSRussell King kfree(work); 241d924155dSRussell King 2422839d45cSRussell King wake_up(&dplane->frame_wait); 2432839d45cSRussell King } 2442839d45cSRussell King 2454b5dda82SRussell King static void armada_drm_plane_work_run(struct armada_crtc *dcrtc, 246ec6fb159SRussell King struct drm_plane *plane) 2474b5dda82SRussell King { 248ec6fb159SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 249ec6fb159SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 2504b5dda82SRussell King 2514b5dda82SRussell King /* Handle any pending frame work. */ 2522839d45cSRussell King if (work) 2532839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->fn); 2544b5dda82SRussell King } 2554b5dda82SRussell King 2564b5dda82SRussell King int armada_drm_plane_work_queue(struct armada_crtc *dcrtc, 257eaab0130SRussell King struct armada_plane_work *work) 2584b5dda82SRussell King { 259eaab0130SRussell King struct armada_plane *plane = drm_to_armada_plane(work->plane); 2604b5dda82SRussell King int ret; 2614b5dda82SRussell King 262accbaf6eSGustavo Padovan ret = drm_crtc_vblank_get(&dcrtc->crtc); 263c93dfdcdSRussell King if (ret) 2644b5dda82SRussell King return ret; 2654b5dda82SRussell King 2664b5dda82SRussell King ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0; 2674b5dda82SRussell King if (ret) 268accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 2694b5dda82SRussell King 2704b5dda82SRussell King return ret; 2714b5dda82SRussell King } 2724b5dda82SRussell King 2734b5dda82SRussell King int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout) 2744b5dda82SRussell King { 2754b5dda82SRussell King return wait_event_timeout(plane->frame_wait, !plane->work, timeout); 2764b5dda82SRussell King } 2774b5dda82SRussell King 278d3b84215SRussell King void armada_drm_plane_work_cancel(struct armada_crtc *dcrtc, 279d3b84215SRussell King struct armada_plane *dplane) 2807c8f7e1aSRussell King { 281d3b84215SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 2827c8f7e1aSRussell King 2834a8506d2SRussell King if (work) 2842839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->cancel); 28596f60e37SRussell King } 28696f60e37SRussell King 287709ffd82SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc, 28865724a19SRussell King struct armada_plane_work *work) 28996f60e37SRussell King { 290709ffd82SRussell King unsigned long flags; 29196f60e37SRussell King 292709ffd82SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 293eaa66279SRussell King armada_drm_crtc_update_regs(dcrtc, work->regs); 294709ffd82SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 295709ffd82SRussell King } 29696f60e37SRussell King 297890ca8dfSRussell King static void armada_drm_crtc_complete_disable_work(struct armada_crtc *dcrtc, 298890ca8dfSRussell King struct armada_plane_work *work) 299890ca8dfSRussell King { 300890ca8dfSRussell King unsigned long flags; 301890ca8dfSRussell King 302890ca8dfSRussell King if (dcrtc->plane == work->plane) 303890ca8dfSRussell King dcrtc->plane = NULL; 304890ca8dfSRussell King 305890ca8dfSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 306890ca8dfSRussell King armada_drm_crtc_update_regs(dcrtc, work->regs); 307890ca8dfSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 308890ca8dfSRussell King } 309890ca8dfSRussell King 310eaa66279SRussell King static struct armada_plane_work * 311eaa66279SRussell King armada_drm_crtc_alloc_plane_work(struct drm_plane *plane) 312901bb889SRussell King { 313eaa66279SRussell King struct armada_plane_work *work; 314901bb889SRussell King int i = 0; 315901bb889SRussell King 316901bb889SRussell King work = kzalloc(sizeof(*work), GFP_KERNEL); 317901bb889SRussell King if (!work) 318901bb889SRussell King return NULL; 319901bb889SRussell King 320eaa66279SRussell King work->plane = plane; 321eaa66279SRussell King work->fn = armada_drm_crtc_complete_frame_work; 322d924155dSRussell King work->need_kfree = true; 323901bb889SRussell King armada_reg_queue_end(work->regs, i); 324901bb889SRussell King 325901bb889SRussell King return work; 32696f60e37SRussell King } 32796f60e37SRussell King 32896f60e37SRussell King static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc, 32996f60e37SRussell King struct drm_framebuffer *fb, bool force) 33096f60e37SRussell King { 331eaa66279SRussell King struct armada_plane_work *work; 33296f60e37SRussell King 33396f60e37SRussell King if (!fb) 33496f60e37SRussell King return; 33596f60e37SRussell King 33696f60e37SRussell King if (force) { 33796f60e37SRussell King /* Display is disabled, so just drop the old fb */ 338a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 33996f60e37SRussell King return; 34096f60e37SRussell King } 34196f60e37SRussell King 342eaa66279SRussell King work = armada_drm_crtc_alloc_plane_work(dcrtc->crtc.primary); 34396f60e37SRussell King if (work) { 34496f60e37SRussell King work->old_fb = fb; 34596f60e37SRussell King 346eaa66279SRussell King if (armada_drm_plane_work_queue(dcrtc, work) == 0) 34796f60e37SRussell King return; 34896f60e37SRussell King 34996f60e37SRussell King kfree(work); 35096f60e37SRussell King } 35196f60e37SRussell King 35296f60e37SRussell King /* 35396f60e37SRussell King * Oops - just drop the reference immediately and hope for 35496f60e37SRussell King * the best. The worst that will happen is the buffer gets 35596f60e37SRussell King * reused before it has finished being displayed. 35696f60e37SRussell King */ 357a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 35896f60e37SRussell King } 35996f60e37SRussell King 36096f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc) 36196f60e37SRussell King { 36296f60e37SRussell King /* 36396f60e37SRussell King * Tell the DRM core that vblank IRQs aren't going to happen for 36496f60e37SRussell King * a while. This cleans up any pending vblank events for us. 36596f60e37SRussell King */ 366178e561fSRussell King drm_crtc_vblank_off(&dcrtc->crtc); 367ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 36896f60e37SRussell King } 36996f60e37SRussell King 37096f60e37SRussell King /* The mode_config.mutex will be held for this call */ 37196f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms) 37296f60e37SRussell King { 37396f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 37496f60e37SRussell King 375ea908ba8SRussell King if (dpms_blanked(dcrtc->dpms) != dpms_blanked(dpms)) { 37696f60e37SRussell King if (dpms_blanked(dpms)) 37796f60e37SRussell King armada_drm_vblank_off(dcrtc); 378ea908ba8SRussell King else if (!IS_ERR(dcrtc->clk)) 379ea908ba8SRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 380ea908ba8SRussell King dcrtc->dpms = dpms; 381ea908ba8SRussell King armada_drm_crtc_update(dcrtc); 382ea908ba8SRussell King if (!dpms_blanked(dpms)) 383178e561fSRussell King drm_crtc_vblank_on(&dcrtc->crtc); 384ea908ba8SRussell King else if (!IS_ERR(dcrtc->clk)) 385ea908ba8SRussell King clk_disable_unprepare(dcrtc->clk); 386ea908ba8SRussell King } else if (dcrtc->dpms != dpms) { 387ea908ba8SRussell King dcrtc->dpms = dpms; 38896f60e37SRussell King } 38996f60e37SRussell King } 39096f60e37SRussell King 39196f60e37SRussell King /* 39296f60e37SRussell King * Prepare for a mode set. Turn off overlay to ensure that we don't end 39396f60e37SRussell King * up with the overlay size being bigger than the active screen size. 39496f60e37SRussell King * We rely upon X refreshing this state after the mode set has completed. 39596f60e37SRussell King * 39696f60e37SRussell King * The mode_config.mutex will be held for this call 39796f60e37SRussell King */ 39896f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc) 39996f60e37SRussell King { 40096f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 40196f60e37SRussell King struct drm_plane *plane; 402*f9a13bb3SRussell King u32 val; 40396f60e37SRussell King 40496f60e37SRussell King /* 40596f60e37SRussell King * If we have an overlay plane associated with this CRTC, disable 40696f60e37SRussell King * it before the modeset to avoid its coordinates being outside 407f8e14069SRussell King * the new mode parameters. 40896f60e37SRussell King */ 40996f60e37SRussell King plane = dcrtc->plane; 410890ca8dfSRussell King if (plane) { 411f8e14069SRussell King drm_plane_force_disable(plane); 412890ca8dfSRussell King WARN_ON(!armada_drm_plane_work_wait(drm_to_armada_plane(plane), 413890ca8dfSRussell King HZ)); 414890ca8dfSRussell King } 415*f9a13bb3SRussell King 416*f9a13bb3SRussell King /* Wait for pending flips to complete */ 417*f9a13bb3SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 418*f9a13bb3SRussell King MAX_SCHEDULE_TIMEOUT); 419*f9a13bb3SRussell King 420*f9a13bb3SRussell King drm_crtc_vblank_off(crtc); 421*f9a13bb3SRussell King 422*f9a13bb3SRussell King val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA; 423*f9a13bb3SRussell King if (val != dcrtc->dumb_ctrl) { 424*f9a13bb3SRussell King dcrtc->dumb_ctrl = val; 425*f9a13bb3SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL); 426*f9a13bb3SRussell King } 42796f60e37SRussell King } 42896f60e37SRussell King 42996f60e37SRussell King /* The mode_config.mutex will be held for this call */ 43096f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc) 43196f60e37SRussell King { 43296f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 43396f60e37SRussell King 43496f60e37SRussell King dcrtc->dpms = DRM_MODE_DPMS_ON; 43596f60e37SRussell King armada_drm_crtc_update(dcrtc); 436*f9a13bb3SRussell King drm_crtc_vblank_on(crtc); 437*f9a13bb3SRussell King 438*f9a13bb3SRussell King if (dcrtc->old_modeset_fb) 439*f9a13bb3SRussell King armada_drm_crtc_finish_fb(dcrtc, dcrtc->old_modeset_fb, false); 44096f60e37SRussell King } 44196f60e37SRussell King 44296f60e37SRussell King /* The mode_config.mutex will be held for this call */ 44396f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 44496f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 44596f60e37SRussell King { 44696f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 44796f60e37SRussell King int ret; 44896f60e37SRussell King 44996f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 45042e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 45196f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 45296f60e37SRussell King return false; 45396f60e37SRussell King 45496f60e37SRussell King /* Check whether the display mode is possible */ 45542e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 45696f60e37SRussell King if (ret) 45796f60e37SRussell King return false; 45896f60e37SRussell King 45996f60e37SRussell King return true; 46096f60e37SRussell King } 46196f60e37SRussell King 4625922a7d0SShawn Guo /* These are locked by dev->vbl_lock */ 4635922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 4645922a7d0SShawn Guo { 4655922a7d0SShawn Guo if (dcrtc->irq_ena & mask) { 4665922a7d0SShawn Guo dcrtc->irq_ena &= ~mask; 4675922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 4685922a7d0SShawn Guo } 4695922a7d0SShawn Guo } 4705922a7d0SShawn Guo 4715922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 4725922a7d0SShawn Guo { 4735922a7d0SShawn Guo if ((dcrtc->irq_ena & mask) != mask) { 4745922a7d0SShawn Guo dcrtc->irq_ena |= mask; 4755922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 4765922a7d0SShawn Guo if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 4775922a7d0SShawn Guo writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 4785922a7d0SShawn Guo } 4795922a7d0SShawn Guo } 4805922a7d0SShawn Guo 481e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 48296f60e37SRussell King { 48396f60e37SRussell King void __iomem *base = dcrtc->base; 4844a8506d2SRussell King struct drm_plane *ovl_plane; 48596f60e37SRussell King 48696f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 48796f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 48896f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 48996f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 49096f60e37SRussell King 49196f60e37SRussell King if (stat & VSYNC_IRQ) 4920ac28c57SGustavo Padovan drm_crtc_handle_vblank(&dcrtc->crtc); 49396f60e37SRussell King 4944a8506d2SRussell King ovl_plane = dcrtc->plane; 495ec6fb159SRussell King if (ovl_plane) 496ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, ovl_plane); 49796f60e37SRussell King 498a3f6a18fSRussell King spin_lock(&dcrtc->irq_lock); 49996f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 50096f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 50196f60e37SRussell King uint32_t val; 50296f60e37SRussell King 50396f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 50496f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 50596f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 50696f60e37SRussell King 50796f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 50896f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 50996f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 510662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 51196f60e37SRussell King } 512662af0d8SRussell King 513662af0d8SRussell King if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) { 514662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 515662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 516662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 517662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 518662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 519662af0d8SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA, 520662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 521662af0d8SRussell King dcrtc->cursor_update = false; 522662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 523662af0d8SRussell King } 524662af0d8SRussell King 52596f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 52696f60e37SRussell King 527ec6fb159SRussell King if (stat & GRA_FRAME_IRQ) 528ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 52996f60e37SRussell King } 53096f60e37SRussell King 531e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 532e5d9ddfbSRussell King { 533e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 534e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 535e5d9ddfbSRussell King 536e5d9ddfbSRussell King /* 53792298c1cSRussell King * Reading the ISR appears to clear bits provided CLEAN_SPU_IRQ_ISR 53892298c1cSRussell King * is set. Writing has some other effect to acknowledge the IRQ - 53992298c1cSRussell King * without this, we only get a single IRQ. 540e5d9ddfbSRussell King */ 541e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 542e5d9ddfbSRussell King 543c8a220c6SRussell King trace_armada_drm_irq(&dcrtc->crtc, stat); 544c8a220c6SRussell King 545e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 546e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 547e5d9ddfbSRussell King 548e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 549e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 550e5d9ddfbSRussell King return IRQ_HANDLED; 551e5d9ddfbSRussell King } 552e5d9ddfbSRussell King return IRQ_NONE; 553e5d9ddfbSRussell King } 554e5d9ddfbSRussell King 55596f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc) 55696f60e37SRussell King { 55796f60e37SRussell King struct drm_display_mode *adj = &dcrtc->crtc.mode; 55896f60e37SRussell King uint32_t val = 0; 55996f60e37SRussell King 56096f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709) 56196f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 56296f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO) 56396f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 56496f60e37SRussell King 56596f60e37SRussell King /* 56696f60e37SRussell King * In auto mode, set the colorimetry, based upon the HDMI spec. 56796f60e37SRussell King * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use 56896f60e37SRussell King * ITU601. It may be more appropriate to set this depending on 56996f60e37SRussell King * the source - but what if the graphic frame is YUV and the 57096f60e37SRussell King * video frame is RGB? 57196f60e37SRussell King */ 57296f60e37SRussell King if ((adj->hdisplay == 1280 && adj->vdisplay == 720 && 57396f60e37SRussell King !(adj->flags & DRM_MODE_FLAG_INTERLACE)) || 57496f60e37SRussell King (adj->hdisplay == 1920 && adj->vdisplay == 1080)) { 57596f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_AUTO) 57696f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 57796f60e37SRussell King } 57896f60e37SRussell King 57996f60e37SRussell King /* 58096f60e37SRussell King * We assume we're connected to a TV-like device, so the YUV->RGB 58196f60e37SRussell King * conversion should produce a limited range. We should set this 58296f60e37SRussell King * depending on the connectors attached to this CRTC, and what 58396f60e37SRussell King * kind of device they report being connected. 58496f60e37SRussell King */ 58596f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_AUTO) 58696f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 58796f60e37SRussell King 58896f60e37SRussell King return val; 58996f60e37SRussell King } 59096f60e37SRussell King 59111df53dcSRussell King static void armada_drm_gra_plane_regs(struct armada_regs *regs, 59211df53dcSRussell King struct drm_framebuffer *fb, struct armada_plane_state *state, 59311df53dcSRussell King int x, int y, bool interlaced) 59437af35c7SRussell King { 59511df53dcSRussell King unsigned int i; 5962925db08SRussell King u32 ctrl0; 59737af35c7SRussell King 59811df53dcSRussell King i = armada_drm_crtc_calc_fb(fb, x, y, regs, interlaced); 5992925db08SRussell King armada_reg_queue_set(regs, i, state->dst_yx, LCD_SPU_GRA_OVSA_HPXL_VLN); 60037af35c7SRussell King armada_reg_queue_set(regs, i, state->src_hw, LCD_SPU_GRA_HPXL_VLN); 60137af35c7SRussell King armada_reg_queue_set(regs, i, state->dst_hw, LCD_SPU_GZM_HPXL_VLN); 60237af35c7SRussell King 60337af35c7SRussell King ctrl0 = state->ctrl0; 60437af35c7SRussell King if (interlaced) 60537af35c7SRussell King ctrl0 |= CFG_GRA_FTOGGLE; 60637af35c7SRussell King 60737af35c7SRussell King armada_reg_queue_mod(regs, i, ctrl0, CFG_GRAFORMAT | 60837af35c7SRussell King CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV | 60937af35c7SRussell King CFG_SWAPYU | CFG_YUV2RGB) | 61073c51abdSRussell King CFG_PALETTE_ENA | CFG_GRA_FTOGGLE | 61173c51abdSRussell King CFG_GRA_HSMOOTH | CFG_GRA_ENA, 61237af35c7SRussell King LCD_SPU_DMA_CTRL0); 61337af35c7SRussell King armada_reg_queue_end(regs, i); 61411df53dcSRussell King } 61511df53dcSRussell King 61611df53dcSRussell King static void armada_drm_primary_set(struct drm_crtc *crtc, 61711df53dcSRussell King struct drm_plane *plane, int x, int y) 61811df53dcSRussell King { 61911df53dcSRussell King struct armada_plane_state *state = &drm_to_armada_plane(plane)->state; 62011df53dcSRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 62111df53dcSRussell King struct armada_regs regs[8]; 62211df53dcSRussell King bool interlaced = dcrtc->interlaced; 62311df53dcSRussell King 62411df53dcSRussell King armada_drm_gra_plane_regs(regs, plane->fb, state, x, y, interlaced); 62537af35c7SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 62637af35c7SRussell King } 62737af35c7SRussell King 62896f60e37SRussell King /* The mode_config.mutex will be held for this call */ 62996f60e37SRussell King static int armada_drm_crtc_mode_set(struct drm_crtc *crtc, 63096f60e37SRussell King struct drm_display_mode *mode, struct drm_display_mode *adj, 63196f60e37SRussell King int x, int y, struct drm_framebuffer *old_fb) 63296f60e37SRussell King { 63396f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 63496f60e37SRussell King struct armada_regs regs[17]; 63596f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 63696f60e37SRussell King unsigned long flags; 63796f60e37SRussell King unsigned i; 63896f60e37SRussell King bool interlaced; 63996f60e37SRussell King 640a52ff2a5SHaneen Mohammed drm_framebuffer_get(crtc->primary->fb); 641*f9a13bb3SRussell King dcrtc->old_modeset_fb = old_fb; 64296f60e37SRussell King 64396f60e37SRussell King interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 64496f60e37SRussell King 64573c51abdSRussell King val = CFG_GRA_ENA; 6468be523dbSRussell King val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt); 6478be523dbSRussell King val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod); 64896f60e37SRussell King 6498be523dbSRussell King if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420) 6508be523dbSRussell King val |= CFG_PALETTE_ENA; 6518be523dbSRussell King 6528be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.ctrl0 = val; 6538be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.src_hw = 6548be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.dst_hw = 65537af35c7SRussell King adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 6568be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.dst_yx = 0; 6578be523dbSRussell King 65837af35c7SRussell King i = 0; 65996f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 66096f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 66196f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 66296f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 66396f60e37SRussell King 66496f60e37SRussell King DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n", 66596f60e37SRussell King adj->crtc_hdisplay, 66696f60e37SRussell King adj->crtc_hsync_start, 66796f60e37SRussell King adj->crtc_hsync_end, 66896f60e37SRussell King adj->crtc_htotal, lm, rm); 66996f60e37SRussell King DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n", 67096f60e37SRussell King adj->crtc_vdisplay, 67196f60e37SRussell King adj->crtc_vsync_start, 67296f60e37SRussell King adj->crtc_vsync_end, 67396f60e37SRussell King adj->crtc_vtotal, tm, bm); 67496f60e37SRussell King 675e0ac5e9bSRussell King /* 676e0ac5e9bSRussell King * If we are blanked, we would have disabled the clock. Re-enable 677e0ac5e9bSRussell King * it so that compute_clock() does the right thing. 678e0ac5e9bSRussell King */ 679e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms)) 680e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 681e0ac5e9bSRussell King 68296f60e37SRussell King /* Now compute the divider for real */ 68342e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 68496f60e37SRussell King 68596f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 68696f60e37SRussell King 68796f60e37SRussell King if (interlaced ^ dcrtc->interlaced) { 68896f60e37SRussell King if (adj->flags & DRM_MODE_FLAG_INTERLACE) 689accbaf6eSGustavo Padovan drm_crtc_vblank_get(&dcrtc->crtc); 69096f60e37SRussell King else 691accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 69296f60e37SRussell King dcrtc->interlaced = interlaced; 69396f60e37SRussell King } 69496f60e37SRussell King 69596f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 69696f60e37SRussell King 697214612f9SRussell King /* Ensure graphic fifo is enabled */ 698214612f9SRussell King armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1); 699214612f9SRussell King 70096f60e37SRussell King /* Even interlaced/progressive frame */ 70196f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 70296f60e37SRussell King adj->crtc_htotal; 70396f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 70496f60e37SRussell King val = adj->crtc_hsync_start; 705662af0d8SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 70642e62ba7SRussell King dcrtc->variant->spu_adv_reg; 70796f60e37SRussell King 70896f60e37SRussell King if (interlaced) { 70996f60e37SRussell King /* Odd interlaced frame */ 71096f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 71196f60e37SRussell King (1 << 16); 71296f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 71396f60e37SRussell King val = adj->crtc_hsync_start - adj->crtc_htotal / 2; 714662af0d8SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 71542e62ba7SRussell King dcrtc->variant->spu_adv_reg; 71696f60e37SRussell King } else { 71796f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 71896f60e37SRussell King } 71996f60e37SRussell King 72096f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 72196f60e37SRussell King 72296f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 72396f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 72496f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 72596f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 72696f60e37SRussell King LCD_SPUT_V_H_TOTAL); 72796f60e37SRussell King 72842e62ba7SRussell King if (dcrtc->variant->has_spu_adv_reg) { 72996f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 73096f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 73196f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 732662af0d8SRussell King } 73396f60e37SRussell King 73496f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 73596f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 73696f60e37SRussell King 73796f60e37SRussell King val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc); 73896f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL); 73996f60e37SRussell King armada_reg_queue_end(regs, i); 74096f60e37SRussell King 74196f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 74237af35c7SRussell King 74337af35c7SRussell King armada_drm_primary_set(crtc, crtc->primary, x, y); 74496f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 74596f60e37SRussell King 74696f60e37SRussell King return 0; 74796f60e37SRussell King } 74896f60e37SRussell King 74996f60e37SRussell King /* The mode_config.mutex will be held for this call */ 75096f60e37SRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, 75196f60e37SRussell King struct drm_framebuffer *old_fb) 75296f60e37SRussell King { 75396f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 75496f60e37SRussell King struct armada_regs regs[4]; 75596f60e37SRussell King unsigned i; 75696f60e37SRussell King 757f4510a27SMatt Roper i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs, 75896f60e37SRussell King dcrtc->interlaced); 75996f60e37SRussell King armada_reg_queue_end(regs, i); 76096f60e37SRussell King 76196f60e37SRussell King /* Wait for pending flips to complete */ 7624b5dda82SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 7634b5dda82SRussell King MAX_SCHEDULE_TIMEOUT); 76496f60e37SRussell King 76596f60e37SRussell King /* Take a reference to the new fb as we're using it */ 766a52ff2a5SHaneen Mohammed drm_framebuffer_get(crtc->primary->fb); 76796f60e37SRussell King 76896f60e37SRussell King /* Update the base in the CRTC */ 76996f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 77096f60e37SRussell King 77196f60e37SRussell King /* Drop our previously held reference */ 77296f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 77396f60e37SRussell King 77496f60e37SRussell King return 0; 77596f60e37SRussell King } 77696f60e37SRussell King 77796f60e37SRussell King /* The mode_config.mutex will be held for this call */ 77896f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc) 77996f60e37SRussell King { 78096f60e37SRussell King armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); 78128b30433SRussell King 78228b30433SRussell King /* Disable our primary plane when we disable the CRTC. */ 78328b30433SRussell King crtc->primary->funcs->disable_plane(crtc->primary, NULL); 78496f60e37SRussell King } 78596f60e37SRussell King 78696f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 78796f60e37SRussell King .dpms = armada_drm_crtc_dpms, 78896f60e37SRussell King .prepare = armada_drm_crtc_prepare, 78996f60e37SRussell King .commit = armada_drm_crtc_commit, 79096f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 79196f60e37SRussell King .mode_set = armada_drm_crtc_mode_set, 79296f60e37SRussell King .mode_set_base = armada_drm_crtc_mode_set_base, 79396f60e37SRussell King .disable = armada_drm_crtc_disable, 79496f60e37SRussell King }; 79596f60e37SRussell King 796662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 797662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 798662af0d8SRussell King { 799662af0d8SRussell King uint32_t addr; 800662af0d8SRussell King unsigned y; 801662af0d8SRussell King 802662af0d8SRussell King addr = SRAM_HWC32_RAM1; 803662af0d8SRussell King for (y = 0; y < height; y++) { 804662af0d8SRussell King uint32_t *p = &pix[y * stride]; 805662af0d8SRussell King unsigned x; 806662af0d8SRussell King 807662af0d8SRussell King for (x = 0; x < width; x++, p++) { 808662af0d8SRussell King uint32_t val = *p; 809662af0d8SRussell King 810662af0d8SRussell King val = (val & 0xff00ff00) | 811662af0d8SRussell King (val & 0x000000ff) << 16 | 812662af0d8SRussell King (val & 0x00ff0000) >> 16; 813662af0d8SRussell King 814662af0d8SRussell King writel_relaxed(val, 815662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 816662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 817662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 818c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 819662af0d8SRussell King addr += 1; 820662af0d8SRussell King if ((addr & 0x00ff) == 0) 821662af0d8SRussell King addr += 0xf00; 822662af0d8SRussell King if ((addr & 0x30ff) == 0) 823662af0d8SRussell King addr = SRAM_HWC32_RAM2; 824662af0d8SRussell King } 825662af0d8SRussell King } 826662af0d8SRussell King } 827662af0d8SRussell King 828662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 829662af0d8SRussell King { 830662af0d8SRussell King unsigned addr; 831662af0d8SRussell King 832662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 833662af0d8SRussell King /* write the default value */ 834662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 835662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 836662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 837662af0d8SRussell King } 838662af0d8SRussell King } 839662af0d8SRussell King 840662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 841662af0d8SRussell King { 842662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 843662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 844662af0d8SRussell King uint32_t para1; 845662af0d8SRussell King 846662af0d8SRussell King /* 847662af0d8SRussell King * Calculate the visible width and height of the cursor, 848662af0d8SRussell King * screen position, and the position in the cursor bitmap. 849662af0d8SRussell King */ 850662af0d8SRussell King if (dcrtc->cursor_x < 0) { 851662af0d8SRussell King xoff = -dcrtc->cursor_x; 852662af0d8SRussell King xscr = 0; 853662af0d8SRussell King w -= min(xoff, w); 854662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 855662af0d8SRussell King xoff = 0; 856662af0d8SRussell King xscr = dcrtc->cursor_x; 857662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 858662af0d8SRussell King } else { 859662af0d8SRussell King xoff = 0; 860662af0d8SRussell King xscr = dcrtc->cursor_x; 861662af0d8SRussell King } 862662af0d8SRussell King 863662af0d8SRussell King if (dcrtc->cursor_y < 0) { 864662af0d8SRussell King yoff = -dcrtc->cursor_y; 865662af0d8SRussell King yscr = 0; 866662af0d8SRussell King h -= min(yoff, h); 867662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 868662af0d8SRussell King yoff = 0; 869662af0d8SRussell King yscr = dcrtc->cursor_y; 870662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 871662af0d8SRussell King } else { 872662af0d8SRussell King yoff = 0; 873662af0d8SRussell King yscr = dcrtc->cursor_y; 874662af0d8SRussell King } 875662af0d8SRussell King 876662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 877662af0d8SRussell King s = dcrtc->cursor_w; 878662af0d8SRussell King if (dcrtc->interlaced) { 879662af0d8SRussell King s *= 2; 880662af0d8SRussell King yscr /= 2; 881662af0d8SRussell King h /= 2; 882662af0d8SRussell King } 883662af0d8SRussell King 884662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 885662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 886662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 887662af0d8SRussell King dcrtc->cursor_update = false; 888662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 889662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 890662af0d8SRussell King return 0; 891662af0d8SRussell King } 892662af0d8SRussell King 893214612f9SRussell King spin_lock_irq(&dcrtc->irq_lock); 894662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 895662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 896662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 897214612f9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 898662af0d8SRussell King 899662af0d8SRussell King /* 900662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 901662af0d8SRussell King * We must also reload the cursor data as well. 902662af0d8SRussell King */ 903662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 904662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 905662af0d8SRussell King reload = true; 906662af0d8SRussell King } 907662af0d8SRussell King 908662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 909662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 910662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 911662af0d8SRussell King dcrtc->cursor_update = false; 912662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 913662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 914662af0d8SRussell King reload = true; 915662af0d8SRussell King } 916662af0d8SRussell King if (reload) { 917662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 918662af0d8SRussell King uint32_t *pix; 919662af0d8SRussell King /* Set the top-left corner of the cursor image */ 920662af0d8SRussell King pix = obj->addr; 921662af0d8SRussell King pix += yoff * s + xoff; 922662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 923662af0d8SRussell King } 924662af0d8SRussell King 925662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 926662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 927662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 928662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 929662af0d8SRussell King dcrtc->cursor_update = true; 930662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 931662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 932662af0d8SRussell King 933662af0d8SRussell King return 0; 934662af0d8SRussell King } 935662af0d8SRussell King 936662af0d8SRussell King static void cursor_update(void *data) 937662af0d8SRussell King { 938662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 939662af0d8SRussell King } 940662af0d8SRussell King 941662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 942662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 943662af0d8SRussell King { 944662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 945662af0d8SRussell King struct armada_gem_object *obj = NULL; 946662af0d8SRussell King int ret; 947662af0d8SRussell King 948662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 94942e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 950662af0d8SRussell King return -ENXIO; 951662af0d8SRussell King 952662af0d8SRussell King if (handle && w > 0 && h > 0) { 953662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 954662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 955662af0d8SRussell King return -ENOMEM; 956662af0d8SRussell King 957a8ad0bd8SChris Wilson obj = armada_gem_object_lookup(file, handle); 958662af0d8SRussell King if (!obj) 959662af0d8SRussell King return -ENOENT; 960662af0d8SRussell King 961662af0d8SRussell King /* Must be a kernel-mapped object */ 962662af0d8SRussell King if (!obj->addr) { 9634c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 964662af0d8SRussell King return -EINVAL; 965662af0d8SRussell King } 966662af0d8SRussell King 967662af0d8SRussell King if (obj->obj.size < w * h * 4) { 968662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 9694c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 970662af0d8SRussell King return -ENOMEM; 971662af0d8SRussell King } 972662af0d8SRussell King } 973662af0d8SRussell King 974662af0d8SRussell King if (dcrtc->cursor_obj) { 975662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 976662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 9774c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 978662af0d8SRussell King } 979662af0d8SRussell King dcrtc->cursor_obj = obj; 980662af0d8SRussell King dcrtc->cursor_w = w; 981662af0d8SRussell King dcrtc->cursor_h = h; 982662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 983662af0d8SRussell King if (obj) { 984662af0d8SRussell King obj->update_data = dcrtc; 985662af0d8SRussell King obj->update = cursor_update; 986662af0d8SRussell King } 987662af0d8SRussell King 988662af0d8SRussell King return ret; 989662af0d8SRussell King } 990662af0d8SRussell King 991662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 992662af0d8SRussell King { 993662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 994662af0d8SRussell King int ret; 995662af0d8SRussell King 996662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 99742e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 998662af0d8SRussell King return -EFAULT; 999662af0d8SRussell King 1000662af0d8SRussell King dcrtc->cursor_x = x; 1001662af0d8SRussell King dcrtc->cursor_y = y; 1002662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 1003662af0d8SRussell King 1004662af0d8SRussell King return ret; 1005662af0d8SRussell King } 1006662af0d8SRussell King 100796f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 100896f60e37SRussell King { 100996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 101096f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 101196f60e37SRussell King 1012662af0d8SRussell King if (dcrtc->cursor_obj) 10134c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 1014662af0d8SRussell King 101596f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 101696f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 101796f60e37SRussell King 101896f60e37SRussell King if (!IS_ERR(dcrtc->clk)) 101996f60e37SRussell King clk_disable_unprepare(dcrtc->clk); 102096f60e37SRussell King 1021e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 1022e5d9ddfbSRussell King 10239611cb93SRussell King of_node_put(dcrtc->crtc.port); 10249611cb93SRussell King 102596f60e37SRussell King kfree(dcrtc); 102696f60e37SRussell King } 102796f60e37SRussell King 102896f60e37SRussell King /* 102996f60e37SRussell King * The mode_config lock is held here, to prevent races between this 103096f60e37SRussell King * and a mode_set. 103196f60e37SRussell King */ 103296f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc, 103341292b1fSDaniel Vetter struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags, 103441292b1fSDaniel Vetter struct drm_modeset_acquire_ctx *ctx) 103596f60e37SRussell King { 103696f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 1037eaa66279SRussell King struct armada_plane_work *work; 103896f60e37SRussell King unsigned i; 103996f60e37SRussell King int ret; 104096f60e37SRussell King 1041eaa66279SRussell King work = armada_drm_crtc_alloc_plane_work(dcrtc->crtc.primary); 104296f60e37SRussell King if (!work) 104396f60e37SRussell King return -ENOMEM; 104496f60e37SRussell King 104596f60e37SRussell King work->event = event; 1046f4510a27SMatt Roper work->old_fb = dcrtc->crtc.primary->fb; 104796f60e37SRussell King 104896f60e37SRussell King i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs, 104996f60e37SRussell King dcrtc->interlaced); 105096f60e37SRussell King armada_reg_queue_end(work->regs, i); 105196f60e37SRussell King 105296f60e37SRussell King /* 1053c5488307SRussell King * Ensure that we hold a reference on the new framebuffer. 1054c5488307SRussell King * This has to match the behaviour in mode_set. 105596f60e37SRussell King */ 1056a52ff2a5SHaneen Mohammed drm_framebuffer_get(fb); 105796f60e37SRussell King 1058eaa66279SRussell King ret = armada_drm_plane_work_queue(dcrtc, work); 105996f60e37SRussell King if (ret) { 1060c5488307SRussell King /* Undo our reference above */ 1061a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 106296f60e37SRussell King kfree(work); 106396f60e37SRussell King return ret; 106496f60e37SRussell King } 106596f60e37SRussell King 106696f60e37SRussell King /* 106796f60e37SRussell King * Finally, if the display is blanked, we won't receive an 106896f60e37SRussell King * interrupt, so complete it now. 106996f60e37SRussell King */ 10704b5dda82SRussell King if (dpms_blanked(dcrtc->dpms)) 1071ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 107296f60e37SRussell King 107396f60e37SRussell King return 0; 107496f60e37SRussell King } 107596f60e37SRussell King 107696f60e37SRussell King static int 107796f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc, 107896f60e37SRussell King struct drm_property *property, uint64_t val) 107996f60e37SRussell King { 108096f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 108196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 108296f60e37SRussell King bool update_csc = false; 108396f60e37SRussell King 108496f60e37SRussell King if (property == priv->csc_yuv_prop) { 108596f60e37SRussell King dcrtc->csc_yuv_mode = val; 108696f60e37SRussell King update_csc = true; 108796f60e37SRussell King } else if (property == priv->csc_rgb_prop) { 108896f60e37SRussell King dcrtc->csc_rgb_mode = val; 108996f60e37SRussell King update_csc = true; 109096f60e37SRussell King } 109196f60e37SRussell King 109296f60e37SRussell King if (update_csc) { 109396f60e37SRussell King uint32_t val; 109496f60e37SRussell King 109596f60e37SRussell King val = dcrtc->spu_iopad_ctrl | 109696f60e37SRussell King armada_drm_crtc_calculate_csc(dcrtc); 109796f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL); 109896f60e37SRussell King } 109996f60e37SRussell King 110096f60e37SRussell King return 0; 110196f60e37SRussell King } 110296f60e37SRussell King 11035922a7d0SShawn Guo /* These are called under the vbl_lock. */ 11045922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc) 11055922a7d0SShawn Guo { 11065922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 110792298c1cSRussell King unsigned long flags; 11085922a7d0SShawn Guo 110992298c1cSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 11105922a7d0SShawn Guo armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA); 111192298c1cSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 11125922a7d0SShawn Guo return 0; 11135922a7d0SShawn Guo } 11145922a7d0SShawn Guo 11155922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc) 11165922a7d0SShawn Guo { 11175922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 111892298c1cSRussell King unsigned long flags; 11195922a7d0SShawn Guo 112092298c1cSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 11215922a7d0SShawn Guo armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA); 112292298c1cSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 11235922a7d0SShawn Guo } 11245922a7d0SShawn Guo 1125a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = { 1126662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 1127662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 112896f60e37SRussell King .destroy = armada_drm_crtc_destroy, 112996f60e37SRussell King .set_config = drm_crtc_helper_set_config, 113096f60e37SRussell King .page_flip = armada_drm_crtc_page_flip, 113196f60e37SRussell King .set_property = armada_drm_crtc_set_property, 11325922a7d0SShawn Guo .enable_vblank = armada_drm_crtc_enable_vblank, 11335922a7d0SShawn Guo .disable_vblank = armada_drm_crtc_disable_vblank, 113496f60e37SRussell King }; 113596f60e37SRussell King 1136950bc137SRussell King static void armada_drm_primary_update_state(struct drm_plane_state *state, 1137950bc137SRussell King struct armada_regs *regs) 1138950bc137SRussell King { 1139950bc137SRussell King struct armada_plane *dplane = drm_to_armada_plane(state->plane); 1140950bc137SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(state->crtc); 1141950bc137SRussell King struct armada_framebuffer *dfb = drm_fb_to_armada_fb(state->fb); 1142950bc137SRussell King bool was_disabled; 1143950bc137SRussell King unsigned int idx = 0; 1144950bc137SRussell King u32 val; 1145950bc137SRussell King 1146950bc137SRussell King val = CFG_GRA_FMT(dfb->fmt) | CFG_GRA_MOD(dfb->mod); 1147950bc137SRussell King if (dfb->fmt > CFG_420) 1148950bc137SRussell King val |= CFG_PALETTE_ENA; 1149950bc137SRussell King if (state->visible) 1150950bc137SRussell King val |= CFG_GRA_ENA; 1151950bc137SRussell King if (drm_rect_width(&state->src) >> 16 != drm_rect_width(&state->dst)) 1152950bc137SRussell King val |= CFG_GRA_HSMOOTH; 1153950bc137SRussell King 1154950bc137SRussell King was_disabled = !(dplane->state.ctrl0 & CFG_GRA_ENA); 1155950bc137SRussell King if (was_disabled) 1156950bc137SRussell King armada_reg_queue_mod(regs, idx, 1157950bc137SRussell King 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1); 1158950bc137SRussell King 1159950bc137SRussell King dplane->state.ctrl0 = val; 11600239520eSRussell King dplane->state.src_hw = armada_rect_hw_fp(&state->src); 11610239520eSRussell King dplane->state.dst_hw = armada_rect_hw(&state->dst); 11620239520eSRussell King dplane->state.dst_yx = armada_rect_yx(&state->dst); 1163950bc137SRussell King 1164950bc137SRussell King armada_drm_gra_plane_regs(regs + idx, &dfb->fb, &dplane->state, 1165950bc137SRussell King state->src.x1 >> 16, state->src.y1 >> 16, 1166950bc137SRussell King dcrtc->interlaced); 1167950bc137SRussell King 1168950bc137SRussell King dplane->state.vsync_update = !was_disabled; 1169950bc137SRussell King dplane->state.changed = true; 1170950bc137SRussell King } 1171950bc137SRussell King 1172950bc137SRussell King static int armada_drm_primary_update(struct drm_plane *plane, 1173950bc137SRussell King struct drm_crtc *crtc, struct drm_framebuffer *fb, 1174950bc137SRussell King int crtc_x, int crtc_y, unsigned int crtc_w, unsigned int crtc_h, 1175950bc137SRussell King uint32_t src_x, uint32_t src_y, uint32_t src_w, uint32_t src_h, 1176950bc137SRussell King struct drm_modeset_acquire_ctx *ctx) 1177950bc137SRussell King { 1178950bc137SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 1179950bc137SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 1180950bc137SRussell King struct armada_plane_work *work; 1181950bc137SRussell King struct drm_plane_state state = { 1182950bc137SRussell King .plane = plane, 1183950bc137SRussell King .crtc = crtc, 1184950bc137SRussell King .fb = fb, 1185950bc137SRussell King .src_x = src_x, 1186950bc137SRussell King .src_y = src_y, 1187950bc137SRussell King .src_w = src_w, 1188950bc137SRussell King .src_h = src_h, 1189950bc137SRussell King .crtc_x = crtc_x, 1190950bc137SRussell King .crtc_y = crtc_y, 1191950bc137SRussell King .crtc_w = crtc_w, 1192950bc137SRussell King .crtc_h = crtc_h, 1193950bc137SRussell King .rotation = DRM_MODE_ROTATE_0, 1194950bc137SRussell King }; 119557270b81SVille Syrjälä struct drm_crtc_state crtc_state = { 119657270b81SVille Syrjälä .crtc = crtc, 119757270b81SVille Syrjälä .enable = crtc->enabled, 119881af63a4SVille Syrjälä .mode = crtc->mode, 119957270b81SVille Syrjälä }; 1200950bc137SRussell King int ret; 1201950bc137SRussell King 120281af63a4SVille Syrjälä ret = drm_atomic_helper_check_plane_state(&state, &crtc_state, 0, 1203bcd21a47SDave Airlie INT_MAX, true, false); 1204950bc137SRussell King if (ret) 1205950bc137SRussell King return ret; 1206950bc137SRussell King 1207950bc137SRussell King work = &dplane->works[dplane->next_work]; 1208950bc137SRussell King work->fn = armada_drm_crtc_complete_frame_work; 1209950bc137SRussell King 1210950bc137SRussell King if (plane->fb != fb) { 1211950bc137SRussell King /* 1212950bc137SRussell King * Take a reference on the new framebuffer - we want to 1213950bc137SRussell King * hold on to it while the hardware is displaying it. 1214950bc137SRussell King */ 1215950bc137SRussell King drm_framebuffer_reference(fb); 1216950bc137SRussell King 1217950bc137SRussell King work->old_fb = plane->fb; 1218950bc137SRussell King } else { 1219950bc137SRussell King work->old_fb = NULL; 1220950bc137SRussell King } 1221950bc137SRussell King 1222950bc137SRussell King armada_drm_primary_update_state(&state, work->regs); 1223950bc137SRussell King 1224950bc137SRussell King if (!dplane->state.changed) 1225950bc137SRussell King return 0; 1226950bc137SRussell King 1227950bc137SRussell King /* Wait for pending work to complete */ 1228950bc137SRussell King if (armada_drm_plane_work_wait(dplane, HZ / 10) == 0) 1229950bc137SRussell King armada_drm_plane_work_cancel(dcrtc, dplane); 1230950bc137SRussell King 1231950bc137SRussell King if (!dplane->state.vsync_update) { 1232950bc137SRussell King work->fn(dcrtc, work); 1233950bc137SRussell King if (work->old_fb) 1234950bc137SRussell King drm_framebuffer_unreference(work->old_fb); 1235950bc137SRussell King return 0; 1236950bc137SRussell King } 1237950bc137SRussell King 1238950bc137SRussell King /* Queue it for update on the next interrupt if we are enabled */ 1239950bc137SRussell King ret = armada_drm_plane_work_queue(dcrtc, work); 1240950bc137SRussell King if (ret) { 1241950bc137SRussell King work->fn(dcrtc, work); 1242950bc137SRussell King if (work->old_fb) 1243950bc137SRussell King drm_framebuffer_unreference(work->old_fb); 1244950bc137SRussell King } 1245950bc137SRussell King 1246950bc137SRussell King dplane->next_work = !dplane->next_work; 1247950bc137SRussell King 1248950bc137SRussell King return 0; 1249950bc137SRussell King } 1250950bc137SRussell King 1251f1f1bffcSRussell King int armada_drm_plane_disable(struct drm_plane *plane, 1252f1f1bffcSRussell King struct drm_modeset_acquire_ctx *ctx) 125328b30433SRussell King { 125428b30433SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 1255f1f1bffcSRussell King struct armada_crtc *dcrtc; 1256890ca8dfSRussell King struct armada_plane_work *work; 1257890ca8dfSRussell King unsigned int idx = 0; 1258d76dcc72SRussell King u32 sram_para1, enable_mask; 125928b30433SRussell King 1260f1f1bffcSRussell King if (!plane->crtc) 1261f1f1bffcSRussell King return 0; 1262f1f1bffcSRussell King 126328b30433SRussell King /* 1264890ca8dfSRussell King * Arrange to power down most RAMs and FIFOs if this is the primary 1265890ca8dfSRussell King * plane, otherwise just the YUV FIFOs for the overlay plane. 126628b30433SRussell King */ 126728b30433SRussell King if (plane->type == DRM_PLANE_TYPE_PRIMARY) { 126828b30433SRussell King sram_para1 = CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 126928b30433SRussell King CFG_PDWN32x32 | CFG_PDWN64x66; 1270d76dcc72SRussell King enable_mask = CFG_GRA_ENA; 127128b30433SRussell King } else { 127228b30433SRussell King sram_para1 = CFG_PDWN16x66 | CFG_PDWN32x66; 1273d76dcc72SRussell King enable_mask = CFG_DMA_ENA; 127428b30433SRussell King } 127528b30433SRussell King 1276d76dcc72SRussell King dplane->state.ctrl0 &= ~enable_mask; 1277d76dcc72SRussell King 1278f1f1bffcSRussell King dcrtc = drm_to_armada_crtc(plane->crtc); 1279f1f1bffcSRussell King 1280890ca8dfSRussell King /* 1281890ca8dfSRussell King * Try to disable the plane and drop our ref on the framebuffer 1282890ca8dfSRussell King * at the next frame update. If we fail for any reason, disable 1283890ca8dfSRussell King * the plane immediately. 1284890ca8dfSRussell King */ 1285890ca8dfSRussell King work = &dplane->works[dplane->next_work]; 1286890ca8dfSRussell King work->fn = armada_drm_crtc_complete_disable_work; 1287890ca8dfSRussell King work->cancel = armada_drm_crtc_complete_disable_work; 1288890ca8dfSRussell King work->old_fb = plane->fb; 1289890ca8dfSRussell King 1290890ca8dfSRussell King armada_reg_queue_mod(work->regs, idx, 1291890ca8dfSRussell King 0, enable_mask, LCD_SPU_DMA_CTRL0); 1292890ca8dfSRussell King armada_reg_queue_mod(work->regs, idx, 1293890ca8dfSRussell King sram_para1, 0, LCD_SPU_SRAM_PARA1); 1294890ca8dfSRussell King armada_reg_queue_end(work->regs, idx); 1295890ca8dfSRussell King 129628b30433SRussell King /* Wait for any preceding work to complete, but don't wedge */ 129728b30433SRussell King if (WARN_ON(!armada_drm_plane_work_wait(dplane, HZ))) 129828b30433SRussell King armada_drm_plane_work_cancel(dcrtc, dplane); 129928b30433SRussell King 1300890ca8dfSRussell King if (armada_drm_plane_work_queue(dcrtc, work)) { 1301890ca8dfSRussell King work->fn(dcrtc, work); 1302890ca8dfSRussell King if (work->old_fb) 1303890ca8dfSRussell King drm_framebuffer_unreference(work->old_fb); 1304890ca8dfSRussell King } 1305890ca8dfSRussell King 1306890ca8dfSRussell King dplane->next_work = !dplane->next_work; 130728b30433SRussell King 130828b30433SRussell King return 0; 130928b30433SRussell King } 131028b30433SRussell King 1311de32301bSRussell King static const struct drm_plane_funcs armada_primary_plane_funcs = { 1312950bc137SRussell King .update_plane = armada_drm_primary_update, 1313f1f1bffcSRussell King .disable_plane = armada_drm_plane_disable, 1314de32301bSRussell King .destroy = drm_primary_helper_destroy, 1315de32301bSRussell King }; 1316de32301bSRussell King 13175740d27fSRussell King int armada_drm_plane_init(struct armada_plane *plane) 13185740d27fSRussell King { 1319d924155dSRussell King unsigned int i; 1320d924155dSRussell King 1321d924155dSRussell King for (i = 0; i < ARRAY_SIZE(plane->works); i++) 1322d924155dSRussell King plane->works[i].plane = &plane->base; 1323d924155dSRussell King 13245740d27fSRussell King init_waitqueue_head(&plane->frame_wait); 13255740d27fSRussell King 13265740d27fSRussell King return 0; 13275740d27fSRussell King } 13285740d27fSRussell King 1329aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = { 133096f60e37SRussell King { CSC_AUTO, "Auto" }, 133196f60e37SRussell King { CSC_YUV_CCIR601, "CCIR601" }, 133296f60e37SRussell King { CSC_YUV_CCIR709, "CCIR709" }, 133396f60e37SRussell King }; 133496f60e37SRussell King 1335aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = { 133696f60e37SRussell King { CSC_AUTO, "Auto" }, 133796f60e37SRussell King { CSC_RGB_COMPUTER, "Computer system" }, 133896f60e37SRussell King { CSC_RGB_STUDIO, "Studio" }, 133996f60e37SRussell King }; 134096f60e37SRussell King 134196f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev) 134296f60e37SRussell King { 134396f60e37SRussell King struct armada_private *priv = dev->dev_private; 134496f60e37SRussell King 134596f60e37SRussell King if (priv->csc_yuv_prop) 134696f60e37SRussell King return 0; 134796f60e37SRussell King 134896f60e37SRussell King priv->csc_yuv_prop = drm_property_create_enum(dev, 0, 134996f60e37SRussell King "CSC_YUV", armada_drm_csc_yuv_enum_list, 135096f60e37SRussell King ARRAY_SIZE(armada_drm_csc_yuv_enum_list)); 135196f60e37SRussell King priv->csc_rgb_prop = drm_property_create_enum(dev, 0, 135296f60e37SRussell King "CSC_RGB", armada_drm_csc_rgb_enum_list, 135396f60e37SRussell King ARRAY_SIZE(armada_drm_csc_rgb_enum_list)); 135496f60e37SRussell King 135596f60e37SRussell King if (!priv->csc_yuv_prop || !priv->csc_rgb_prop) 135696f60e37SRussell King return -ENOMEM; 135796f60e37SRussell King 135896f60e37SRussell King return 0; 135996f60e37SRussell King } 136096f60e37SRussell King 13610fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 13629611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 13639611cb93SRussell King struct device_node *port) 136496f60e37SRussell King { 1365d8c96083SRussell King struct armada_private *priv = drm->dev_private; 136696f60e37SRussell King struct armada_crtc *dcrtc; 1367de32301bSRussell King struct armada_plane *primary; 136896f60e37SRussell King void __iomem *base; 136996f60e37SRussell King int ret; 137096f60e37SRussell King 1371d8c96083SRussell King ret = armada_drm_crtc_create_properties(drm); 137296f60e37SRussell King if (ret) 137396f60e37SRussell King return ret; 137496f60e37SRussell King 1375a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 1376c9d53c0fSJingoo Han if (IS_ERR(base)) 1377c9d53c0fSJingoo Han return PTR_ERR(base); 137896f60e37SRussell King 137996f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 138096f60e37SRussell King if (!dcrtc) { 138196f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 138296f60e37SRussell King return -ENOMEM; 138396f60e37SRussell King } 138496f60e37SRussell King 1385d8c96083SRussell King if (dev != drm->dev) 1386d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 1387d8c96083SRussell King 138842e62ba7SRussell King dcrtc->variant = variant; 138996f60e37SRussell King dcrtc->base = base; 1390d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 139196f60e37SRussell King dcrtc->clk = ERR_PTR(-EINVAL); 139296f60e37SRussell King dcrtc->csc_yuv_mode = CSC_AUTO; 139396f60e37SRussell King dcrtc->csc_rgb_mode = CSC_AUTO; 139496f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 139596f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 139696f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 139796f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 139896f60e37SRussell King 139996f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 140096f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 140196f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 140296f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 140396f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 140496f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 140596f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 140696f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 140796f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 140896f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 1409e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 141092298c1cSRussell King readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 1411e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 141296f60e37SRussell King 1413e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 1414e5d9ddfbSRussell King dcrtc); 141533cd3c07SRussell King if (ret < 0) 141633cd3c07SRussell King goto err_crtc; 141796f60e37SRussell King 141842e62ba7SRussell King if (dcrtc->variant->init) { 1419d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 142033cd3c07SRussell King if (ret) 142133cd3c07SRussell King goto err_crtc; 142296f60e37SRussell King } 142396f60e37SRussell King 142496f60e37SRussell King /* Ensure AXI pipeline is enabled */ 142596f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 142696f60e37SRussell King 142796f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 142896f60e37SRussell King 14299611cb93SRussell King dcrtc->crtc.port = port; 14301c914cecSRussell King 1431de32301bSRussell King primary = kzalloc(sizeof(*primary), GFP_KERNEL); 143233cd3c07SRussell King if (!primary) { 143333cd3c07SRussell King ret = -ENOMEM; 143433cd3c07SRussell King goto err_crtc; 143533cd3c07SRussell King } 14361c914cecSRussell King 14375740d27fSRussell King ret = armada_drm_plane_init(primary); 14385740d27fSRussell King if (ret) { 14395740d27fSRussell King kfree(primary); 144033cd3c07SRussell King goto err_crtc; 14415740d27fSRussell King } 14425740d27fSRussell King 1443de32301bSRussell King ret = drm_universal_plane_init(drm, &primary->base, 0, 1444de32301bSRussell King &armada_primary_plane_funcs, 1445de32301bSRussell King armada_primary_formats, 1446de32301bSRussell King ARRAY_SIZE(armada_primary_formats), 1447e6fc3b68SBen Widawsky NULL, 1448b0b3b795SVille Syrjälä DRM_PLANE_TYPE_PRIMARY, NULL); 1449de32301bSRussell King if (ret) { 1450de32301bSRussell King kfree(primary); 145133cd3c07SRussell King goto err_crtc; 1452de32301bSRussell King } 1453de32301bSRussell King 1454de32301bSRussell King ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL, 1455f9882876SVille Syrjälä &armada_crtc_funcs, NULL); 14561c914cecSRussell King if (ret) 14571c914cecSRussell King goto err_crtc_init; 14581c914cecSRussell King 145996f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 146096f60e37SRussell King 146196f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop, 146296f60e37SRussell King dcrtc->csc_yuv_mode); 146396f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop, 146496f60e37SRussell King dcrtc->csc_rgb_mode); 146596f60e37SRussell King 1466d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 14671c914cecSRussell King 14681c914cecSRussell King err_crtc_init: 1469de32301bSRussell King primary->base.funcs->destroy(&primary->base); 147033cd3c07SRussell King err_crtc: 147133cd3c07SRussell King kfree(dcrtc); 147233cd3c07SRussell King 14731c914cecSRussell King return ret; 147496f60e37SRussell King } 1475d8c96083SRussell King 1476d8c96083SRussell King static int 1477d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 1478d8c96083SRussell King { 1479d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 1480d8c96083SRussell King struct drm_device *drm = data; 1481d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1482d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 1483d8c96083SRussell King const struct armada_variant *variant; 14849611cb93SRussell King struct device_node *port = NULL; 1485d8c96083SRussell King 1486d8c96083SRussell King if (irq < 0) 1487d8c96083SRussell King return irq; 1488d8c96083SRussell King 1489d8c96083SRussell King if (!dev->of_node) { 1490d8c96083SRussell King const struct platform_device_id *id; 1491d8c96083SRussell King 1492d8c96083SRussell King id = platform_get_device_id(pdev); 1493d8c96083SRussell King if (!id) 1494d8c96083SRussell King return -ENXIO; 1495d8c96083SRussell King 1496d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 1497d8c96083SRussell King } else { 1498d8c96083SRussell King const struct of_device_id *match; 14999611cb93SRussell King struct device_node *np, *parent = dev->of_node; 1500d8c96083SRussell King 1501d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 1502d8c96083SRussell King if (!match) 1503d8c96083SRussell King return -ENXIO; 1504d8c96083SRussell King 15059611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 15069611cb93SRussell King if (np) 15079611cb93SRussell King parent = np; 15089611cb93SRussell King port = of_get_child_by_name(parent, "port"); 15099611cb93SRussell King of_node_put(np); 15109611cb93SRussell King if (!port) { 15114bf99144SRob Herring dev_err(dev, "no port node found in %pOF\n", parent); 15129611cb93SRussell King return -ENXIO; 15139611cb93SRussell King } 15149611cb93SRussell King 1515d8c96083SRussell King variant = match->data; 1516d8c96083SRussell King } 1517d8c96083SRussell King 15189611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1519d8c96083SRussell King } 1520d8c96083SRussell King 1521d8c96083SRussell King static void 1522d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1523d8c96083SRussell King { 1524d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1525d8c96083SRussell King 1526d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 1527d8c96083SRussell King } 1528d8c96083SRussell King 1529d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 1530d8c96083SRussell King .bind = armada_lcd_bind, 1531d8c96083SRussell King .unbind = armada_lcd_unbind, 1532d8c96083SRussell King }; 1533d8c96083SRussell King 1534d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 1535d8c96083SRussell King { 1536d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 1537d8c96083SRussell King } 1538d8c96083SRussell King 1539d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 1540d8c96083SRussell King { 1541d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 1542d8c96083SRussell King return 0; 1543d8c96083SRussell King } 1544d8c96083SRussell King 154585909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = { 1546d8c96083SRussell King { 1547d8c96083SRussell King .compatible = "marvell,dove-lcd", 1548d8c96083SRussell King .data = &armada510_ops, 1549d8c96083SRussell King }, 1550d8c96083SRussell King {} 1551d8c96083SRussell King }; 1552d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1553d8c96083SRussell King 1554d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 1555d8c96083SRussell King { 1556d8c96083SRussell King .name = "armada-lcd", 1557d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1558d8c96083SRussell King }, { 1559d8c96083SRussell King .name = "armada-510-lcd", 1560d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1561d8c96083SRussell King }, 1562d8c96083SRussell King { }, 1563d8c96083SRussell King }; 1564d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1565d8c96083SRussell King 1566d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 1567d8c96083SRussell King .probe = armada_lcd_probe, 1568d8c96083SRussell King .remove = armada_lcd_remove, 1569d8c96083SRussell King .driver = { 1570d8c96083SRussell King .name = "armada-lcd", 1571d8c96083SRussell King .owner = THIS_MODULE, 1572d8c96083SRussell King .of_match_table = armada_lcd_of_match, 1573d8c96083SRussell King }, 1574d8c96083SRussell King .id_table = armada_lcd_platform_ids, 1575d8c96083SRussell King }; 1576