196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 14de503ddfSRussell King #include <drm/drm_atomic.h> 15fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h> 163cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 17bcd21a47SDave Airlie #include <drm/drm_atomic_helper.h> 1896f60e37SRussell King #include "armada_crtc.h" 1996f60e37SRussell King #include "armada_drm.h" 2096f60e37SRussell King #include "armada_fb.h" 2196f60e37SRussell King #include "armada_gem.h" 2296f60e37SRussell King #include "armada_hw.h" 23d40af7b1SRussell King #include "armada_plane.h" 24c8a220c6SRussell King #include "armada_trace.h" 2596f60e37SRussell King 2696f60e37SRussell King /* 2796f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 2896f60e37SRussell King * The timing parameters we have from X are: 2996f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 3096f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 3196f60e37SRussell King * Which get translated to: 3296f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 3396f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 3496f60e37SRussell King * 3596f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 3696f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 3796f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 3896f60e37SRussell King * the even frame, the first active line is 584. 3996f60e37SRussell King * 4096f60e37SRussell King * LN: 560 561 562 563 567 568 569 4196f60e37SRussell King * DE: ~~~|____________________________//__________________________ 4296f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 4396f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 4496f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 4596f60e37SRussell King * 4696f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 4796f60e37SRussell King * DE: ~~~|____________________________//__________________________ 4896f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 4996f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 5096f60e37SRussell King * 23 blanking lines 5196f60e37SRussell King * 5296f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 5396f60e37SRussell King * referenced to the top left of the active frame. 5496f60e37SRussell King * 5596f60e37SRussell King * So, translating these to our LCD controller: 5696f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 5796f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 5896f60e37SRussell King * Note: Vsync front porch remains constant! 5996f60e37SRussell King * 6096f60e37SRussell King * if (odd_frame) { 6196f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 6296f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 6396f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 6496f60e37SRussell King * } else { 6596f60e37SRussell King * vtotal = mode->crtc_vtotal; 6696f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 6796f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 6896f60e37SRussell King * } 6996f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 7096f60e37SRussell King * 7196f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 7296f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 7396f60e37SRussell King * 7496f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 7596f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 7696f60e37SRussell King * they occur at the end of the last active line, before the vsync back 7796f60e37SRussell King * porch, which we're reprogramming.) 7896f60e37SRussell King */ 7996f60e37SRussell King 8096f60e37SRussell King void 8196f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 8296f60e37SRussell King { 8396f60e37SRussell King while (regs->offset != ~0) { 8496f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 8596f60e37SRussell King uint32_t val; 8696f60e37SRussell King 8796f60e37SRussell King val = regs->mask; 8896f60e37SRussell King if (val != 0) 8996f60e37SRussell King val &= readl_relaxed(reg); 9096f60e37SRussell King writel_relaxed(val | regs->val, reg); 9196f60e37SRussell King ++regs; 9296f60e37SRussell King } 9396f60e37SRussell King } 9496f60e37SRussell King 95a0f75d24SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc, bool enable) 9696f60e37SRussell King { 9796f60e37SRussell King uint32_t dumb_ctrl; 9896f60e37SRussell King 9996f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 10096f60e37SRussell King 101a0f75d24SRussell King if (enable) 10296f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 10396f60e37SRussell King 10496f60e37SRussell King /* 10596f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 10696f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 10796f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 10896f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 10996f60e37SRussell King */ 110a0f75d24SRussell King if (!enable && (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 11196f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 11296f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 11396f60e37SRussell King } 11496f60e37SRussell King 115155b8290SRussell King armada_updatel(dumb_ctrl, 116155b8290SRussell King ~(CFG_INV_CSYNC | CFG_INV_HSYNC | CFG_INV_VSYNC), 117155b8290SRussell King dcrtc->base + LCD_SPU_DUMB_CTRL); 11896f60e37SRussell King } 11996f60e37SRussell King 120dbb4ca8aSRussell King static void armada_drm_crtc_queue_state_event(struct drm_crtc *crtc) 121dbb4ca8aSRussell King { 122dbb4ca8aSRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 123dbb4ca8aSRussell King struct drm_pending_vblank_event *event; 124dbb4ca8aSRussell King 125dbb4ca8aSRussell King /* If we have an event, we need vblank events enabled */ 126dbb4ca8aSRussell King event = xchg(&crtc->state->event, NULL); 127dbb4ca8aSRussell King if (event) { 128dbb4ca8aSRussell King WARN_ON(drm_crtc_vblank_get(crtc) != 0); 129dbb4ca8aSRussell King dcrtc->event = event; 130dbb4ca8aSRussell King } 131dbb4ca8aSRussell King } 132dbb4ca8aSRussell King 133d0d765deSRussell King static void armada_drm_update_gamma(struct drm_crtc *crtc) 134d0d765deSRussell King { 135d0d765deSRussell King struct drm_property_blob *blob = crtc->state->gamma_lut; 136d0d765deSRussell King void __iomem *base = drm_to_armada_crtc(crtc)->base; 137d0d765deSRussell King int i; 138d0d765deSRussell King 139d0d765deSRussell King if (blob) { 140d0d765deSRussell King struct drm_color_lut *lut = blob->data; 141d0d765deSRussell King 142d0d765deSRussell King armada_updatel(CFG_CSB_256x8, CFG_CSB_256x8 | CFG_PDWN256x8, 143d0d765deSRussell King base + LCD_SPU_SRAM_PARA1); 144d0d765deSRussell King 145d0d765deSRussell King for (i = 0; i < 256; i++) { 146d0d765deSRussell King writel_relaxed(drm_color_lut_extract(lut[i].red, 8), 147d0d765deSRussell King base + LCD_SPU_SRAM_WRDAT); 148d0d765deSRussell King writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_YR, 149d0d765deSRussell King base + LCD_SPU_SRAM_CTRL); 150d0d765deSRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 151d0d765deSRussell King writel_relaxed(drm_color_lut_extract(lut[i].green, 8), 152d0d765deSRussell King base + LCD_SPU_SRAM_WRDAT); 153d0d765deSRussell King writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_UG, 154d0d765deSRussell King base + LCD_SPU_SRAM_CTRL); 155d0d765deSRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 156d0d765deSRussell King writel_relaxed(drm_color_lut_extract(lut[i].blue, 8), 157d0d765deSRussell King base + LCD_SPU_SRAM_WRDAT); 158d0d765deSRussell King writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_VB, 159d0d765deSRussell King base + LCD_SPU_SRAM_CTRL); 160d0d765deSRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 161d0d765deSRussell King } 162d0d765deSRussell King armada_updatel(CFG_GAMMA_ENA, CFG_GAMMA_ENA, 163d0d765deSRussell King base + LCD_SPU_DMA_CTRL0); 164d0d765deSRussell King } else { 165d0d765deSRussell King armada_updatel(0, CFG_GAMMA_ENA, base + LCD_SPU_DMA_CTRL0); 166d0d765deSRussell King armada_updatel(CFG_PDWN256x8, CFG_CSB_256x8 | CFG_PDWN256x8, 167d0d765deSRussell King base + LCD_SPU_SRAM_PARA1); 168d0d765deSRussell King } 169d0d765deSRussell King } 170d0d765deSRussell King 17196f60e37SRussell King /* The mode_config.mutex will be held for this call */ 17296f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 17396f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 17496f60e37SRussell King { 17596f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 17696f60e37SRussell King int ret; 17796f60e37SRussell King 17896f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 17942e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 18096f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 18196f60e37SRussell King return false; 18296f60e37SRussell King 183*f79d7c95SRussell King /* 184*f79d7c95SRussell King * Set CRTC modesetting parameters for the adjusted mode. This is 185*f79d7c95SRussell King * applied after the connectors, bridges, and encoders have fixed up 186*f79d7c95SRussell King * this mode, as described above drm_atomic_helper_check_modeset(). 187*f79d7c95SRussell King */ 188*f79d7c95SRussell King drm_mode_set_crtcinfo(adj, CRTC_INTERLACE_HALVE_V); 189*f79d7c95SRussell King 19096f60e37SRussell King /* Check whether the display mode is possible */ 19142e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 19296f60e37SRussell King if (ret) 19396f60e37SRussell King return false; 19496f60e37SRussell King 19596f60e37SRussell King return true; 19696f60e37SRussell King } 19796f60e37SRussell King 1985922a7d0SShawn Guo /* These are locked by dev->vbl_lock */ 1995922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 2005922a7d0SShawn Guo { 2015922a7d0SShawn Guo if (dcrtc->irq_ena & mask) { 2025922a7d0SShawn Guo dcrtc->irq_ena &= ~mask; 2035922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 2045922a7d0SShawn Guo } 2055922a7d0SShawn Guo } 2065922a7d0SShawn Guo 2075922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 2085922a7d0SShawn Guo { 2095922a7d0SShawn Guo if ((dcrtc->irq_ena & mask) != mask) { 2105922a7d0SShawn Guo dcrtc->irq_ena |= mask; 2115922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 2125922a7d0SShawn Guo if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 2135922a7d0SShawn Guo writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 2145922a7d0SShawn Guo } 2155922a7d0SShawn Guo } 2165922a7d0SShawn Guo 217e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 21896f60e37SRussell King { 219dbb4ca8aSRussell King struct drm_pending_vblank_event *event; 22096f60e37SRussell King void __iomem *base = dcrtc->base; 22196f60e37SRussell King 22296f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 22396f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 22496f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 22596f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 22696f60e37SRussell King 22796f60e37SRussell King if (stat & VSYNC_IRQ) 2280ac28c57SGustavo Padovan drm_crtc_handle_vblank(&dcrtc->crtc); 22996f60e37SRussell King 230a3f6a18fSRussell King spin_lock(&dcrtc->irq_lock); 23196f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 23296f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 23396f60e37SRussell King uint32_t val; 23496f60e37SRussell King 23596f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 23696f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 23796f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 23896f60e37SRussell King 23996f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 24096f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 24196f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 242662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 24396f60e37SRussell King } 244662af0d8SRussell King 2453cb13ac9SRussell King if (stat & dcrtc->irq_ena & DUMB_FRAMEDONE) { 2463cb13ac9SRussell King if (dcrtc->update_pending) { 2473cb13ac9SRussell King armada_drm_crtc_update_regs(dcrtc, dcrtc->regs); 2483cb13ac9SRussell King dcrtc->update_pending = false; 2493cb13ac9SRussell King } 2503cb13ac9SRussell King if (dcrtc->cursor_update) { 251662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 252662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 253662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 254662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 255662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 2563cb13ac9SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | 2573cb13ac9SRussell King CFG_HWC_1BITENA, 258662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 259662af0d8SRussell King dcrtc->cursor_update = false; 2603cb13ac9SRussell King } 261662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 262662af0d8SRussell King } 26396f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 26496f60e37SRussell King 2653cb13ac9SRussell King if (stat & VSYNC_IRQ && !dcrtc->update_pending) { 266dbb4ca8aSRussell King event = xchg(&dcrtc->event, NULL); 267dbb4ca8aSRussell King if (event) { 268dbb4ca8aSRussell King spin_lock(&dcrtc->crtc.dev->event_lock); 269dbb4ca8aSRussell King drm_crtc_send_vblank_event(&dcrtc->crtc, event); 270dbb4ca8aSRussell King spin_unlock(&dcrtc->crtc.dev->event_lock); 271dbb4ca8aSRussell King drm_crtc_vblank_put(&dcrtc->crtc); 272dbb4ca8aSRussell King } 273dbb4ca8aSRussell King } 27496f60e37SRussell King } 27596f60e37SRussell King 276e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 277e5d9ddfbSRussell King { 278e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 279e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 280e5d9ddfbSRussell King 281e5d9ddfbSRussell King /* 28292298c1cSRussell King * Reading the ISR appears to clear bits provided CLEAN_SPU_IRQ_ISR 28392298c1cSRussell King * is set. Writing has some other effect to acknowledge the IRQ - 28492298c1cSRussell King * without this, we only get a single IRQ. 285e5d9ddfbSRussell King */ 286e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 287e5d9ddfbSRussell King 288c8a220c6SRussell King trace_armada_drm_irq(&dcrtc->crtc, stat); 289c8a220c6SRussell King 290e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 291e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 292e5d9ddfbSRussell King 293e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 294e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 295e5d9ddfbSRussell King return IRQ_HANDLED; 296e5d9ddfbSRussell King } 297e5d9ddfbSRussell King return IRQ_NONE; 298e5d9ddfbSRussell King } 299e5d9ddfbSRussell King 30096f60e37SRussell King /* The mode_config.mutex will be held for this call */ 301c36045e1SRussell King static void armada_drm_crtc_mode_set_nofb(struct drm_crtc *crtc) 30296f60e37SRussell King { 303c36045e1SRussell King struct drm_display_mode *adj = &crtc->state->adjusted_mode; 30496f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 30596f60e37SRussell King struct armada_regs regs[17]; 30696f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 30796f60e37SRussell King unsigned long flags; 30896f60e37SRussell King unsigned i; 309c36045e1SRussell King bool interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 31096f60e37SRussell King 31137af35c7SRussell King i = 0; 31296f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 31396f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 31496f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 31596f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 31696f60e37SRussell King 317a61c3922SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s] mode " DRM_MODE_FMT "\n", 3180ed833baSShayenne Moura crtc->base.id, crtc->name, DRM_MODE_ARG(adj)); 319a61c3922SRussell King DRM_DEBUG_KMS("lm %d rm %d tm %d bm %d\n", lm, rm, tm, bm); 32096f60e37SRussell King 32196f60e37SRussell King /* Now compute the divider for real */ 32242e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 32396f60e37SRussell King 32496f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 32596f60e37SRussell King 32696f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 32796f60e37SRussell King 328768f719aSRussell King dcrtc->interlaced = interlaced; 32996f60e37SRussell King /* Even interlaced/progressive frame */ 33096f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 33196f60e37SRussell King adj->crtc_htotal; 33296f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 33396f60e37SRussell King val = adj->crtc_hsync_start; 3344e4b3563SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN; 33596f60e37SRussell King 33696f60e37SRussell King if (interlaced) { 33796f60e37SRussell King /* Odd interlaced frame */ 3384e4b3563SRussell King val -= adj->crtc_htotal / 2; 3394e4b3563SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN; 34096f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 34196f60e37SRussell King (1 << 16); 34296f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 34396f60e37SRussell King } else { 34496f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 34596f60e37SRussell King } 34696f60e37SRussell King 34796f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 34896f60e37SRussell King 34996f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 35096f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 35196f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 35296f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 35396f60e37SRussell King LCD_SPUT_V_H_TOTAL); 35496f60e37SRussell King 3554e4b3563SRussell King if (dcrtc->variant->has_spu_adv_reg) 35696f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 35796f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 35896f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 35996f60e37SRussell King 36096f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 36196f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 362155b8290SRussell King 363155b8290SRussell King /* 364155b8290SRussell King * The documentation doesn't indicate what the normal state of 365155b8290SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 366155b8290SRussell King * these signals on his board to determine their state. 367155b8290SRussell King * 368155b8290SRussell King * The non-inverted state of the sync signals is active high. 369155b8290SRussell King * Setting these bits makes the appropriate signal active low. 370155b8290SRussell King */ 371155b8290SRussell King val = 0; 372155b8290SRussell King if (adj->flags & DRM_MODE_FLAG_NCSYNC) 373155b8290SRussell King val |= CFG_INV_CSYNC; 374155b8290SRussell King if (adj->flags & DRM_MODE_FLAG_NHSYNC) 375155b8290SRussell King val |= CFG_INV_HSYNC; 376155b8290SRussell King if (adj->flags & DRM_MODE_FLAG_NVSYNC) 377155b8290SRussell King val |= CFG_INV_VSYNC; 378155b8290SRussell King armada_reg_queue_mod(regs, i, val, CFG_INV_CSYNC | CFG_INV_HSYNC | 379155b8290SRussell King CFG_INV_VSYNC, LCD_SPU_DUMB_CTRL); 38096f60e37SRussell King armada_reg_queue_end(regs, i); 38196f60e37SRussell King 38296f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 38396f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 38496f60e37SRussell King } 38596f60e37SRussell King 386d0d765deSRussell King static int armada_drm_crtc_atomic_check(struct drm_crtc *crtc, 387d0d765deSRussell King struct drm_crtc_state *state) 388d0d765deSRussell King { 389d0d765deSRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 390d0d765deSRussell King 391d0d765deSRussell King if (state->gamma_lut && drm_color_lut_size(state->gamma_lut) != 256) 392d0d765deSRussell King return -EINVAL; 393d0d765deSRussell King 394d0d765deSRussell King if (state->color_mgmt_changed) 395d0d765deSRussell King state->planes_changed = true; 396d0d765deSRussell King 397d0d765deSRussell King return 0; 398d0d765deSRussell King } 399d0d765deSRussell King 400c36045e1SRussell King static void armada_drm_crtc_atomic_begin(struct drm_crtc *crtc, 401c36045e1SRussell King struct drm_crtc_state *old_crtc_state) 402c36045e1SRussell King { 403c36045e1SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 404c36045e1SRussell King 405c36045e1SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 406c36045e1SRussell King 407d0d765deSRussell King if (crtc->state->color_mgmt_changed) 408d0d765deSRussell King armada_drm_update_gamma(crtc); 409d0d765deSRussell King 410c36045e1SRussell King dcrtc->regs_idx = 0; 411c36045e1SRussell King dcrtc->regs = dcrtc->atomic_regs; 412c36045e1SRussell King } 413c36045e1SRussell King 414c36045e1SRussell King static void armada_drm_crtc_atomic_flush(struct drm_crtc *crtc, 415c36045e1SRussell King struct drm_crtc_state *old_crtc_state) 416c36045e1SRussell King { 417c36045e1SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 418c36045e1SRussell King 419c36045e1SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 420c36045e1SRussell King 421c36045e1SRussell King armada_reg_queue_end(dcrtc->regs, dcrtc->regs_idx); 422c36045e1SRussell King 423dbb4ca8aSRussell King /* 424dbb4ca8aSRussell King * If we aren't doing a full modeset, then we need to queue 425dbb4ca8aSRussell King * the event here. 426dbb4ca8aSRussell King */ 4273cb13ac9SRussell King if (!drm_atomic_crtc_needs_modeset(crtc->state)) { 4283cb13ac9SRussell King dcrtc->update_pending = true; 429dbb4ca8aSRussell King armada_drm_crtc_queue_state_event(crtc); 4303cb13ac9SRussell King spin_lock_irq(&dcrtc->irq_lock); 4313cb13ac9SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 4323cb13ac9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 4333cb13ac9SRussell King } else { 4343cb13ac9SRussell King spin_lock_irq(&dcrtc->irq_lock); 4353cb13ac9SRussell King armada_drm_crtc_update_regs(dcrtc, dcrtc->regs); 4363cb13ac9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 4373cb13ac9SRussell King } 438c36045e1SRussell King } 439c36045e1SRussell King 44034e25ed6SRussell King static void armada_drm_crtc_atomic_disable(struct drm_crtc *crtc, 44134e25ed6SRussell King struct drm_crtc_state *old_state) 44234e25ed6SRussell King { 44334e25ed6SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 44434e25ed6SRussell King struct drm_pending_vblank_event *event; 44534e25ed6SRussell King 44634e25ed6SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 44734e25ed6SRussell King 448768f719aSRussell King if (old_state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) 449768f719aSRussell King drm_crtc_vblank_put(crtc); 450768f719aSRussell King 45134e25ed6SRussell King drm_crtc_vblank_off(crtc); 45234e25ed6SRussell King armada_drm_crtc_update(dcrtc, false); 45334e25ed6SRussell King 45434e25ed6SRussell King if (!crtc->state->active) { 45534e25ed6SRussell King /* 45634e25ed6SRussell King * This modeset will be leaving the CRTC disabled, so 45734e25ed6SRussell King * call the backend to disable upstream clocks etc. 45834e25ed6SRussell King */ 45934e25ed6SRussell King if (dcrtc->variant->disable) 46034e25ed6SRussell King dcrtc->variant->disable(dcrtc); 46134e25ed6SRussell King 46234e25ed6SRussell King /* 46334e25ed6SRussell King * We will not receive any further vblank events. 46434e25ed6SRussell King * Send the flip_done event manually. 46534e25ed6SRussell King */ 46634e25ed6SRussell King event = crtc->state->event; 46734e25ed6SRussell King crtc->state->event = NULL; 46834e25ed6SRussell King if (event) { 46934e25ed6SRussell King spin_lock_irq(&crtc->dev->event_lock); 47034e25ed6SRussell King drm_crtc_send_vblank_event(crtc, event); 47134e25ed6SRussell King spin_unlock_irq(&crtc->dev->event_lock); 47234e25ed6SRussell King } 47334e25ed6SRussell King } 47434e25ed6SRussell King } 47534e25ed6SRussell King 47634e25ed6SRussell King static void armada_drm_crtc_atomic_enable(struct drm_crtc *crtc, 47734e25ed6SRussell King struct drm_crtc_state *old_state) 47834e25ed6SRussell King { 47934e25ed6SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 48034e25ed6SRussell King 48134e25ed6SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 48234e25ed6SRussell King 48334e25ed6SRussell King if (!old_state->active) { 48434e25ed6SRussell King /* 48534e25ed6SRussell King * This modeset is enabling the CRTC after it having 48634e25ed6SRussell King * been disabled. Reverse the call to ->disable in 48734e25ed6SRussell King * the atomic_disable(). 48834e25ed6SRussell King */ 48934e25ed6SRussell King if (dcrtc->variant->enable) 49034e25ed6SRussell King dcrtc->variant->enable(dcrtc, &crtc->state->adjusted_mode); 49134e25ed6SRussell King } 49234e25ed6SRussell King armada_drm_crtc_update(dcrtc, true); 49334e25ed6SRussell King drm_crtc_vblank_on(crtc); 49434e25ed6SRussell King 495768f719aSRussell King if (crtc->state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) 496768f719aSRussell King WARN_ON(drm_crtc_vblank_get(crtc)); 497768f719aSRussell King 49834e25ed6SRussell King armada_drm_crtc_queue_state_event(crtc); 49934e25ed6SRussell King } 50034e25ed6SRussell King 50196f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 50296f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 503c36045e1SRussell King .mode_set_nofb = armada_drm_crtc_mode_set_nofb, 504d0d765deSRussell King .atomic_check = armada_drm_crtc_atomic_check, 505c36045e1SRussell King .atomic_begin = armada_drm_crtc_atomic_begin, 506c36045e1SRussell King .atomic_flush = armada_drm_crtc_atomic_flush, 50734e25ed6SRussell King .atomic_disable = armada_drm_crtc_atomic_disable, 50834e25ed6SRussell King .atomic_enable = armada_drm_crtc_atomic_enable, 50996f60e37SRussell King }; 51096f60e37SRussell King 511662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 512662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 513662af0d8SRussell King { 514662af0d8SRussell King uint32_t addr; 515662af0d8SRussell King unsigned y; 516662af0d8SRussell King 517662af0d8SRussell King addr = SRAM_HWC32_RAM1; 518662af0d8SRussell King for (y = 0; y < height; y++) { 519662af0d8SRussell King uint32_t *p = &pix[y * stride]; 520662af0d8SRussell King unsigned x; 521662af0d8SRussell King 522662af0d8SRussell King for (x = 0; x < width; x++, p++) { 523662af0d8SRussell King uint32_t val = *p; 524662af0d8SRussell King 5255d32b660SRussell King /* 5265d32b660SRussell King * In "ARGB888" (HWC32) mode, writing to the SRAM 5275d32b660SRussell King * requires these bits to contain: 5285d32b660SRussell King * 31:24 = alpha 23:16 = blue 15:8 = green 7:0 = red 5295d32b660SRussell King * So, it's actually ABGR8888. This is independent 5305d32b660SRussell King * of the SWAPRB bits in DMA control register 0. 5315d32b660SRussell King */ 532662af0d8SRussell King val = (val & 0xff00ff00) | 533662af0d8SRussell King (val & 0x000000ff) << 16 | 534662af0d8SRussell King (val & 0x00ff0000) >> 16; 535662af0d8SRussell King 536662af0d8SRussell King writel_relaxed(val, 537662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 538662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 539662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 540c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 541662af0d8SRussell King addr += 1; 542662af0d8SRussell King if ((addr & 0x00ff) == 0) 543662af0d8SRussell King addr += 0xf00; 544662af0d8SRussell King if ((addr & 0x30ff) == 0) 545662af0d8SRussell King addr = SRAM_HWC32_RAM2; 546662af0d8SRussell King } 547662af0d8SRussell King } 548662af0d8SRussell King } 549662af0d8SRussell King 550662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 551662af0d8SRussell King { 552662af0d8SRussell King unsigned addr; 553662af0d8SRussell King 554662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 555662af0d8SRussell King /* write the default value */ 556662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 557662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 558662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 559662af0d8SRussell King } 560662af0d8SRussell King } 561662af0d8SRussell King 562662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 563662af0d8SRussell King { 564662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 565662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 566662af0d8SRussell King uint32_t para1; 567662af0d8SRussell King 568662af0d8SRussell King /* 569662af0d8SRussell King * Calculate the visible width and height of the cursor, 570662af0d8SRussell King * screen position, and the position in the cursor bitmap. 571662af0d8SRussell King */ 572662af0d8SRussell King if (dcrtc->cursor_x < 0) { 573662af0d8SRussell King xoff = -dcrtc->cursor_x; 574662af0d8SRussell King xscr = 0; 575662af0d8SRussell King w -= min(xoff, w); 576662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 577662af0d8SRussell King xoff = 0; 578662af0d8SRussell King xscr = dcrtc->cursor_x; 579662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 580662af0d8SRussell King } else { 581662af0d8SRussell King xoff = 0; 582662af0d8SRussell King xscr = dcrtc->cursor_x; 583662af0d8SRussell King } 584662af0d8SRussell King 585662af0d8SRussell King if (dcrtc->cursor_y < 0) { 586662af0d8SRussell King yoff = -dcrtc->cursor_y; 587662af0d8SRussell King yscr = 0; 588662af0d8SRussell King h -= min(yoff, h); 589662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 590662af0d8SRussell King yoff = 0; 591662af0d8SRussell King yscr = dcrtc->cursor_y; 592662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 593662af0d8SRussell King } else { 594662af0d8SRussell King yoff = 0; 595662af0d8SRussell King yscr = dcrtc->cursor_y; 596662af0d8SRussell King } 597662af0d8SRussell King 598662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 599662af0d8SRussell King s = dcrtc->cursor_w; 600662af0d8SRussell King if (dcrtc->interlaced) { 601662af0d8SRussell King s *= 2; 602662af0d8SRussell King yscr /= 2; 603662af0d8SRussell King h /= 2; 604662af0d8SRussell King } 605662af0d8SRussell King 606662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 607662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 608662af0d8SRussell King dcrtc->cursor_update = false; 609662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 610662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 611662af0d8SRussell King return 0; 612662af0d8SRussell King } 613662af0d8SRussell King 614214612f9SRussell King spin_lock_irq(&dcrtc->irq_lock); 615662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 616662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 617662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 618214612f9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 619662af0d8SRussell King 620662af0d8SRussell King /* 621662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 622662af0d8SRussell King * We must also reload the cursor data as well. 623662af0d8SRussell King */ 624662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 625662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 626662af0d8SRussell King reload = true; 627662af0d8SRussell King } 628662af0d8SRussell King 629662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 630662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 631662af0d8SRussell King dcrtc->cursor_update = false; 632662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 633662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 634662af0d8SRussell King reload = true; 635662af0d8SRussell King } 636662af0d8SRussell King if (reload) { 637662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 638662af0d8SRussell King uint32_t *pix; 639662af0d8SRussell King /* Set the top-left corner of the cursor image */ 640662af0d8SRussell King pix = obj->addr; 641662af0d8SRussell King pix += yoff * s + xoff; 642662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 643662af0d8SRussell King } 644662af0d8SRussell King 645662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 646662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 647662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 648662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 649662af0d8SRussell King dcrtc->cursor_update = true; 650662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 651662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 652662af0d8SRussell King 653662af0d8SRussell King return 0; 654662af0d8SRussell King } 655662af0d8SRussell King 656662af0d8SRussell King static void cursor_update(void *data) 657662af0d8SRussell King { 658662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 659662af0d8SRussell King } 660662af0d8SRussell King 661662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 662662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 663662af0d8SRussell King { 664662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 665662af0d8SRussell King struct armada_gem_object *obj = NULL; 666662af0d8SRussell King int ret; 667662af0d8SRussell King 668662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 66942e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 670662af0d8SRussell King return -ENXIO; 671662af0d8SRussell King 672662af0d8SRussell King if (handle && w > 0 && h > 0) { 673662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 674662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 675662af0d8SRussell King return -ENOMEM; 676662af0d8SRussell King 677a8ad0bd8SChris Wilson obj = armada_gem_object_lookup(file, handle); 678662af0d8SRussell King if (!obj) 679662af0d8SRussell King return -ENOENT; 680662af0d8SRussell King 681662af0d8SRussell King /* Must be a kernel-mapped object */ 682662af0d8SRussell King if (!obj->addr) { 6834c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 684662af0d8SRussell King return -EINVAL; 685662af0d8SRussell King } 686662af0d8SRussell King 687662af0d8SRussell King if (obj->obj.size < w * h * 4) { 688662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 6894c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 690662af0d8SRussell King return -ENOMEM; 691662af0d8SRussell King } 692662af0d8SRussell King } 693662af0d8SRussell King 694662af0d8SRussell King if (dcrtc->cursor_obj) { 695662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 696662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 6974c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 698662af0d8SRussell King } 699662af0d8SRussell King dcrtc->cursor_obj = obj; 700662af0d8SRussell King dcrtc->cursor_w = w; 701662af0d8SRussell King dcrtc->cursor_h = h; 702662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 703662af0d8SRussell King if (obj) { 704662af0d8SRussell King obj->update_data = dcrtc; 705662af0d8SRussell King obj->update = cursor_update; 706662af0d8SRussell King } 707662af0d8SRussell King 708662af0d8SRussell King return ret; 709662af0d8SRussell King } 710662af0d8SRussell King 711662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 712662af0d8SRussell King { 713662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 714662af0d8SRussell King int ret; 715662af0d8SRussell King 716662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 71742e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 718662af0d8SRussell King return -EFAULT; 719662af0d8SRussell King 720662af0d8SRussell King dcrtc->cursor_x = x; 721662af0d8SRussell King dcrtc->cursor_y = y; 722662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 723662af0d8SRussell King 724662af0d8SRussell King return ret; 725662af0d8SRussell King } 726662af0d8SRussell King 72796f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 72896f60e37SRussell King { 72996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 73096f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 73196f60e37SRussell King 732662af0d8SRussell King if (dcrtc->cursor_obj) 7334c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 734662af0d8SRussell King 73596f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 73696f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 73796f60e37SRussell King 738a0fbb35eSRussell King if (dcrtc->variant->disable) 739a0fbb35eSRussell King dcrtc->variant->disable(dcrtc); 74096f60e37SRussell King 741e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 742e5d9ddfbSRussell King 7439611cb93SRussell King of_node_put(dcrtc->crtc.port); 7449611cb93SRussell King 74596f60e37SRussell King kfree(dcrtc); 74696f60e37SRussell King } 74796f60e37SRussell King 7485922a7d0SShawn Guo /* These are called under the vbl_lock. */ 7495922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc) 7505922a7d0SShawn Guo { 7515922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 75292298c1cSRussell King unsigned long flags; 7535922a7d0SShawn Guo 75492298c1cSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 7555922a7d0SShawn Guo armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA); 75692298c1cSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 7575922a7d0SShawn Guo return 0; 7585922a7d0SShawn Guo } 7595922a7d0SShawn Guo 7605922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc) 7615922a7d0SShawn Guo { 7625922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 76392298c1cSRussell King unsigned long flags; 7645922a7d0SShawn Guo 76592298c1cSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 7665922a7d0SShawn Guo armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA); 76792298c1cSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 7685922a7d0SShawn Guo } 7695922a7d0SShawn Guo 770a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = { 771c36045e1SRussell King .reset = drm_atomic_helper_crtc_reset, 772662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 773662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 77496f60e37SRussell King .destroy = armada_drm_crtc_destroy, 775d0d765deSRussell King .gamma_set = drm_atomic_helper_legacy_gamma_set, 7766d2f864fSRussell King .set_config = drm_atomic_helper_set_config, 77713c94d53SRussell King .page_flip = drm_atomic_helper_page_flip, 778c36045e1SRussell King .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state, 779c36045e1SRussell King .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state, 7805922a7d0SShawn Guo .enable_vblank = armada_drm_crtc_enable_vblank, 7815922a7d0SShawn Guo .disable_vblank = armada_drm_crtc_disable_vblank, 78296f60e37SRussell King }; 78396f60e37SRussell King 7840fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 7859611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 7869611cb93SRussell King struct device_node *port) 78796f60e37SRussell King { 788d8c96083SRussell King struct armada_private *priv = drm->dev_private; 78996f60e37SRussell King struct armada_crtc *dcrtc; 79082c702cbSRussell King struct drm_plane *primary; 79196f60e37SRussell King void __iomem *base; 79296f60e37SRussell King int ret; 79396f60e37SRussell King 794a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 795c9d53c0fSJingoo Han if (IS_ERR(base)) 796c9d53c0fSJingoo Han return PTR_ERR(base); 79796f60e37SRussell King 79896f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 79996f60e37SRussell King if (!dcrtc) { 80096f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 80196f60e37SRussell King return -ENOMEM; 80296f60e37SRussell King } 80396f60e37SRussell King 804d8c96083SRussell King if (dev != drm->dev) 805d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 806d8c96083SRussell King 80742e62ba7SRussell King dcrtc->variant = variant; 80896f60e37SRussell King dcrtc->base = base; 809d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 81096f60e37SRussell King dcrtc->clk = ERR_PTR(-EINVAL); 81196f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 81296f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 81396f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 81496f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 81596f60e37SRussell King 81696f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 81796f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 81896f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 81996f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 82096f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 82196f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 82296f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 82396f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 82496f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 82596f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 826e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 82792298c1cSRussell King readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 828e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 82996f60e37SRussell King 830e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 831e5d9ddfbSRussell King dcrtc); 83233cd3c07SRussell King if (ret < 0) 83333cd3c07SRussell King goto err_crtc; 83496f60e37SRussell King 83542e62ba7SRussell King if (dcrtc->variant->init) { 836d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 83733cd3c07SRussell King if (ret) 83833cd3c07SRussell King goto err_crtc; 83996f60e37SRussell King } 84096f60e37SRussell King 84196f60e37SRussell King /* Ensure AXI pipeline is enabled */ 84296f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 84396f60e37SRussell King 84496f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 84596f60e37SRussell King 8469611cb93SRussell King dcrtc->crtc.port = port; 8471c914cecSRussell King 848de32301bSRussell King primary = kzalloc(sizeof(*primary), GFP_KERNEL); 84933cd3c07SRussell King if (!primary) { 85033cd3c07SRussell King ret = -ENOMEM; 85133cd3c07SRussell King goto err_crtc; 85233cd3c07SRussell King } 8531c914cecSRussell King 854d40af7b1SRussell King ret = armada_drm_primary_plane_init(drm, primary); 855de32301bSRussell King if (ret) { 856de32301bSRussell King kfree(primary); 85733cd3c07SRussell King goto err_crtc; 858de32301bSRussell King } 859de32301bSRussell King 86082c702cbSRussell King ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, primary, NULL, 861f9882876SVille Syrjälä &armada_crtc_funcs, NULL); 8621c914cecSRussell King if (ret) 8631c914cecSRussell King goto err_crtc_init; 8641c914cecSRussell King 86596f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 86696f60e37SRussell King 867d0d765deSRussell King ret = drm_mode_crtc_set_gamma_size(&dcrtc->crtc, 256); 868d0d765deSRussell King if (ret) 869d0d765deSRussell King return ret; 870d0d765deSRussell King 871d0d765deSRussell King drm_crtc_enable_color_mgmt(&dcrtc->crtc, 0, false, 256); 872d0d765deSRussell King 873d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 8741c914cecSRussell King 8751c914cecSRussell King err_crtc_init: 87682c702cbSRussell King primary->funcs->destroy(primary); 87733cd3c07SRussell King err_crtc: 87833cd3c07SRussell King kfree(dcrtc); 87933cd3c07SRussell King 8801c914cecSRussell King return ret; 88196f60e37SRussell King } 882d8c96083SRussell King 883d8c96083SRussell King static int 884d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 885d8c96083SRussell King { 886d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 887d8c96083SRussell King struct drm_device *drm = data; 888d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 889d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 890d8c96083SRussell King const struct armada_variant *variant; 8919611cb93SRussell King struct device_node *port = NULL; 892d8c96083SRussell King 893d8c96083SRussell King if (irq < 0) 894d8c96083SRussell King return irq; 895d8c96083SRussell King 896d8c96083SRussell King if (!dev->of_node) { 897d8c96083SRussell King const struct platform_device_id *id; 898d8c96083SRussell King 899d8c96083SRussell King id = platform_get_device_id(pdev); 900d8c96083SRussell King if (!id) 901d8c96083SRussell King return -ENXIO; 902d8c96083SRussell King 903d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 904d8c96083SRussell King } else { 905d8c96083SRussell King const struct of_device_id *match; 9069611cb93SRussell King struct device_node *np, *parent = dev->of_node; 907d8c96083SRussell King 908d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 909d8c96083SRussell King if (!match) 910d8c96083SRussell King return -ENXIO; 911d8c96083SRussell King 9129611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 9139611cb93SRussell King if (np) 9149611cb93SRussell King parent = np; 9159611cb93SRussell King port = of_get_child_by_name(parent, "port"); 9169611cb93SRussell King of_node_put(np); 9179611cb93SRussell King if (!port) { 9184bf99144SRob Herring dev_err(dev, "no port node found in %pOF\n", parent); 9199611cb93SRussell King return -ENXIO; 9209611cb93SRussell King } 9219611cb93SRussell King 922d8c96083SRussell King variant = match->data; 923d8c96083SRussell King } 924d8c96083SRussell King 9259611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 926d8c96083SRussell King } 927d8c96083SRussell King 928d8c96083SRussell King static void 929d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 930d8c96083SRussell King { 931d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 932d8c96083SRussell King 933d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 934d8c96083SRussell King } 935d8c96083SRussell King 936d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 937d8c96083SRussell King .bind = armada_lcd_bind, 938d8c96083SRussell King .unbind = armada_lcd_unbind, 939d8c96083SRussell King }; 940d8c96083SRussell King 941d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 942d8c96083SRussell King { 943d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 944d8c96083SRussell King } 945d8c96083SRussell King 946d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 947d8c96083SRussell King { 948d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 949d8c96083SRussell King return 0; 950d8c96083SRussell King } 951d8c96083SRussell King 95285909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = { 953d8c96083SRussell King { 954d8c96083SRussell King .compatible = "marvell,dove-lcd", 955d8c96083SRussell King .data = &armada510_ops, 956d8c96083SRussell King }, 957d8c96083SRussell King {} 958d8c96083SRussell King }; 959d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 960d8c96083SRussell King 961d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 962d8c96083SRussell King { 963d8c96083SRussell King .name = "armada-lcd", 964d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 965d8c96083SRussell King }, { 966d8c96083SRussell King .name = "armada-510-lcd", 967d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 968d8c96083SRussell King }, 969d8c96083SRussell King { }, 970d8c96083SRussell King }; 971d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 972d8c96083SRussell King 973d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 974d8c96083SRussell King .probe = armada_lcd_probe, 975d8c96083SRussell King .remove = armada_lcd_remove, 976d8c96083SRussell King .driver = { 977d8c96083SRussell King .name = "armada-lcd", 978d8c96083SRussell King .owner = THIS_MODULE, 979d8c96083SRussell King .of_match_table = armada_lcd_of_match, 980d8c96083SRussell King }, 981d8c96083SRussell King .id_table = armada_lcd_platform_ids, 982d8c96083SRussell King }; 983