196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 1496f60e37SRussell King #include <drm/drm_crtc_helper.h> 153cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 16bcd21a47SDave Airlie #include <drm/drm_atomic_helper.h> 1796f60e37SRussell King #include "armada_crtc.h" 1896f60e37SRussell King #include "armada_drm.h" 1996f60e37SRussell King #include "armada_fb.h" 2096f60e37SRussell King #include "armada_gem.h" 2196f60e37SRussell King #include "armada_hw.h" 22c8a220c6SRussell King #include "armada_trace.h" 2396f60e37SRussell King 2496f60e37SRussell King enum csc_mode { 2596f60e37SRussell King CSC_AUTO = 0, 2696f60e37SRussell King CSC_YUV_CCIR601 = 1, 2796f60e37SRussell King CSC_YUV_CCIR709 = 2, 2896f60e37SRussell King CSC_RGB_COMPUTER = 1, 2996f60e37SRussell King CSC_RGB_STUDIO = 2, 3096f60e37SRussell King }; 3196f60e37SRussell King 321c914cecSRussell King static const uint32_t armada_primary_formats[] = { 331c914cecSRussell King DRM_FORMAT_UYVY, 341c914cecSRussell King DRM_FORMAT_YUYV, 351c914cecSRussell King DRM_FORMAT_VYUY, 361c914cecSRussell King DRM_FORMAT_YVYU, 371c914cecSRussell King DRM_FORMAT_ARGB8888, 381c914cecSRussell King DRM_FORMAT_ABGR8888, 391c914cecSRussell King DRM_FORMAT_XRGB8888, 401c914cecSRussell King DRM_FORMAT_XBGR8888, 411c914cecSRussell King DRM_FORMAT_RGB888, 421c914cecSRussell King DRM_FORMAT_BGR888, 431c914cecSRussell King DRM_FORMAT_ARGB1555, 441c914cecSRussell King DRM_FORMAT_ABGR1555, 451c914cecSRussell King DRM_FORMAT_RGB565, 461c914cecSRussell King DRM_FORMAT_BGR565, 471c914cecSRussell King }; 481c914cecSRussell King 4996f60e37SRussell King /* 5096f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 5196f60e37SRussell King * The timing parameters we have from X are: 5296f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 5396f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 5496f60e37SRussell King * Which get translated to: 5596f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 5696f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 5796f60e37SRussell King * 5896f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 5996f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 6096f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 6196f60e37SRussell King * the even frame, the first active line is 584. 6296f60e37SRussell King * 6396f60e37SRussell King * LN: 560 561 562 563 567 568 569 6496f60e37SRussell King * DE: ~~~|____________________________//__________________________ 6596f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 6696f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 6796f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 6896f60e37SRussell King * 6996f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 7096f60e37SRussell King * DE: ~~~|____________________________//__________________________ 7196f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 7296f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 7396f60e37SRussell King * 23 blanking lines 7496f60e37SRussell King * 7596f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 7696f60e37SRussell King * referenced to the top left of the active frame. 7796f60e37SRussell King * 7896f60e37SRussell King * So, translating these to our LCD controller: 7996f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 8096f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 8196f60e37SRussell King * Note: Vsync front porch remains constant! 8296f60e37SRussell King * 8396f60e37SRussell King * if (odd_frame) { 8496f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 8596f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 8696f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 8796f60e37SRussell King * } else { 8896f60e37SRussell King * vtotal = mode->crtc_vtotal; 8996f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 9096f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 9196f60e37SRussell King * } 9296f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 9396f60e37SRussell King * 9496f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 9596f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 9696f60e37SRussell King * 9796f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 9896f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 9996f60e37SRussell King * they occur at the end of the last active line, before the vsync back 10096f60e37SRussell King * porch, which we're reprogramming.) 10196f60e37SRussell King */ 10296f60e37SRussell King 10396f60e37SRussell King void 10496f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 10596f60e37SRussell King { 10696f60e37SRussell King while (regs->offset != ~0) { 10796f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 10896f60e37SRussell King uint32_t val; 10996f60e37SRussell King 11096f60e37SRussell King val = regs->mask; 11196f60e37SRussell King if (val != 0) 11296f60e37SRussell King val &= readl_relaxed(reg); 11396f60e37SRussell King writel_relaxed(val | regs->val, reg); 11496f60e37SRussell King ++regs; 11596f60e37SRussell King } 11696f60e37SRussell King } 11796f60e37SRussell King 11896f60e37SRussell King #define dpms_blanked(dpms) ((dpms) != DRM_MODE_DPMS_ON) 11996f60e37SRussell King 12096f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc) 12196f60e37SRussell King { 12296f60e37SRussell King uint32_t dumb_ctrl; 12396f60e37SRussell King 12496f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 12596f60e37SRussell King 12696f60e37SRussell King if (!dpms_blanked(dcrtc->dpms)) 12796f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 12896f60e37SRussell King 12996f60e37SRussell King /* 13096f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 13196f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 13296f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 13396f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 13496f60e37SRussell King */ 13596f60e37SRussell King if (dpms_blanked(dcrtc->dpms) && 13696f60e37SRussell King (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 13796f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 13896f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 13996f60e37SRussell King } 14096f60e37SRussell King 14196f60e37SRussell King /* 14296f60e37SRussell King * The documentation doesn't indicate what the normal state of 14396f60e37SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 14496f60e37SRussell King * these signals on his board to determine their state. 14596f60e37SRussell King * 14696f60e37SRussell King * The non-inverted state of the sync signals is active high. 14796f60e37SRussell King * Setting these bits makes the appropriate signal active low. 14896f60e37SRussell King */ 14996f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC) 15096f60e37SRussell King dumb_ctrl |= CFG_INV_CSYNC; 15196f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC) 15296f60e37SRussell King dumb_ctrl |= CFG_INV_HSYNC; 15396f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC) 15496f60e37SRussell King dumb_ctrl |= CFG_INV_VSYNC; 15596f60e37SRussell King 15696f60e37SRussell King if (dcrtc->dumb_ctrl != dumb_ctrl) { 15796f60e37SRussell King dcrtc->dumb_ctrl = dumb_ctrl; 15896f60e37SRussell King writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL); 15996f60e37SRussell King } 16096f60e37SRussell King } 16196f60e37SRussell King 162f0b24871SRussell King void armada_drm_plane_calc_addrs(u32 *addrs, struct drm_framebuffer *fb, 163f0b24871SRussell King int x, int y) 164f0b24871SRussell King { 165d6a48965SRussell King const struct drm_format_info *format = fb->format; 166d6a48965SRussell King unsigned int num_planes = format->num_planes; 167f0b24871SRussell King u32 addr = drm_fb_obj(fb)->dev_addr; 168f0b24871SRussell King int i; 169f0b24871SRussell King 170f0b24871SRussell King if (num_planes > 3) 171f0b24871SRussell King num_planes = 3; 172f0b24871SRussell King 173de0ea9adSRussell King addrs[0] = addr + fb->offsets[0] + y * fb->pitches[0] + 174de0ea9adSRussell King x * format->cpp[0]; 175de0ea9adSRussell King 176de0ea9adSRussell King y /= format->vsub; 177de0ea9adSRussell King x /= format->hsub; 178de0ea9adSRussell King 179de0ea9adSRussell King for (i = 1; i < num_planes; i++) 180f0b24871SRussell King addrs[i] = addr + fb->offsets[i] + y * fb->pitches[i] + 181d6a48965SRussell King x * format->cpp[i]; 182f0b24871SRussell King for (; i < 3; i++) 183f0b24871SRussell King addrs[i] = 0; 184f0b24871SRussell King } 185f0b24871SRussell King 18696f60e37SRussell King static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb, 18796f60e37SRussell King int x, int y, struct armada_regs *regs, bool interlaced) 18896f60e37SRussell King { 18996f60e37SRussell King unsigned pitch = fb->pitches[0]; 190f0b24871SRussell King u32 addrs[3], addr_odd, addr_even; 19196f60e37SRussell King unsigned i = 0; 19296f60e37SRussell King 19396f60e37SRussell King DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n", 194272725c7SVille Syrjälä pitch, x, y, fb->format->cpp[0] * 8); 19596f60e37SRussell King 196f0b24871SRussell King armada_drm_plane_calc_addrs(addrs, fb, x, y); 197f0b24871SRussell King 198f0b24871SRussell King addr_odd = addr_even = addrs[0]; 19996f60e37SRussell King 20096f60e37SRussell King if (interlaced) { 20196f60e37SRussell King addr_even += pitch; 20296f60e37SRussell King pitch *= 2; 20396f60e37SRussell King } 20496f60e37SRussell King 20596f60e37SRussell King /* write offset, base, and pitch */ 20696f60e37SRussell King armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0); 20796f60e37SRussell King armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1); 20896f60e37SRussell King armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH); 20996f60e37SRussell King 21096f60e37SRussell King return i; 21196f60e37SRussell King } 21296f60e37SRussell King 2132839d45cSRussell King static void armada_drm_plane_work_call(struct armada_crtc *dcrtc, 2142839d45cSRussell King struct armada_plane_work *work, 2152839d45cSRussell King void (*fn)(struct armada_crtc *, struct armada_plane_work *)) 2162839d45cSRussell King { 2172839d45cSRussell King struct armada_plane *dplane = drm_to_armada_plane(work->plane); 218d924155dSRussell King struct drm_pending_vblank_event *event; 219d924155dSRussell King struct drm_framebuffer *fb; 2202839d45cSRussell King 2212839d45cSRussell King if (fn) 2222839d45cSRussell King fn(dcrtc, work); 2232839d45cSRussell King drm_crtc_vblank_put(&dcrtc->crtc); 2242839d45cSRussell King 225d924155dSRussell King event = work->event; 226d924155dSRussell King fb = work->old_fb; 227eb19be5bSRussell King if (event || fb) { 228eb19be5bSRussell King struct drm_device *dev = dcrtc->crtc.dev; 229eb19be5bSRussell King unsigned long flags; 230eb19be5bSRussell King 231eb19be5bSRussell King spin_lock_irqsave(&dev->event_lock, flags); 232eb19be5bSRussell King if (event) 233eb19be5bSRussell King drm_crtc_send_vblank_event(&dcrtc->crtc, event); 234b972a80fSRussell King if (fb) 235eb19be5bSRussell King __armada_drm_queue_unref_work(dev, fb); 236eb19be5bSRussell King spin_unlock_irqrestore(&dev->event_lock, flags); 237eb19be5bSRussell King } 238b972a80fSRussell King 239d924155dSRussell King if (work->need_kfree) 240d924155dSRussell King kfree(work); 241d924155dSRussell King 2422839d45cSRussell King wake_up(&dplane->frame_wait); 2432839d45cSRussell King } 2442839d45cSRussell King 2454b5dda82SRussell King static void armada_drm_plane_work_run(struct armada_crtc *dcrtc, 246ec6fb159SRussell King struct drm_plane *plane) 2474b5dda82SRussell King { 248ec6fb159SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 249ec6fb159SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 2504b5dda82SRussell King 2514b5dda82SRussell King /* Handle any pending frame work. */ 2522839d45cSRussell King if (work) 2532839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->fn); 2544b5dda82SRussell King } 2554b5dda82SRussell King 2564b5dda82SRussell King int armada_drm_plane_work_queue(struct armada_crtc *dcrtc, 257eaab0130SRussell King struct armada_plane_work *work) 2584b5dda82SRussell King { 259eaab0130SRussell King struct armada_plane *plane = drm_to_armada_plane(work->plane); 2604b5dda82SRussell King int ret; 2614b5dda82SRussell King 262accbaf6eSGustavo Padovan ret = drm_crtc_vblank_get(&dcrtc->crtc); 263c93dfdcdSRussell King if (ret) 2644b5dda82SRussell King return ret; 2654b5dda82SRussell King 2664b5dda82SRussell King ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0; 2674b5dda82SRussell King if (ret) 268accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 2694b5dda82SRussell King 2704b5dda82SRussell King return ret; 2714b5dda82SRussell King } 2724b5dda82SRussell King 2734b5dda82SRussell King int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout) 2744b5dda82SRussell King { 2754b5dda82SRussell King return wait_event_timeout(plane->frame_wait, !plane->work, timeout); 2764b5dda82SRussell King } 2774b5dda82SRussell King 278d3b84215SRussell King void armada_drm_plane_work_cancel(struct armada_crtc *dcrtc, 279d3b84215SRussell King struct armada_plane *dplane) 2807c8f7e1aSRussell King { 281d3b84215SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 2827c8f7e1aSRussell King 2834a8506d2SRussell King if (work) 2842839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->cancel); 28596f60e37SRussell King } 28696f60e37SRussell King 287709ffd82SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc, 28865724a19SRussell King struct armada_plane_work *work) 28996f60e37SRussell King { 290709ffd82SRussell King unsigned long flags; 29196f60e37SRussell King 292709ffd82SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 293eaa66279SRussell King armada_drm_crtc_update_regs(dcrtc, work->regs); 294709ffd82SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 295709ffd82SRussell King } 29696f60e37SRussell King 297890ca8dfSRussell King static void armada_drm_crtc_complete_disable_work(struct armada_crtc *dcrtc, 298890ca8dfSRussell King struct armada_plane_work *work) 299890ca8dfSRussell King { 300890ca8dfSRussell King unsigned long flags; 301890ca8dfSRussell King 302890ca8dfSRussell King if (dcrtc->plane == work->plane) 303890ca8dfSRussell King dcrtc->plane = NULL; 304890ca8dfSRussell King 305890ca8dfSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 306890ca8dfSRussell King armada_drm_crtc_update_regs(dcrtc, work->regs); 307890ca8dfSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 308890ca8dfSRussell King } 309890ca8dfSRussell King 310eaa66279SRussell King static struct armada_plane_work * 311eaa66279SRussell King armada_drm_crtc_alloc_plane_work(struct drm_plane *plane) 312901bb889SRussell King { 313eaa66279SRussell King struct armada_plane_work *work; 314901bb889SRussell King int i = 0; 315901bb889SRussell King 316901bb889SRussell King work = kzalloc(sizeof(*work), GFP_KERNEL); 317901bb889SRussell King if (!work) 318901bb889SRussell King return NULL; 319901bb889SRussell King 320eaa66279SRussell King work->plane = plane; 321eaa66279SRussell King work->fn = armada_drm_crtc_complete_frame_work; 322d924155dSRussell King work->need_kfree = true; 323901bb889SRussell King armada_reg_queue_end(work->regs, i); 324901bb889SRussell King 325901bb889SRussell King return work; 32696f60e37SRussell King } 32796f60e37SRussell King 32896f60e37SRussell King static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc, 32996f60e37SRussell King struct drm_framebuffer *fb, bool force) 33096f60e37SRussell King { 331eaa66279SRussell King struct armada_plane_work *work; 33296f60e37SRussell King 33396f60e37SRussell King if (!fb) 33496f60e37SRussell King return; 33596f60e37SRussell King 33696f60e37SRussell King if (force) { 33796f60e37SRussell King /* Display is disabled, so just drop the old fb */ 338a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 33996f60e37SRussell King return; 34096f60e37SRussell King } 34196f60e37SRussell King 342eaa66279SRussell King work = armada_drm_crtc_alloc_plane_work(dcrtc->crtc.primary); 34396f60e37SRussell King if (work) { 34496f60e37SRussell King work->old_fb = fb; 34596f60e37SRussell King 346eaa66279SRussell King if (armada_drm_plane_work_queue(dcrtc, work) == 0) 34796f60e37SRussell King return; 34896f60e37SRussell King 34996f60e37SRussell King kfree(work); 35096f60e37SRussell King } 35196f60e37SRussell King 35296f60e37SRussell King /* 35396f60e37SRussell King * Oops - just drop the reference immediately and hope for 35496f60e37SRussell King * the best. The worst that will happen is the buffer gets 35596f60e37SRussell King * reused before it has finished being displayed. 35696f60e37SRussell King */ 357a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 35896f60e37SRussell King } 35996f60e37SRussell King 36096f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc) 36196f60e37SRussell King { 36296f60e37SRussell King /* 36396f60e37SRussell King * Tell the DRM core that vblank IRQs aren't going to happen for 36496f60e37SRussell King * a while. This cleans up any pending vblank events for us. 36596f60e37SRussell King */ 366178e561fSRussell King drm_crtc_vblank_off(&dcrtc->crtc); 367ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 36896f60e37SRussell King } 36996f60e37SRussell King 37096f60e37SRussell King /* The mode_config.mutex will be held for this call */ 37196f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms) 37296f60e37SRussell King { 37396f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 37496f60e37SRussell King 375ea908ba8SRussell King if (dpms_blanked(dcrtc->dpms) != dpms_blanked(dpms)) { 37696f60e37SRussell King if (dpms_blanked(dpms)) 37796f60e37SRussell King armada_drm_vblank_off(dcrtc); 378ea908ba8SRussell King else if (!IS_ERR(dcrtc->clk)) 379ea908ba8SRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 380ea908ba8SRussell King dcrtc->dpms = dpms; 381ea908ba8SRussell King armada_drm_crtc_update(dcrtc); 382ea908ba8SRussell King if (!dpms_blanked(dpms)) 383178e561fSRussell King drm_crtc_vblank_on(&dcrtc->crtc); 384ea908ba8SRussell King else if (!IS_ERR(dcrtc->clk)) 385ea908ba8SRussell King clk_disable_unprepare(dcrtc->clk); 386ea908ba8SRussell King } else if (dcrtc->dpms != dpms) { 387ea908ba8SRussell King dcrtc->dpms = dpms; 38896f60e37SRussell King } 38996f60e37SRussell King } 39096f60e37SRussell King 39196f60e37SRussell King /* 39296f60e37SRussell King * Prepare for a mode set. Turn off overlay to ensure that we don't end 39396f60e37SRussell King * up with the overlay size being bigger than the active screen size. 39496f60e37SRussell King * We rely upon X refreshing this state after the mode set has completed. 39596f60e37SRussell King * 39696f60e37SRussell King * The mode_config.mutex will be held for this call 39796f60e37SRussell King */ 39896f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc) 39996f60e37SRussell King { 40096f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 40196f60e37SRussell King struct drm_plane *plane; 402f9a13bb3SRussell King u32 val; 40396f60e37SRussell King 40496f60e37SRussell King /* 40596f60e37SRussell King * If we have an overlay plane associated with this CRTC, disable 40696f60e37SRussell King * it before the modeset to avoid its coordinates being outside 407f8e14069SRussell King * the new mode parameters. 40896f60e37SRussell King */ 40996f60e37SRussell King plane = dcrtc->plane; 410890ca8dfSRussell King if (plane) { 411f8e14069SRussell King drm_plane_force_disable(plane); 412890ca8dfSRussell King WARN_ON(!armada_drm_plane_work_wait(drm_to_armada_plane(plane), 413890ca8dfSRussell King HZ)); 414890ca8dfSRussell King } 415f9a13bb3SRussell King 416f9a13bb3SRussell King /* Wait for pending flips to complete */ 417f9a13bb3SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 418f9a13bb3SRussell King MAX_SCHEDULE_TIMEOUT); 419f9a13bb3SRussell King 420f9a13bb3SRussell King drm_crtc_vblank_off(crtc); 421f9a13bb3SRussell King 422f9a13bb3SRussell King val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA; 423f9a13bb3SRussell King if (val != dcrtc->dumb_ctrl) { 424f9a13bb3SRussell King dcrtc->dumb_ctrl = val; 425f9a13bb3SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL); 426f9a13bb3SRussell King } 42796f60e37SRussell King } 42896f60e37SRussell King 42996f60e37SRussell King /* The mode_config.mutex will be held for this call */ 43096f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc) 43196f60e37SRussell King { 43296f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 43396f60e37SRussell King 43496f60e37SRussell King dcrtc->dpms = DRM_MODE_DPMS_ON; 43596f60e37SRussell King armada_drm_crtc_update(dcrtc); 436f9a13bb3SRussell King drm_crtc_vblank_on(crtc); 437f9a13bb3SRussell King 438f9a13bb3SRussell King if (dcrtc->old_modeset_fb) 439f9a13bb3SRussell King armada_drm_crtc_finish_fb(dcrtc, dcrtc->old_modeset_fb, false); 44096f60e37SRussell King } 44196f60e37SRussell King 44296f60e37SRussell King /* The mode_config.mutex will be held for this call */ 44396f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 44496f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 44596f60e37SRussell King { 44696f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 44796f60e37SRussell King int ret; 44896f60e37SRussell King 44996f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 45042e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 45196f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 45296f60e37SRussell King return false; 45396f60e37SRussell King 45496f60e37SRussell King /* Check whether the display mode is possible */ 45542e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 45696f60e37SRussell King if (ret) 45796f60e37SRussell King return false; 45896f60e37SRussell King 45996f60e37SRussell King return true; 46096f60e37SRussell King } 46196f60e37SRussell King 4625922a7d0SShawn Guo /* These are locked by dev->vbl_lock */ 4635922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 4645922a7d0SShawn Guo { 4655922a7d0SShawn Guo if (dcrtc->irq_ena & mask) { 4665922a7d0SShawn Guo dcrtc->irq_ena &= ~mask; 4675922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 4685922a7d0SShawn Guo } 4695922a7d0SShawn Guo } 4705922a7d0SShawn Guo 4715922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 4725922a7d0SShawn Guo { 4735922a7d0SShawn Guo if ((dcrtc->irq_ena & mask) != mask) { 4745922a7d0SShawn Guo dcrtc->irq_ena |= mask; 4755922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 4765922a7d0SShawn Guo if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 4775922a7d0SShawn Guo writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 4785922a7d0SShawn Guo } 4795922a7d0SShawn Guo } 4805922a7d0SShawn Guo 481e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 48296f60e37SRussell King { 48396f60e37SRussell King void __iomem *base = dcrtc->base; 4844a8506d2SRussell King struct drm_plane *ovl_plane; 48596f60e37SRussell King 48696f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 48796f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 48896f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 48996f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 49096f60e37SRussell King 49196f60e37SRussell King if (stat & VSYNC_IRQ) 4920ac28c57SGustavo Padovan drm_crtc_handle_vblank(&dcrtc->crtc); 49396f60e37SRussell King 4944a8506d2SRussell King ovl_plane = dcrtc->plane; 495ec6fb159SRussell King if (ovl_plane) 496ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, ovl_plane); 49796f60e37SRussell King 498a3f6a18fSRussell King spin_lock(&dcrtc->irq_lock); 49996f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 50096f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 50196f60e37SRussell King uint32_t val; 50296f60e37SRussell King 50396f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 50496f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 50596f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 50696f60e37SRussell King 50796f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 50896f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 50996f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 510662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 51196f60e37SRussell King } 512662af0d8SRussell King 513662af0d8SRussell King if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) { 514662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 515662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 516662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 517662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 518662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 519662af0d8SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA, 520662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 521662af0d8SRussell King dcrtc->cursor_update = false; 522662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 523662af0d8SRussell King } 524662af0d8SRussell King 52596f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 52696f60e37SRussell King 527ec6fb159SRussell King if (stat & GRA_FRAME_IRQ) 528ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 52996f60e37SRussell King } 53096f60e37SRussell King 531e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 532e5d9ddfbSRussell King { 533e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 534e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 535e5d9ddfbSRussell King 536e5d9ddfbSRussell King /* 53792298c1cSRussell King * Reading the ISR appears to clear bits provided CLEAN_SPU_IRQ_ISR 53892298c1cSRussell King * is set. Writing has some other effect to acknowledge the IRQ - 53992298c1cSRussell King * without this, we only get a single IRQ. 540e5d9ddfbSRussell King */ 541e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 542e5d9ddfbSRussell King 543c8a220c6SRussell King trace_armada_drm_irq(&dcrtc->crtc, stat); 544c8a220c6SRussell King 545e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 546e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 547e5d9ddfbSRussell King 548e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 549e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 550e5d9ddfbSRussell King return IRQ_HANDLED; 551e5d9ddfbSRussell King } 552e5d9ddfbSRussell King return IRQ_NONE; 553e5d9ddfbSRussell King } 554e5d9ddfbSRussell King 55596f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc) 55696f60e37SRussell King { 55796f60e37SRussell King struct drm_display_mode *adj = &dcrtc->crtc.mode; 55896f60e37SRussell King uint32_t val = 0; 55996f60e37SRussell King 56096f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709) 56196f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 56296f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO) 56396f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 56496f60e37SRussell King 56596f60e37SRussell King /* 56696f60e37SRussell King * In auto mode, set the colorimetry, based upon the HDMI spec. 56796f60e37SRussell King * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use 56896f60e37SRussell King * ITU601. It may be more appropriate to set this depending on 56996f60e37SRussell King * the source - but what if the graphic frame is YUV and the 57096f60e37SRussell King * video frame is RGB? 57196f60e37SRussell King */ 57296f60e37SRussell King if ((adj->hdisplay == 1280 && adj->vdisplay == 720 && 57396f60e37SRussell King !(adj->flags & DRM_MODE_FLAG_INTERLACE)) || 57496f60e37SRussell King (adj->hdisplay == 1920 && adj->vdisplay == 1080)) { 57596f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_AUTO) 57696f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 57796f60e37SRussell King } 57896f60e37SRussell King 57996f60e37SRussell King /* 58096f60e37SRussell King * We assume we're connected to a TV-like device, so the YUV->RGB 58196f60e37SRussell King * conversion should produce a limited range. We should set this 58296f60e37SRussell King * depending on the connectors attached to this CRTC, and what 58396f60e37SRussell King * kind of device they report being connected. 58496f60e37SRussell King */ 58596f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_AUTO) 58696f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 58796f60e37SRussell King 58896f60e37SRussell King return val; 58996f60e37SRussell King } 59096f60e37SRussell King 591cfd1b63aSRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, 592cfd1b63aSRussell King struct drm_framebuffer *old_fb); 59337af35c7SRussell King 59496f60e37SRussell King /* The mode_config.mutex will be held for this call */ 59596f60e37SRussell King static int armada_drm_crtc_mode_set(struct drm_crtc *crtc, 59696f60e37SRussell King struct drm_display_mode *mode, struct drm_display_mode *adj, 59796f60e37SRussell King int x, int y, struct drm_framebuffer *old_fb) 59896f60e37SRussell King { 59996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 60096f60e37SRussell King struct armada_regs regs[17]; 60196f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 60296f60e37SRussell King unsigned long flags; 60396f60e37SRussell King unsigned i; 60496f60e37SRussell King bool interlaced; 60596f60e37SRussell King 606cfd1b63aSRussell King /* Take a reference on the old fb for armada_drm_crtc_commit() */ 607cfd1b63aSRussell King if (old_fb) 608cfd1b63aSRussell King drm_framebuffer_get(old_fb); 609f9a13bb3SRussell King dcrtc->old_modeset_fb = old_fb; 61096f60e37SRussell King 61196f60e37SRussell King interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 61296f60e37SRussell King 61337af35c7SRussell King i = 0; 61496f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 61596f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 61696f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 61796f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 61896f60e37SRussell King 61996f60e37SRussell King DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n", 62096f60e37SRussell King adj->crtc_hdisplay, 62196f60e37SRussell King adj->crtc_hsync_start, 62296f60e37SRussell King adj->crtc_hsync_end, 62396f60e37SRussell King adj->crtc_htotal, lm, rm); 62496f60e37SRussell King DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n", 62596f60e37SRussell King adj->crtc_vdisplay, 62696f60e37SRussell King adj->crtc_vsync_start, 62796f60e37SRussell King adj->crtc_vsync_end, 62896f60e37SRussell King adj->crtc_vtotal, tm, bm); 62996f60e37SRussell King 630e0ac5e9bSRussell King /* 631e0ac5e9bSRussell King * If we are blanked, we would have disabled the clock. Re-enable 632e0ac5e9bSRussell King * it so that compute_clock() does the right thing. 633e0ac5e9bSRussell King */ 634e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms)) 635e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 636e0ac5e9bSRussell King 63796f60e37SRussell King /* Now compute the divider for real */ 63842e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 63996f60e37SRussell King 64096f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 64196f60e37SRussell King 64296f60e37SRussell King if (interlaced ^ dcrtc->interlaced) { 64396f60e37SRussell King if (adj->flags & DRM_MODE_FLAG_INTERLACE) 644accbaf6eSGustavo Padovan drm_crtc_vblank_get(&dcrtc->crtc); 64596f60e37SRussell King else 646accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 64796f60e37SRussell King dcrtc->interlaced = interlaced; 64896f60e37SRussell King } 64996f60e37SRussell King 65096f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 65196f60e37SRussell King 65296f60e37SRussell King /* Even interlaced/progressive frame */ 65396f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 65496f60e37SRussell King adj->crtc_htotal; 65596f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 65696f60e37SRussell King val = adj->crtc_hsync_start; 657662af0d8SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 65842e62ba7SRussell King dcrtc->variant->spu_adv_reg; 65996f60e37SRussell King 66096f60e37SRussell King if (interlaced) { 66196f60e37SRussell King /* Odd interlaced frame */ 66296f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 66396f60e37SRussell King (1 << 16); 66496f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 66596f60e37SRussell King val = adj->crtc_hsync_start - adj->crtc_htotal / 2; 666662af0d8SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 66742e62ba7SRussell King dcrtc->variant->spu_adv_reg; 66896f60e37SRussell King } else { 66996f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 67096f60e37SRussell King } 67196f60e37SRussell King 67296f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 67396f60e37SRussell King 67496f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 67596f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 67696f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 67796f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 67896f60e37SRussell King LCD_SPUT_V_H_TOTAL); 67996f60e37SRussell King 68042e62ba7SRussell King if (dcrtc->variant->has_spu_adv_reg) { 68196f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 68296f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 68396f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 684662af0d8SRussell King } 68596f60e37SRussell King 68696f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 68796f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 68896f60e37SRussell King 68996f60e37SRussell King val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc); 69096f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL); 69196f60e37SRussell King armada_reg_queue_end(regs, i); 69296f60e37SRussell King 69396f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 69496f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 69596f60e37SRussell King 696cfd1b63aSRussell King return armada_drm_crtc_mode_set_base(crtc, x, y, old_fb); 69796f60e37SRussell King } 69896f60e37SRussell King 699cfd1b63aSRussell King static int armada_drm_do_primary_update(struct drm_plane *plane, 700cfd1b63aSRussell King struct drm_plane_state *state, struct drm_framebuffer *old_fb); 701cfd1b63aSRussell King 70296f60e37SRussell King /* The mode_config.mutex will be held for this call */ 70396f60e37SRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, 70496f60e37SRussell King struct drm_framebuffer *old_fb) 70596f60e37SRussell King { 706cfd1b63aSRussell King struct drm_plane_state state = { 707cfd1b63aSRussell King .plane = crtc->primary, 708cfd1b63aSRussell King .crtc = crtc, 709cfd1b63aSRussell King .fb = crtc->primary->fb, 710cfd1b63aSRussell King .crtc_x = 0, 711cfd1b63aSRussell King .crtc_y = 0, 712cfd1b63aSRussell King .crtc_w = crtc->mode.hdisplay, 713cfd1b63aSRussell King .crtc_h = crtc->mode.vdisplay, 714cfd1b63aSRussell King .src_x = x << 16, 715cfd1b63aSRussell King .src_y = y << 16, 716cfd1b63aSRussell King .src_w = crtc->mode.hdisplay << 16, 717cfd1b63aSRussell King .src_h = crtc->mode.vdisplay << 16, 718cfd1b63aSRussell King .rotation = DRM_MODE_ROTATE_0, 719cfd1b63aSRussell King }; 72096f60e37SRussell King 721cfd1b63aSRussell King armada_drm_do_primary_update(crtc->primary, &state, old_fb); 72296f60e37SRussell King 72396f60e37SRussell King return 0; 72496f60e37SRussell King } 72596f60e37SRussell King 72696f60e37SRussell King /* The mode_config.mutex will be held for this call */ 72796f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc) 72896f60e37SRussell King { 72996f60e37SRussell King armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); 73028b30433SRussell King 73128b30433SRussell King /* Disable our primary plane when we disable the CRTC. */ 73228b30433SRussell King crtc->primary->funcs->disable_plane(crtc->primary, NULL); 73396f60e37SRussell King } 73496f60e37SRussell King 73596f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 73696f60e37SRussell King .dpms = armada_drm_crtc_dpms, 73796f60e37SRussell King .prepare = armada_drm_crtc_prepare, 73896f60e37SRussell King .commit = armada_drm_crtc_commit, 73996f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 74096f60e37SRussell King .mode_set = armada_drm_crtc_mode_set, 74196f60e37SRussell King .mode_set_base = armada_drm_crtc_mode_set_base, 74296f60e37SRussell King .disable = armada_drm_crtc_disable, 74396f60e37SRussell King }; 74496f60e37SRussell King 745662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 746662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 747662af0d8SRussell King { 748662af0d8SRussell King uint32_t addr; 749662af0d8SRussell King unsigned y; 750662af0d8SRussell King 751662af0d8SRussell King addr = SRAM_HWC32_RAM1; 752662af0d8SRussell King for (y = 0; y < height; y++) { 753662af0d8SRussell King uint32_t *p = &pix[y * stride]; 754662af0d8SRussell King unsigned x; 755662af0d8SRussell King 756662af0d8SRussell King for (x = 0; x < width; x++, p++) { 757662af0d8SRussell King uint32_t val = *p; 758662af0d8SRussell King 759662af0d8SRussell King val = (val & 0xff00ff00) | 760662af0d8SRussell King (val & 0x000000ff) << 16 | 761662af0d8SRussell King (val & 0x00ff0000) >> 16; 762662af0d8SRussell King 763662af0d8SRussell King writel_relaxed(val, 764662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 765662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 766662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 767c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 768662af0d8SRussell King addr += 1; 769662af0d8SRussell King if ((addr & 0x00ff) == 0) 770662af0d8SRussell King addr += 0xf00; 771662af0d8SRussell King if ((addr & 0x30ff) == 0) 772662af0d8SRussell King addr = SRAM_HWC32_RAM2; 773662af0d8SRussell King } 774662af0d8SRussell King } 775662af0d8SRussell King } 776662af0d8SRussell King 777662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 778662af0d8SRussell King { 779662af0d8SRussell King unsigned addr; 780662af0d8SRussell King 781662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 782662af0d8SRussell King /* write the default value */ 783662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 784662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 785662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 786662af0d8SRussell King } 787662af0d8SRussell King } 788662af0d8SRussell King 789662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 790662af0d8SRussell King { 791662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 792662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 793662af0d8SRussell King uint32_t para1; 794662af0d8SRussell King 795662af0d8SRussell King /* 796662af0d8SRussell King * Calculate the visible width and height of the cursor, 797662af0d8SRussell King * screen position, and the position in the cursor bitmap. 798662af0d8SRussell King */ 799662af0d8SRussell King if (dcrtc->cursor_x < 0) { 800662af0d8SRussell King xoff = -dcrtc->cursor_x; 801662af0d8SRussell King xscr = 0; 802662af0d8SRussell King w -= min(xoff, w); 803662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 804662af0d8SRussell King xoff = 0; 805662af0d8SRussell King xscr = dcrtc->cursor_x; 806662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 807662af0d8SRussell King } else { 808662af0d8SRussell King xoff = 0; 809662af0d8SRussell King xscr = dcrtc->cursor_x; 810662af0d8SRussell King } 811662af0d8SRussell King 812662af0d8SRussell King if (dcrtc->cursor_y < 0) { 813662af0d8SRussell King yoff = -dcrtc->cursor_y; 814662af0d8SRussell King yscr = 0; 815662af0d8SRussell King h -= min(yoff, h); 816662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 817662af0d8SRussell King yoff = 0; 818662af0d8SRussell King yscr = dcrtc->cursor_y; 819662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 820662af0d8SRussell King } else { 821662af0d8SRussell King yoff = 0; 822662af0d8SRussell King yscr = dcrtc->cursor_y; 823662af0d8SRussell King } 824662af0d8SRussell King 825662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 826662af0d8SRussell King s = dcrtc->cursor_w; 827662af0d8SRussell King if (dcrtc->interlaced) { 828662af0d8SRussell King s *= 2; 829662af0d8SRussell King yscr /= 2; 830662af0d8SRussell King h /= 2; 831662af0d8SRussell King } 832662af0d8SRussell King 833662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 834662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 835662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 836662af0d8SRussell King dcrtc->cursor_update = false; 837662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 838662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 839662af0d8SRussell King return 0; 840662af0d8SRussell King } 841662af0d8SRussell King 842214612f9SRussell King spin_lock_irq(&dcrtc->irq_lock); 843662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 844662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 845662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 846214612f9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 847662af0d8SRussell King 848662af0d8SRussell King /* 849662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 850662af0d8SRussell King * We must also reload the cursor data as well. 851662af0d8SRussell King */ 852662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 853662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 854662af0d8SRussell King reload = true; 855662af0d8SRussell King } 856662af0d8SRussell King 857662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 858662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 859662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 860662af0d8SRussell King dcrtc->cursor_update = false; 861662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 862662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 863662af0d8SRussell King reload = true; 864662af0d8SRussell King } 865662af0d8SRussell King if (reload) { 866662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 867662af0d8SRussell King uint32_t *pix; 868662af0d8SRussell King /* Set the top-left corner of the cursor image */ 869662af0d8SRussell King pix = obj->addr; 870662af0d8SRussell King pix += yoff * s + xoff; 871662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 872662af0d8SRussell King } 873662af0d8SRussell King 874662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 875662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 876662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 877662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 878662af0d8SRussell King dcrtc->cursor_update = true; 879662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 880662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 881662af0d8SRussell King 882662af0d8SRussell King return 0; 883662af0d8SRussell King } 884662af0d8SRussell King 885662af0d8SRussell King static void cursor_update(void *data) 886662af0d8SRussell King { 887662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 888662af0d8SRussell King } 889662af0d8SRussell King 890662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 891662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 892662af0d8SRussell King { 893662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 894662af0d8SRussell King struct armada_gem_object *obj = NULL; 895662af0d8SRussell King int ret; 896662af0d8SRussell King 897662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 89842e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 899662af0d8SRussell King return -ENXIO; 900662af0d8SRussell King 901662af0d8SRussell King if (handle && w > 0 && h > 0) { 902662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 903662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 904662af0d8SRussell King return -ENOMEM; 905662af0d8SRussell King 906a8ad0bd8SChris Wilson obj = armada_gem_object_lookup(file, handle); 907662af0d8SRussell King if (!obj) 908662af0d8SRussell King return -ENOENT; 909662af0d8SRussell King 910662af0d8SRussell King /* Must be a kernel-mapped object */ 911662af0d8SRussell King if (!obj->addr) { 9124c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 913662af0d8SRussell King return -EINVAL; 914662af0d8SRussell King } 915662af0d8SRussell King 916662af0d8SRussell King if (obj->obj.size < w * h * 4) { 917662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 9184c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 919662af0d8SRussell King return -ENOMEM; 920662af0d8SRussell King } 921662af0d8SRussell King } 922662af0d8SRussell King 923662af0d8SRussell King if (dcrtc->cursor_obj) { 924662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 925662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 9264c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 927662af0d8SRussell King } 928662af0d8SRussell King dcrtc->cursor_obj = obj; 929662af0d8SRussell King dcrtc->cursor_w = w; 930662af0d8SRussell King dcrtc->cursor_h = h; 931662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 932662af0d8SRussell King if (obj) { 933662af0d8SRussell King obj->update_data = dcrtc; 934662af0d8SRussell King obj->update = cursor_update; 935662af0d8SRussell King } 936662af0d8SRussell King 937662af0d8SRussell King return ret; 938662af0d8SRussell King } 939662af0d8SRussell King 940662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 941662af0d8SRussell King { 942662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 943662af0d8SRussell King int ret; 944662af0d8SRussell King 945662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 94642e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 947662af0d8SRussell King return -EFAULT; 948662af0d8SRussell King 949662af0d8SRussell King dcrtc->cursor_x = x; 950662af0d8SRussell King dcrtc->cursor_y = y; 951662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 952662af0d8SRussell King 953662af0d8SRussell King return ret; 954662af0d8SRussell King } 955662af0d8SRussell King 95696f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 95796f60e37SRussell King { 95896f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 95996f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 96096f60e37SRussell King 961662af0d8SRussell King if (dcrtc->cursor_obj) 9624c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 963662af0d8SRussell King 96496f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 96596f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 96696f60e37SRussell King 96796f60e37SRussell King if (!IS_ERR(dcrtc->clk)) 96896f60e37SRussell King clk_disable_unprepare(dcrtc->clk); 96996f60e37SRussell King 970e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 971e5d9ddfbSRussell King 9729611cb93SRussell King of_node_put(dcrtc->crtc.port); 9739611cb93SRussell King 97496f60e37SRussell King kfree(dcrtc); 97596f60e37SRussell King } 97696f60e37SRussell King 97796f60e37SRussell King /* 97896f60e37SRussell King * The mode_config lock is held here, to prevent races between this 97996f60e37SRussell King * and a mode_set. 98096f60e37SRussell King */ 98196f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc, 98241292b1fSDaniel Vetter struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags, 98341292b1fSDaniel Vetter struct drm_modeset_acquire_ctx *ctx) 98496f60e37SRussell King { 98596f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 986eaa66279SRussell King struct armada_plane_work *work; 98796f60e37SRussell King unsigned i; 98896f60e37SRussell King int ret; 98996f60e37SRussell King 990eaa66279SRussell King work = armada_drm_crtc_alloc_plane_work(dcrtc->crtc.primary); 99196f60e37SRussell King if (!work) 99296f60e37SRussell King return -ENOMEM; 99396f60e37SRussell King 99496f60e37SRussell King work->event = event; 995f4510a27SMatt Roper work->old_fb = dcrtc->crtc.primary->fb; 99696f60e37SRussell King 99796f60e37SRussell King i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs, 99896f60e37SRussell King dcrtc->interlaced); 99996f60e37SRussell King armada_reg_queue_end(work->regs, i); 100096f60e37SRussell King 100196f60e37SRussell King /* 1002c5488307SRussell King * Ensure that we hold a reference on the new framebuffer. 1003c5488307SRussell King * This has to match the behaviour in mode_set. 100496f60e37SRussell King */ 1005a52ff2a5SHaneen Mohammed drm_framebuffer_get(fb); 100696f60e37SRussell King 1007eaa66279SRussell King ret = armada_drm_plane_work_queue(dcrtc, work); 100896f60e37SRussell King if (ret) { 1009c5488307SRussell King /* Undo our reference above */ 1010a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 101196f60e37SRussell King kfree(work); 101296f60e37SRussell King return ret; 101396f60e37SRussell King } 101496f60e37SRussell King 101596f60e37SRussell King /* 101696f60e37SRussell King * Finally, if the display is blanked, we won't receive an 101796f60e37SRussell King * interrupt, so complete it now. 101896f60e37SRussell King */ 10194b5dda82SRussell King if (dpms_blanked(dcrtc->dpms)) 1020ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 102196f60e37SRussell King 102296f60e37SRussell King return 0; 102396f60e37SRussell King } 102496f60e37SRussell King 102596f60e37SRussell King static int 102696f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc, 102796f60e37SRussell King struct drm_property *property, uint64_t val) 102896f60e37SRussell King { 102996f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 103096f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 103196f60e37SRussell King bool update_csc = false; 103296f60e37SRussell King 103396f60e37SRussell King if (property == priv->csc_yuv_prop) { 103496f60e37SRussell King dcrtc->csc_yuv_mode = val; 103596f60e37SRussell King update_csc = true; 103696f60e37SRussell King } else if (property == priv->csc_rgb_prop) { 103796f60e37SRussell King dcrtc->csc_rgb_mode = val; 103896f60e37SRussell King update_csc = true; 103996f60e37SRussell King } 104096f60e37SRussell King 104196f60e37SRussell King if (update_csc) { 104296f60e37SRussell King uint32_t val; 104396f60e37SRussell King 104496f60e37SRussell King val = dcrtc->spu_iopad_ctrl | 104596f60e37SRussell King armada_drm_crtc_calculate_csc(dcrtc); 104696f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL); 104796f60e37SRussell King } 104896f60e37SRussell King 104996f60e37SRussell King return 0; 105096f60e37SRussell King } 105196f60e37SRussell King 10525922a7d0SShawn Guo /* These are called under the vbl_lock. */ 10535922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc) 10545922a7d0SShawn Guo { 10555922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 105692298c1cSRussell King unsigned long flags; 10575922a7d0SShawn Guo 105892298c1cSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 10595922a7d0SShawn Guo armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA); 106092298c1cSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 10615922a7d0SShawn Guo return 0; 10625922a7d0SShawn Guo } 10635922a7d0SShawn Guo 10645922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc) 10655922a7d0SShawn Guo { 10665922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 106792298c1cSRussell King unsigned long flags; 10685922a7d0SShawn Guo 106992298c1cSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 10705922a7d0SShawn Guo armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA); 107192298c1cSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 10725922a7d0SShawn Guo } 10735922a7d0SShawn Guo 1074a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = { 1075662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 1076662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 107796f60e37SRussell King .destroy = armada_drm_crtc_destroy, 107896f60e37SRussell King .set_config = drm_crtc_helper_set_config, 107996f60e37SRussell King .page_flip = armada_drm_crtc_page_flip, 108096f60e37SRussell King .set_property = armada_drm_crtc_set_property, 10815922a7d0SShawn Guo .enable_vblank = armada_drm_crtc_enable_vblank, 10825922a7d0SShawn Guo .disable_vblank = armada_drm_crtc_disable_vblank, 108396f60e37SRussell King }; 108496f60e37SRussell King 1085*ecf25d23SRussell King static unsigned int armada_drm_primary_update_state( 1086*ecf25d23SRussell King struct drm_plane_state *state, struct armada_regs *regs) 1087950bc137SRussell King { 1088950bc137SRussell King struct armada_plane *dplane = drm_to_armada_plane(state->plane); 1089950bc137SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(state->crtc); 1090950bc137SRussell King struct armada_framebuffer *dfb = drm_fb_to_armada_fb(state->fb); 1091950bc137SRussell King bool was_disabled; 1092950bc137SRussell King unsigned int idx = 0; 1093950bc137SRussell King u32 val; 1094950bc137SRussell King 1095950bc137SRussell King val = CFG_GRA_FMT(dfb->fmt) | CFG_GRA_MOD(dfb->mod); 1096950bc137SRussell King if (dfb->fmt > CFG_420) 1097950bc137SRussell King val |= CFG_PALETTE_ENA; 1098950bc137SRussell King if (state->visible) 1099950bc137SRussell King val |= CFG_GRA_ENA; 1100950bc137SRussell King if (drm_rect_width(&state->src) >> 16 != drm_rect_width(&state->dst)) 1101950bc137SRussell King val |= CFG_GRA_HSMOOTH; 1102*ecf25d23SRussell King if (dcrtc->interlaced) 1103*ecf25d23SRussell King val |= CFG_GRA_FTOGGLE; 1104950bc137SRussell King 1105950bc137SRussell King was_disabled = !(dplane->state.ctrl0 & CFG_GRA_ENA); 1106950bc137SRussell King if (was_disabled) 1107950bc137SRussell King armada_reg_queue_mod(regs, idx, 1108950bc137SRussell King 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1); 1109950bc137SRussell King 1110950bc137SRussell King dplane->state.ctrl0 = val; 11110239520eSRussell King dplane->state.src_hw = armada_rect_hw_fp(&state->src); 11120239520eSRussell King dplane->state.dst_hw = armada_rect_hw(&state->dst); 11130239520eSRussell King dplane->state.dst_yx = armada_rect_yx(&state->dst); 1114950bc137SRussell King 1115*ecf25d23SRussell King idx += armada_drm_crtc_calc_fb(&dfb->fb, state->src.x1 >> 16, 1116*ecf25d23SRussell King state->src.y1 >> 16, regs + idx, 1117950bc137SRussell King dcrtc->interlaced); 1118*ecf25d23SRussell King armada_reg_queue_set(regs, idx, dplane->state.dst_yx, 1119*ecf25d23SRussell King LCD_SPU_GRA_OVSA_HPXL_VLN); 1120*ecf25d23SRussell King armada_reg_queue_set(regs, idx, dplane->state.src_hw, 1121*ecf25d23SRussell King LCD_SPU_GRA_HPXL_VLN); 1122*ecf25d23SRussell King armada_reg_queue_set(regs, idx, dplane->state.dst_hw, 1123*ecf25d23SRussell King LCD_SPU_GZM_HPXL_VLN); 1124*ecf25d23SRussell King armada_reg_queue_mod(regs, idx, dplane->state.ctrl0, CFG_GRAFORMAT | 1125*ecf25d23SRussell King CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV | 1126*ecf25d23SRussell King CFG_SWAPYU | CFG_YUV2RGB) | 1127*ecf25d23SRussell King CFG_PALETTE_ENA | CFG_GRA_FTOGGLE | 1128*ecf25d23SRussell King CFG_GRA_HSMOOTH | CFG_GRA_ENA, 1129*ecf25d23SRussell King LCD_SPU_DMA_CTRL0); 1130950bc137SRussell King 1131950bc137SRussell King dplane->state.vsync_update = !was_disabled; 1132950bc137SRussell King dplane->state.changed = true; 1133*ecf25d23SRussell King 1134*ecf25d23SRussell King return idx; 1135950bc137SRussell King } 1136950bc137SRussell King 1137cfd1b63aSRussell King static int armada_drm_do_primary_update(struct drm_plane *plane, 1138cfd1b63aSRussell King struct drm_plane_state *state, struct drm_framebuffer *old_fb) 1139950bc137SRussell King { 1140950bc137SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 1141cfd1b63aSRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(state->crtc); 1142950bc137SRussell King struct armada_plane_work *work; 114357270b81SVille Syrjälä struct drm_crtc_state crtc_state = { 1144cfd1b63aSRussell King .crtc = state->crtc, 1145cfd1b63aSRussell King .enable = state->crtc->enabled, 1146cfd1b63aSRussell King .mode = state->crtc->mode, 114757270b81SVille Syrjälä }; 1148*ecf25d23SRussell King unsigned int idx; 1149950bc137SRussell King int ret; 1150950bc137SRussell King 1151cfd1b63aSRussell King ret = drm_atomic_helper_check_plane_state(state, &crtc_state, 0, 1152bcd21a47SDave Airlie INT_MAX, true, false); 1153950bc137SRussell King if (ret) 1154950bc137SRussell King return ret; 1155950bc137SRussell King 1156950bc137SRussell King work = &dplane->works[dplane->next_work]; 1157950bc137SRussell King work->fn = armada_drm_crtc_complete_frame_work; 1158950bc137SRussell King 1159cfd1b63aSRussell King if (old_fb != state->fb) { 1160950bc137SRussell King /* 1161950bc137SRussell King * Take a reference on the new framebuffer - we want to 1162950bc137SRussell King * hold on to it while the hardware is displaying it. 1163950bc137SRussell King */ 1164cfd1b63aSRussell King drm_framebuffer_reference(state->fb); 1165950bc137SRussell King 1166cfd1b63aSRussell King work->old_fb = old_fb; 1167950bc137SRussell King } else { 1168950bc137SRussell King work->old_fb = NULL; 1169950bc137SRussell King } 1170950bc137SRussell King 1171*ecf25d23SRussell King idx = armada_drm_primary_update_state(state, work->regs); 1172*ecf25d23SRussell King armada_reg_queue_end(work->regs, idx); 1173950bc137SRussell King 1174950bc137SRussell King if (!dplane->state.changed) 1175950bc137SRussell King return 0; 1176950bc137SRussell King 1177950bc137SRussell King /* Wait for pending work to complete */ 1178950bc137SRussell King if (armada_drm_plane_work_wait(dplane, HZ / 10) == 0) 1179950bc137SRussell King armada_drm_plane_work_cancel(dcrtc, dplane); 1180950bc137SRussell King 1181950bc137SRussell King if (!dplane->state.vsync_update) { 1182950bc137SRussell King work->fn(dcrtc, work); 1183950bc137SRussell King if (work->old_fb) 1184950bc137SRussell King drm_framebuffer_unreference(work->old_fb); 1185950bc137SRussell King return 0; 1186950bc137SRussell King } 1187950bc137SRussell King 1188950bc137SRussell King /* Queue it for update on the next interrupt if we are enabled */ 1189950bc137SRussell King ret = armada_drm_plane_work_queue(dcrtc, work); 1190950bc137SRussell King if (ret) { 1191950bc137SRussell King work->fn(dcrtc, work); 1192950bc137SRussell King if (work->old_fb) 1193950bc137SRussell King drm_framebuffer_unreference(work->old_fb); 1194950bc137SRussell King } 1195950bc137SRussell King 1196950bc137SRussell King dplane->next_work = !dplane->next_work; 1197950bc137SRussell King 1198950bc137SRussell King return 0; 1199950bc137SRussell King } 1200950bc137SRussell King 1201cfd1b63aSRussell King static int armada_drm_primary_update(struct drm_plane *plane, 1202cfd1b63aSRussell King struct drm_crtc *crtc, struct drm_framebuffer *fb, 1203cfd1b63aSRussell King int crtc_x, int crtc_y, unsigned int crtc_w, unsigned int crtc_h, 1204cfd1b63aSRussell King uint32_t src_x, uint32_t src_y, uint32_t src_w, uint32_t src_h, 1205cfd1b63aSRussell King struct drm_modeset_acquire_ctx *ctx) 1206cfd1b63aSRussell King { 1207cfd1b63aSRussell King struct drm_plane_state state = { 1208cfd1b63aSRussell King .plane = plane, 1209cfd1b63aSRussell King .crtc = crtc, 1210cfd1b63aSRussell King .fb = fb, 1211cfd1b63aSRussell King .src_x = src_x, 1212cfd1b63aSRussell King .src_y = src_y, 1213cfd1b63aSRussell King .src_w = src_w, 1214cfd1b63aSRussell King .src_h = src_h, 1215cfd1b63aSRussell King .crtc_x = crtc_x, 1216cfd1b63aSRussell King .crtc_y = crtc_y, 1217cfd1b63aSRussell King .crtc_w = crtc_w, 1218cfd1b63aSRussell King .crtc_h = crtc_h, 1219cfd1b63aSRussell King .rotation = DRM_MODE_ROTATE_0, 1220cfd1b63aSRussell King }; 1221cfd1b63aSRussell King 1222cfd1b63aSRussell King return armada_drm_do_primary_update(plane, &state, plane->fb); 1223cfd1b63aSRussell King } 1224cfd1b63aSRussell King 1225f1f1bffcSRussell King int armada_drm_plane_disable(struct drm_plane *plane, 1226f1f1bffcSRussell King struct drm_modeset_acquire_ctx *ctx) 122728b30433SRussell King { 122828b30433SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 1229f1f1bffcSRussell King struct armada_crtc *dcrtc; 1230890ca8dfSRussell King struct armada_plane_work *work; 1231890ca8dfSRussell King unsigned int idx = 0; 1232d76dcc72SRussell King u32 sram_para1, enable_mask; 123328b30433SRussell King 1234f1f1bffcSRussell King if (!plane->crtc) 1235f1f1bffcSRussell King return 0; 1236f1f1bffcSRussell King 123728b30433SRussell King /* 1238890ca8dfSRussell King * Arrange to power down most RAMs and FIFOs if this is the primary 1239890ca8dfSRussell King * plane, otherwise just the YUV FIFOs for the overlay plane. 124028b30433SRussell King */ 124128b30433SRussell King if (plane->type == DRM_PLANE_TYPE_PRIMARY) { 124228b30433SRussell King sram_para1 = CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 124328b30433SRussell King CFG_PDWN32x32 | CFG_PDWN64x66; 1244d76dcc72SRussell King enable_mask = CFG_GRA_ENA; 124528b30433SRussell King } else { 124628b30433SRussell King sram_para1 = CFG_PDWN16x66 | CFG_PDWN32x66; 1247d76dcc72SRussell King enable_mask = CFG_DMA_ENA; 124828b30433SRussell King } 124928b30433SRussell King 1250d76dcc72SRussell King dplane->state.ctrl0 &= ~enable_mask; 1251d76dcc72SRussell King 1252f1f1bffcSRussell King dcrtc = drm_to_armada_crtc(plane->crtc); 1253f1f1bffcSRussell King 1254890ca8dfSRussell King /* 1255890ca8dfSRussell King * Try to disable the plane and drop our ref on the framebuffer 1256890ca8dfSRussell King * at the next frame update. If we fail for any reason, disable 1257890ca8dfSRussell King * the plane immediately. 1258890ca8dfSRussell King */ 1259890ca8dfSRussell King work = &dplane->works[dplane->next_work]; 1260890ca8dfSRussell King work->fn = armada_drm_crtc_complete_disable_work; 1261890ca8dfSRussell King work->cancel = armada_drm_crtc_complete_disable_work; 1262890ca8dfSRussell King work->old_fb = plane->fb; 1263890ca8dfSRussell King 1264890ca8dfSRussell King armada_reg_queue_mod(work->regs, idx, 1265890ca8dfSRussell King 0, enable_mask, LCD_SPU_DMA_CTRL0); 1266890ca8dfSRussell King armada_reg_queue_mod(work->regs, idx, 1267890ca8dfSRussell King sram_para1, 0, LCD_SPU_SRAM_PARA1); 1268890ca8dfSRussell King armada_reg_queue_end(work->regs, idx); 1269890ca8dfSRussell King 127028b30433SRussell King /* Wait for any preceding work to complete, but don't wedge */ 127128b30433SRussell King if (WARN_ON(!armada_drm_plane_work_wait(dplane, HZ))) 127228b30433SRussell King armada_drm_plane_work_cancel(dcrtc, dplane); 127328b30433SRussell King 1274890ca8dfSRussell King if (armada_drm_plane_work_queue(dcrtc, work)) { 1275890ca8dfSRussell King work->fn(dcrtc, work); 1276890ca8dfSRussell King if (work->old_fb) 1277890ca8dfSRussell King drm_framebuffer_unreference(work->old_fb); 1278890ca8dfSRussell King } 1279890ca8dfSRussell King 1280890ca8dfSRussell King dplane->next_work = !dplane->next_work; 128128b30433SRussell King 128228b30433SRussell King return 0; 128328b30433SRussell King } 128428b30433SRussell King 1285de32301bSRussell King static const struct drm_plane_funcs armada_primary_plane_funcs = { 1286950bc137SRussell King .update_plane = armada_drm_primary_update, 1287f1f1bffcSRussell King .disable_plane = armada_drm_plane_disable, 1288de32301bSRussell King .destroy = drm_primary_helper_destroy, 1289de32301bSRussell King }; 1290de32301bSRussell King 12915740d27fSRussell King int armada_drm_plane_init(struct armada_plane *plane) 12925740d27fSRussell King { 1293d924155dSRussell King unsigned int i; 1294d924155dSRussell King 1295d924155dSRussell King for (i = 0; i < ARRAY_SIZE(plane->works); i++) 1296d924155dSRussell King plane->works[i].plane = &plane->base; 1297d924155dSRussell King 12985740d27fSRussell King init_waitqueue_head(&plane->frame_wait); 12995740d27fSRussell King 13005740d27fSRussell King return 0; 13015740d27fSRussell King } 13025740d27fSRussell King 1303aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = { 130496f60e37SRussell King { CSC_AUTO, "Auto" }, 130596f60e37SRussell King { CSC_YUV_CCIR601, "CCIR601" }, 130696f60e37SRussell King { CSC_YUV_CCIR709, "CCIR709" }, 130796f60e37SRussell King }; 130896f60e37SRussell King 1309aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = { 131096f60e37SRussell King { CSC_AUTO, "Auto" }, 131196f60e37SRussell King { CSC_RGB_COMPUTER, "Computer system" }, 131296f60e37SRussell King { CSC_RGB_STUDIO, "Studio" }, 131396f60e37SRussell King }; 131496f60e37SRussell King 131596f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev) 131696f60e37SRussell King { 131796f60e37SRussell King struct armada_private *priv = dev->dev_private; 131896f60e37SRussell King 131996f60e37SRussell King if (priv->csc_yuv_prop) 132096f60e37SRussell King return 0; 132196f60e37SRussell King 132296f60e37SRussell King priv->csc_yuv_prop = drm_property_create_enum(dev, 0, 132396f60e37SRussell King "CSC_YUV", armada_drm_csc_yuv_enum_list, 132496f60e37SRussell King ARRAY_SIZE(armada_drm_csc_yuv_enum_list)); 132596f60e37SRussell King priv->csc_rgb_prop = drm_property_create_enum(dev, 0, 132696f60e37SRussell King "CSC_RGB", armada_drm_csc_rgb_enum_list, 132796f60e37SRussell King ARRAY_SIZE(armada_drm_csc_rgb_enum_list)); 132896f60e37SRussell King 132996f60e37SRussell King if (!priv->csc_yuv_prop || !priv->csc_rgb_prop) 133096f60e37SRussell King return -ENOMEM; 133196f60e37SRussell King 133296f60e37SRussell King return 0; 133396f60e37SRussell King } 133496f60e37SRussell King 13350fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 13369611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 13379611cb93SRussell King struct device_node *port) 133896f60e37SRussell King { 1339d8c96083SRussell King struct armada_private *priv = drm->dev_private; 134096f60e37SRussell King struct armada_crtc *dcrtc; 1341de32301bSRussell King struct armada_plane *primary; 134296f60e37SRussell King void __iomem *base; 134396f60e37SRussell King int ret; 134496f60e37SRussell King 1345d8c96083SRussell King ret = armada_drm_crtc_create_properties(drm); 134696f60e37SRussell King if (ret) 134796f60e37SRussell King return ret; 134896f60e37SRussell King 1349a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 1350c9d53c0fSJingoo Han if (IS_ERR(base)) 1351c9d53c0fSJingoo Han return PTR_ERR(base); 135296f60e37SRussell King 135396f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 135496f60e37SRussell King if (!dcrtc) { 135596f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 135696f60e37SRussell King return -ENOMEM; 135796f60e37SRussell King } 135896f60e37SRussell King 1359d8c96083SRussell King if (dev != drm->dev) 1360d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 1361d8c96083SRussell King 136242e62ba7SRussell King dcrtc->variant = variant; 136396f60e37SRussell King dcrtc->base = base; 1364d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 136596f60e37SRussell King dcrtc->clk = ERR_PTR(-EINVAL); 136696f60e37SRussell King dcrtc->csc_yuv_mode = CSC_AUTO; 136796f60e37SRussell King dcrtc->csc_rgb_mode = CSC_AUTO; 136896f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 136996f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 137096f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 137196f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 137296f60e37SRussell King 137396f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 137496f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 137596f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 137696f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 137796f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 137896f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 137996f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 138096f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 138196f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 138296f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 1383e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 138492298c1cSRussell King readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 1385e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 138696f60e37SRussell King 1387e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 1388e5d9ddfbSRussell King dcrtc); 138933cd3c07SRussell King if (ret < 0) 139033cd3c07SRussell King goto err_crtc; 139196f60e37SRussell King 139242e62ba7SRussell King if (dcrtc->variant->init) { 1393d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 139433cd3c07SRussell King if (ret) 139533cd3c07SRussell King goto err_crtc; 139696f60e37SRussell King } 139796f60e37SRussell King 139896f60e37SRussell King /* Ensure AXI pipeline is enabled */ 139996f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 140096f60e37SRussell King 140196f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 140296f60e37SRussell King 14039611cb93SRussell King dcrtc->crtc.port = port; 14041c914cecSRussell King 1405de32301bSRussell King primary = kzalloc(sizeof(*primary), GFP_KERNEL); 140633cd3c07SRussell King if (!primary) { 140733cd3c07SRussell King ret = -ENOMEM; 140833cd3c07SRussell King goto err_crtc; 140933cd3c07SRussell King } 14101c914cecSRussell King 14115740d27fSRussell King ret = armada_drm_plane_init(primary); 14125740d27fSRussell King if (ret) { 14135740d27fSRussell King kfree(primary); 141433cd3c07SRussell King goto err_crtc; 14155740d27fSRussell King } 14165740d27fSRussell King 1417de32301bSRussell King ret = drm_universal_plane_init(drm, &primary->base, 0, 1418de32301bSRussell King &armada_primary_plane_funcs, 1419de32301bSRussell King armada_primary_formats, 1420de32301bSRussell King ARRAY_SIZE(armada_primary_formats), 1421e6fc3b68SBen Widawsky NULL, 1422b0b3b795SVille Syrjälä DRM_PLANE_TYPE_PRIMARY, NULL); 1423de32301bSRussell King if (ret) { 1424de32301bSRussell King kfree(primary); 142533cd3c07SRussell King goto err_crtc; 1426de32301bSRussell King } 1427de32301bSRussell King 1428de32301bSRussell King ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL, 1429f9882876SVille Syrjälä &armada_crtc_funcs, NULL); 14301c914cecSRussell King if (ret) 14311c914cecSRussell King goto err_crtc_init; 14321c914cecSRussell King 143396f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 143496f60e37SRussell King 143596f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop, 143696f60e37SRussell King dcrtc->csc_yuv_mode); 143796f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop, 143896f60e37SRussell King dcrtc->csc_rgb_mode); 143996f60e37SRussell King 1440d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 14411c914cecSRussell King 14421c914cecSRussell King err_crtc_init: 1443de32301bSRussell King primary->base.funcs->destroy(&primary->base); 144433cd3c07SRussell King err_crtc: 144533cd3c07SRussell King kfree(dcrtc); 144633cd3c07SRussell King 14471c914cecSRussell King return ret; 144896f60e37SRussell King } 1449d8c96083SRussell King 1450d8c96083SRussell King static int 1451d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 1452d8c96083SRussell King { 1453d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 1454d8c96083SRussell King struct drm_device *drm = data; 1455d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1456d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 1457d8c96083SRussell King const struct armada_variant *variant; 14589611cb93SRussell King struct device_node *port = NULL; 1459d8c96083SRussell King 1460d8c96083SRussell King if (irq < 0) 1461d8c96083SRussell King return irq; 1462d8c96083SRussell King 1463d8c96083SRussell King if (!dev->of_node) { 1464d8c96083SRussell King const struct platform_device_id *id; 1465d8c96083SRussell King 1466d8c96083SRussell King id = platform_get_device_id(pdev); 1467d8c96083SRussell King if (!id) 1468d8c96083SRussell King return -ENXIO; 1469d8c96083SRussell King 1470d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 1471d8c96083SRussell King } else { 1472d8c96083SRussell King const struct of_device_id *match; 14739611cb93SRussell King struct device_node *np, *parent = dev->of_node; 1474d8c96083SRussell King 1475d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 1476d8c96083SRussell King if (!match) 1477d8c96083SRussell King return -ENXIO; 1478d8c96083SRussell King 14799611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 14809611cb93SRussell King if (np) 14819611cb93SRussell King parent = np; 14829611cb93SRussell King port = of_get_child_by_name(parent, "port"); 14839611cb93SRussell King of_node_put(np); 14849611cb93SRussell King if (!port) { 14854bf99144SRob Herring dev_err(dev, "no port node found in %pOF\n", parent); 14869611cb93SRussell King return -ENXIO; 14879611cb93SRussell King } 14889611cb93SRussell King 1489d8c96083SRussell King variant = match->data; 1490d8c96083SRussell King } 1491d8c96083SRussell King 14929611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1493d8c96083SRussell King } 1494d8c96083SRussell King 1495d8c96083SRussell King static void 1496d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1497d8c96083SRussell King { 1498d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1499d8c96083SRussell King 1500d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 1501d8c96083SRussell King } 1502d8c96083SRussell King 1503d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 1504d8c96083SRussell King .bind = armada_lcd_bind, 1505d8c96083SRussell King .unbind = armada_lcd_unbind, 1506d8c96083SRussell King }; 1507d8c96083SRussell King 1508d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 1509d8c96083SRussell King { 1510d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 1511d8c96083SRussell King } 1512d8c96083SRussell King 1513d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 1514d8c96083SRussell King { 1515d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 1516d8c96083SRussell King return 0; 1517d8c96083SRussell King } 1518d8c96083SRussell King 151985909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = { 1520d8c96083SRussell King { 1521d8c96083SRussell King .compatible = "marvell,dove-lcd", 1522d8c96083SRussell King .data = &armada510_ops, 1523d8c96083SRussell King }, 1524d8c96083SRussell King {} 1525d8c96083SRussell King }; 1526d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1527d8c96083SRussell King 1528d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 1529d8c96083SRussell King { 1530d8c96083SRussell King .name = "armada-lcd", 1531d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1532d8c96083SRussell King }, { 1533d8c96083SRussell King .name = "armada-510-lcd", 1534d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1535d8c96083SRussell King }, 1536d8c96083SRussell King { }, 1537d8c96083SRussell King }; 1538d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1539d8c96083SRussell King 1540d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 1541d8c96083SRussell King .probe = armada_lcd_probe, 1542d8c96083SRussell King .remove = armada_lcd_remove, 1543d8c96083SRussell King .driver = { 1544d8c96083SRussell King .name = "armada-lcd", 1545d8c96083SRussell King .owner = THIS_MODULE, 1546d8c96083SRussell King .of_match_table = armada_lcd_of_match, 1547d8c96083SRussell King }, 1548d8c96083SRussell King .id_table = armada_lcd_platform_ids, 1549d8c96083SRussell King }; 1550