196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 1496f60e37SRussell King #include <drm/drm_crtc_helper.h> 153cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 1696f60e37SRussell King #include "armada_crtc.h" 1796f60e37SRussell King #include "armada_drm.h" 1896f60e37SRussell King #include "armada_fb.h" 1996f60e37SRussell King #include "armada_gem.h" 2096f60e37SRussell King #include "armada_hw.h" 2196f60e37SRussell King 2296f60e37SRussell King struct armada_frame_work { 2396f60e37SRussell King struct drm_pending_vblank_event *event; 2496f60e37SRussell King struct armada_regs regs[4]; 2596f60e37SRussell King struct drm_framebuffer *old_fb; 2696f60e37SRussell King }; 2796f60e37SRussell King 2896f60e37SRussell King enum csc_mode { 2996f60e37SRussell King CSC_AUTO = 0, 3096f60e37SRussell King CSC_YUV_CCIR601 = 1, 3196f60e37SRussell King CSC_YUV_CCIR709 = 2, 3296f60e37SRussell King CSC_RGB_COMPUTER = 1, 3396f60e37SRussell King CSC_RGB_STUDIO = 2, 3496f60e37SRussell King }; 3596f60e37SRussell King 3696f60e37SRussell King /* 3796f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 3896f60e37SRussell King * The timing parameters we have from X are: 3996f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 4096f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 4196f60e37SRussell King * Which get translated to: 4296f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 4396f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 4496f60e37SRussell King * 4596f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 4696f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 4796f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 4896f60e37SRussell King * the even frame, the first active line is 584. 4996f60e37SRussell King * 5096f60e37SRussell King * LN: 560 561 562 563 567 568 569 5196f60e37SRussell King * DE: ~~~|____________________________//__________________________ 5296f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 5396f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 5496f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 5596f60e37SRussell King * 5696f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 5796f60e37SRussell King * DE: ~~~|____________________________//__________________________ 5896f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 5996f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 6096f60e37SRussell King * 23 blanking lines 6196f60e37SRussell King * 6296f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 6396f60e37SRussell King * referenced to the top left of the active frame. 6496f60e37SRussell King * 6596f60e37SRussell King * So, translating these to our LCD controller: 6696f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 6796f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 6896f60e37SRussell King * Note: Vsync front porch remains constant! 6996f60e37SRussell King * 7096f60e37SRussell King * if (odd_frame) { 7196f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 7296f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 7396f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 7496f60e37SRussell King * } else { 7596f60e37SRussell King * vtotal = mode->crtc_vtotal; 7696f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 7796f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 7896f60e37SRussell King * } 7996f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 8096f60e37SRussell King * 8196f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 8296f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 8396f60e37SRussell King * 8496f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 8596f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 8696f60e37SRussell King * they occur at the end of the last active line, before the vsync back 8796f60e37SRussell King * porch, which we're reprogramming.) 8896f60e37SRussell King */ 8996f60e37SRussell King 9096f60e37SRussell King void 9196f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 9296f60e37SRussell King { 9396f60e37SRussell King while (regs->offset != ~0) { 9496f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 9596f60e37SRussell King uint32_t val; 9696f60e37SRussell King 9796f60e37SRussell King val = regs->mask; 9896f60e37SRussell King if (val != 0) 9996f60e37SRussell King val &= readl_relaxed(reg); 10096f60e37SRussell King writel_relaxed(val | regs->val, reg); 10196f60e37SRussell King ++regs; 10296f60e37SRussell King } 10396f60e37SRussell King } 10496f60e37SRussell King 10596f60e37SRussell King #define dpms_blanked(dpms) ((dpms) != DRM_MODE_DPMS_ON) 10696f60e37SRussell King 10796f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc) 10896f60e37SRussell King { 10996f60e37SRussell King uint32_t dumb_ctrl; 11096f60e37SRussell King 11196f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 11296f60e37SRussell King 11396f60e37SRussell King if (!dpms_blanked(dcrtc->dpms)) 11496f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 11596f60e37SRussell King 11696f60e37SRussell King /* 11796f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 11896f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 11996f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 12096f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 12196f60e37SRussell King */ 12296f60e37SRussell King if (dpms_blanked(dcrtc->dpms) && 12396f60e37SRussell King (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 12496f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 12596f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 12696f60e37SRussell King } 12796f60e37SRussell King 12896f60e37SRussell King /* 12996f60e37SRussell King * The documentation doesn't indicate what the normal state of 13096f60e37SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 13196f60e37SRussell King * these signals on his board to determine their state. 13296f60e37SRussell King * 13396f60e37SRussell King * The non-inverted state of the sync signals is active high. 13496f60e37SRussell King * Setting these bits makes the appropriate signal active low. 13596f60e37SRussell King */ 13696f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC) 13796f60e37SRussell King dumb_ctrl |= CFG_INV_CSYNC; 13896f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC) 13996f60e37SRussell King dumb_ctrl |= CFG_INV_HSYNC; 14096f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC) 14196f60e37SRussell King dumb_ctrl |= CFG_INV_VSYNC; 14296f60e37SRussell King 14396f60e37SRussell King if (dcrtc->dumb_ctrl != dumb_ctrl) { 14496f60e37SRussell King dcrtc->dumb_ctrl = dumb_ctrl; 14596f60e37SRussell King writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL); 14696f60e37SRussell King } 14796f60e37SRussell King } 14896f60e37SRussell King 14996f60e37SRussell King static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb, 15096f60e37SRussell King int x, int y, struct armada_regs *regs, bool interlaced) 15196f60e37SRussell King { 15296f60e37SRussell King struct armada_gem_object *obj = drm_fb_obj(fb); 15396f60e37SRussell King unsigned pitch = fb->pitches[0]; 15496f60e37SRussell King unsigned offset = y * pitch + x * fb->bits_per_pixel / 8; 15596f60e37SRussell King uint32_t addr_odd, addr_even; 15696f60e37SRussell King unsigned i = 0; 15796f60e37SRussell King 15896f60e37SRussell King DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n", 15996f60e37SRussell King pitch, x, y, fb->bits_per_pixel); 16096f60e37SRussell King 16196f60e37SRussell King addr_odd = addr_even = obj->dev_addr + offset; 16296f60e37SRussell King 16396f60e37SRussell King if (interlaced) { 16496f60e37SRussell King addr_even += pitch; 16596f60e37SRussell King pitch *= 2; 16696f60e37SRussell King } 16796f60e37SRussell King 16896f60e37SRussell King /* write offset, base, and pitch */ 16996f60e37SRussell King armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0); 17096f60e37SRussell King armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1); 17196f60e37SRussell King armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH); 17296f60e37SRussell King 17396f60e37SRussell King return i; 17496f60e37SRussell King } 17596f60e37SRussell King 1767c8f7e1aSRussell King void armada_drm_vbl_event_add(struct armada_crtc *dcrtc, 1777c8f7e1aSRussell King struct armada_vbl_event *evt) 1787c8f7e1aSRussell King { 1797c8f7e1aSRussell King unsigned long flags; 1807c8f7e1aSRussell King bool not_on_list; 1817c8f7e1aSRussell King 1827c8f7e1aSRussell King WARN_ON(drm_vblank_get(dcrtc->crtc.dev, dcrtc->num)); 1837c8f7e1aSRussell King 1847c8f7e1aSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 1857c8f7e1aSRussell King not_on_list = list_empty(&evt->node); 1867c8f7e1aSRussell King if (not_on_list) 1877c8f7e1aSRussell King list_add_tail(&evt->node, &dcrtc->vbl_list); 1887c8f7e1aSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 1897c8f7e1aSRussell King 1907c8f7e1aSRussell King if (!not_on_list) 1917c8f7e1aSRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 1927c8f7e1aSRussell King } 1937c8f7e1aSRussell King 1947c8f7e1aSRussell King void armada_drm_vbl_event_remove(struct armada_crtc *dcrtc, 1957c8f7e1aSRussell King struct armada_vbl_event *evt) 1967c8f7e1aSRussell King { 1977c8f7e1aSRussell King if (!list_empty(&evt->node)) { 1987c8f7e1aSRussell King list_del_init(&evt->node); 1997c8f7e1aSRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 2007c8f7e1aSRussell King } 2017c8f7e1aSRussell King } 2027c8f7e1aSRussell King 2037c8f7e1aSRussell King static void armada_drm_vbl_event_run(struct armada_crtc *dcrtc) 2047c8f7e1aSRussell King { 2057c8f7e1aSRussell King struct armada_vbl_event *e, *n; 2067c8f7e1aSRussell King 2077c8f7e1aSRussell King list_for_each_entry_safe(e, n, &dcrtc->vbl_list, node) { 2087c8f7e1aSRussell King list_del_init(&e->node); 2097c8f7e1aSRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 2107c8f7e1aSRussell King e->fn(dcrtc, e->data); 2117c8f7e1aSRussell King } 2127c8f7e1aSRussell King } 2137c8f7e1aSRussell King 21496f60e37SRussell King static int armada_drm_crtc_queue_frame_work(struct armada_crtc *dcrtc, 21596f60e37SRussell King struct armada_frame_work *work) 21696f60e37SRussell King { 21796f60e37SRussell King struct drm_device *dev = dcrtc->crtc.dev; 21896f60e37SRussell King unsigned long flags; 21996f60e37SRussell King int ret; 22096f60e37SRussell King 22196f60e37SRussell King ret = drm_vblank_get(dev, dcrtc->num); 22296f60e37SRussell King if (ret) { 22396f60e37SRussell King DRM_ERROR("failed to acquire vblank counter\n"); 22496f60e37SRussell King return ret; 22596f60e37SRussell King } 22696f60e37SRussell King 22796f60e37SRussell King spin_lock_irqsave(&dev->event_lock, flags); 22896f60e37SRussell King if (!dcrtc->frame_work) 22996f60e37SRussell King dcrtc->frame_work = work; 23096f60e37SRussell King else 23196f60e37SRussell King ret = -EBUSY; 23296f60e37SRussell King spin_unlock_irqrestore(&dev->event_lock, flags); 23396f60e37SRussell King 23496f60e37SRussell King if (ret) 23596f60e37SRussell King drm_vblank_put(dev, dcrtc->num); 23696f60e37SRussell King 23796f60e37SRussell King return ret; 23896f60e37SRussell King } 23996f60e37SRussell King 24096f60e37SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc) 24196f60e37SRussell King { 24296f60e37SRussell King struct drm_device *dev = dcrtc->crtc.dev; 24396f60e37SRussell King struct armada_frame_work *work = dcrtc->frame_work; 24496f60e37SRussell King 24596f60e37SRussell King dcrtc->frame_work = NULL; 24696f60e37SRussell King 24796f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, work->regs); 24896f60e37SRussell King 24996f60e37SRussell King if (work->event) 25096f60e37SRussell King drm_send_vblank_event(dev, dcrtc->num, work->event); 25196f60e37SRussell King 25296f60e37SRussell King drm_vblank_put(dev, dcrtc->num); 25396f60e37SRussell King 25496f60e37SRussell King /* Finally, queue the process-half of the cleanup. */ 25596f60e37SRussell King __armada_drm_queue_unref_work(dcrtc->crtc.dev, work->old_fb); 25696f60e37SRussell King kfree(work); 25796f60e37SRussell King } 25896f60e37SRussell King 25996f60e37SRussell King static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc, 26096f60e37SRussell King struct drm_framebuffer *fb, bool force) 26196f60e37SRussell King { 26296f60e37SRussell King struct armada_frame_work *work; 26396f60e37SRussell King 26496f60e37SRussell King if (!fb) 26596f60e37SRussell King return; 26696f60e37SRussell King 26796f60e37SRussell King if (force) { 26896f60e37SRussell King /* Display is disabled, so just drop the old fb */ 26996f60e37SRussell King drm_framebuffer_unreference(fb); 27096f60e37SRussell King return; 27196f60e37SRussell King } 27296f60e37SRussell King 27396f60e37SRussell King work = kmalloc(sizeof(*work), GFP_KERNEL); 27496f60e37SRussell King if (work) { 27596f60e37SRussell King int i = 0; 27696f60e37SRussell King work->event = NULL; 27796f60e37SRussell King work->old_fb = fb; 27896f60e37SRussell King armada_reg_queue_end(work->regs, i); 27996f60e37SRussell King 28096f60e37SRussell King if (armada_drm_crtc_queue_frame_work(dcrtc, work) == 0) 28196f60e37SRussell King return; 28296f60e37SRussell King 28396f60e37SRussell King kfree(work); 28496f60e37SRussell King } 28596f60e37SRussell King 28696f60e37SRussell King /* 28796f60e37SRussell King * Oops - just drop the reference immediately and hope for 28896f60e37SRussell King * the best. The worst that will happen is the buffer gets 28996f60e37SRussell King * reused before it has finished being displayed. 29096f60e37SRussell King */ 29196f60e37SRussell King drm_framebuffer_unreference(fb); 29296f60e37SRussell King } 29396f60e37SRussell King 29496f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc) 29596f60e37SRussell King { 29696f60e37SRussell King struct drm_device *dev = dcrtc->crtc.dev; 29796f60e37SRussell King 29896f60e37SRussell King /* 29996f60e37SRussell King * Tell the DRM core that vblank IRQs aren't going to happen for 30096f60e37SRussell King * a while. This cleans up any pending vblank events for us. 30196f60e37SRussell King */ 302178e561fSRussell King drm_crtc_vblank_off(&dcrtc->crtc); 30396f60e37SRussell King 30496f60e37SRussell King /* Handle any pending flip event. */ 30596f60e37SRussell King spin_lock_irq(&dev->event_lock); 30696f60e37SRussell King if (dcrtc->frame_work) 30796f60e37SRussell King armada_drm_crtc_complete_frame_work(dcrtc); 30896f60e37SRussell King spin_unlock_irq(&dev->event_lock); 30996f60e37SRussell King } 31096f60e37SRussell King 31196f60e37SRussell King void armada_drm_crtc_gamma_set(struct drm_crtc *crtc, u16 r, u16 g, u16 b, 31296f60e37SRussell King int idx) 31396f60e37SRussell King { 31496f60e37SRussell King } 31596f60e37SRussell King 31696f60e37SRussell King void armada_drm_crtc_gamma_get(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b, 31796f60e37SRussell King int idx) 31896f60e37SRussell King { 31996f60e37SRussell King } 32096f60e37SRussell King 32196f60e37SRussell King /* The mode_config.mutex will be held for this call */ 32296f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms) 32396f60e37SRussell King { 32496f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 32596f60e37SRussell King 32696f60e37SRussell King if (dcrtc->dpms != dpms) { 32796f60e37SRussell King dcrtc->dpms = dpms; 328*e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && !dpms_blanked(dpms)) 329*e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 33096f60e37SRussell King armada_drm_crtc_update(dcrtc); 331*e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dpms)) 332*e0ac5e9bSRussell King clk_disable_unprepare(dcrtc->clk); 33396f60e37SRussell King if (dpms_blanked(dpms)) 33496f60e37SRussell King armada_drm_vblank_off(dcrtc); 335178e561fSRussell King else 336178e561fSRussell King drm_crtc_vblank_on(&dcrtc->crtc); 33796f60e37SRussell King } 33896f60e37SRussell King } 33996f60e37SRussell King 34096f60e37SRussell King /* 34196f60e37SRussell King * Prepare for a mode set. Turn off overlay to ensure that we don't end 34296f60e37SRussell King * up with the overlay size being bigger than the active screen size. 34396f60e37SRussell King * We rely upon X refreshing this state after the mode set has completed. 34496f60e37SRussell King * 34596f60e37SRussell King * The mode_config.mutex will be held for this call 34696f60e37SRussell King */ 34796f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc) 34896f60e37SRussell King { 34996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 35096f60e37SRussell King struct drm_plane *plane; 35196f60e37SRussell King 35296f60e37SRussell King /* 35396f60e37SRussell King * If we have an overlay plane associated with this CRTC, disable 35496f60e37SRussell King * it before the modeset to avoid its coordinates being outside 355f8e14069SRussell King * the new mode parameters. 35696f60e37SRussell King */ 35796f60e37SRussell King plane = dcrtc->plane; 358f8e14069SRussell King if (plane) 359f8e14069SRussell King drm_plane_force_disable(plane); 36096f60e37SRussell King } 36196f60e37SRussell King 36296f60e37SRussell King /* The mode_config.mutex will be held for this call */ 36396f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc) 36496f60e37SRussell King { 36596f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 36696f60e37SRussell King 36796f60e37SRussell King if (dcrtc->dpms != DRM_MODE_DPMS_ON) { 36896f60e37SRussell King dcrtc->dpms = DRM_MODE_DPMS_ON; 36996f60e37SRussell King armada_drm_crtc_update(dcrtc); 37096f60e37SRussell King } 37196f60e37SRussell King } 37296f60e37SRussell King 37396f60e37SRussell King /* The mode_config.mutex will be held for this call */ 37496f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 37596f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 37696f60e37SRussell King { 37796f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 37896f60e37SRussell King int ret; 37996f60e37SRussell King 38096f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 38142e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 38296f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 38396f60e37SRussell King return false; 38496f60e37SRussell King 38596f60e37SRussell King /* Check whether the display mode is possible */ 38642e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 38796f60e37SRussell King if (ret) 38896f60e37SRussell King return false; 38996f60e37SRussell King 39096f60e37SRussell King return true; 39196f60e37SRussell King } 39296f60e37SRussell King 393e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 39496f60e37SRussell King { 39596f60e37SRussell King void __iomem *base = dcrtc->base; 39696f60e37SRussell King 39796f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 39896f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 39996f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 40096f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 40196f60e37SRussell King 40296f60e37SRussell King if (stat & VSYNC_IRQ) 40396f60e37SRussell King drm_handle_vblank(dcrtc->crtc.dev, dcrtc->num); 40496f60e37SRussell King 40596f60e37SRussell King spin_lock(&dcrtc->irq_lock); 4067c8f7e1aSRussell King armada_drm_vbl_event_run(dcrtc); 40796f60e37SRussell King 40896f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 40996f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 41096f60e37SRussell King uint32_t val; 41196f60e37SRussell King 41296f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 41396f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 41496f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 41596f60e37SRussell King 41696f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 41796f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 41896f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 419662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 42096f60e37SRussell King } 421662af0d8SRussell King 422662af0d8SRussell King if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) { 423662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 424662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 425662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 426662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 427662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 428662af0d8SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA, 429662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 430662af0d8SRussell King dcrtc->cursor_update = false; 431662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 432662af0d8SRussell King } 433662af0d8SRussell King 43496f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 43596f60e37SRussell King 43696f60e37SRussell King if (stat & GRA_FRAME_IRQ) { 43796f60e37SRussell King struct drm_device *dev = dcrtc->crtc.dev; 43896f60e37SRussell King 43996f60e37SRussell King spin_lock(&dev->event_lock); 44096f60e37SRussell King if (dcrtc->frame_work) 44196f60e37SRussell King armada_drm_crtc_complete_frame_work(dcrtc); 44296f60e37SRussell King spin_unlock(&dev->event_lock); 44396f60e37SRussell King 44496f60e37SRussell King wake_up(&dcrtc->frame_wait); 44596f60e37SRussell King } 44696f60e37SRussell King } 44796f60e37SRussell King 448e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 449e5d9ddfbSRussell King { 450e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 451e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 452e5d9ddfbSRussell King 453e5d9ddfbSRussell King /* 454e5d9ddfbSRussell King * This is rediculous - rather than writing bits to clear, we 455e5d9ddfbSRussell King * have to set the actual status register value. This is racy. 456e5d9ddfbSRussell King */ 457e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 458e5d9ddfbSRussell King 459e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 460e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 461e5d9ddfbSRussell King 462e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 463e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 464e5d9ddfbSRussell King return IRQ_HANDLED; 465e5d9ddfbSRussell King } 466e5d9ddfbSRussell King return IRQ_NONE; 467e5d9ddfbSRussell King } 468e5d9ddfbSRussell King 46996f60e37SRussell King /* These are locked by dev->vbl_lock */ 47096f60e37SRussell King void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 47196f60e37SRussell King { 47296f60e37SRussell King if (dcrtc->irq_ena & mask) { 47396f60e37SRussell King dcrtc->irq_ena &= ~mask; 47496f60e37SRussell King writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 47596f60e37SRussell King } 47696f60e37SRussell King } 47796f60e37SRussell King 47896f60e37SRussell King void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 47996f60e37SRussell King { 48096f60e37SRussell King if ((dcrtc->irq_ena & mask) != mask) { 48196f60e37SRussell King dcrtc->irq_ena |= mask; 48296f60e37SRussell King writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 48396f60e37SRussell King if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 48496f60e37SRussell King writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 48596f60e37SRussell King } 48696f60e37SRussell King } 48796f60e37SRussell King 48896f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc) 48996f60e37SRussell King { 49096f60e37SRussell King struct drm_display_mode *adj = &dcrtc->crtc.mode; 49196f60e37SRussell King uint32_t val = 0; 49296f60e37SRussell King 49396f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709) 49496f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 49596f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO) 49696f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 49796f60e37SRussell King 49896f60e37SRussell King /* 49996f60e37SRussell King * In auto mode, set the colorimetry, based upon the HDMI spec. 50096f60e37SRussell King * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use 50196f60e37SRussell King * ITU601. It may be more appropriate to set this depending on 50296f60e37SRussell King * the source - but what if the graphic frame is YUV and the 50396f60e37SRussell King * video frame is RGB? 50496f60e37SRussell King */ 50596f60e37SRussell King if ((adj->hdisplay == 1280 && adj->vdisplay == 720 && 50696f60e37SRussell King !(adj->flags & DRM_MODE_FLAG_INTERLACE)) || 50796f60e37SRussell King (adj->hdisplay == 1920 && adj->vdisplay == 1080)) { 50896f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_AUTO) 50996f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 51096f60e37SRussell King } 51196f60e37SRussell King 51296f60e37SRussell King /* 51396f60e37SRussell King * We assume we're connected to a TV-like device, so the YUV->RGB 51496f60e37SRussell King * conversion should produce a limited range. We should set this 51596f60e37SRussell King * depending on the connectors attached to this CRTC, and what 51696f60e37SRussell King * kind of device they report being connected. 51796f60e37SRussell King */ 51896f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_AUTO) 51996f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 52096f60e37SRussell King 52196f60e37SRussell King return val; 52296f60e37SRussell King } 52396f60e37SRussell King 52496f60e37SRussell King /* The mode_config.mutex will be held for this call */ 52596f60e37SRussell King static int armada_drm_crtc_mode_set(struct drm_crtc *crtc, 52696f60e37SRussell King struct drm_display_mode *mode, struct drm_display_mode *adj, 52796f60e37SRussell King int x, int y, struct drm_framebuffer *old_fb) 52896f60e37SRussell King { 52996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 53096f60e37SRussell King struct armada_regs regs[17]; 53196f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 53296f60e37SRussell King unsigned long flags; 53396f60e37SRussell King unsigned i; 53496f60e37SRussell King bool interlaced; 53596f60e37SRussell King 536f4510a27SMatt Roper drm_framebuffer_reference(crtc->primary->fb); 53796f60e37SRussell King 53896f60e37SRussell King interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 53996f60e37SRussell King 540f4510a27SMatt Roper i = armada_drm_crtc_calc_fb(dcrtc->crtc.primary->fb, 541f4510a27SMatt Roper x, y, regs, interlaced); 54296f60e37SRussell King 54396f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 54496f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 54596f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 54696f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 54796f60e37SRussell King 54896f60e37SRussell King DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n", 54996f60e37SRussell King adj->crtc_hdisplay, 55096f60e37SRussell King adj->crtc_hsync_start, 55196f60e37SRussell King adj->crtc_hsync_end, 55296f60e37SRussell King adj->crtc_htotal, lm, rm); 55396f60e37SRussell King DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n", 55496f60e37SRussell King adj->crtc_vdisplay, 55596f60e37SRussell King adj->crtc_vsync_start, 55696f60e37SRussell King adj->crtc_vsync_end, 55796f60e37SRussell King adj->crtc_vtotal, tm, bm); 55896f60e37SRussell King 55996f60e37SRussell King /* Wait for pending flips to complete */ 56096f60e37SRussell King wait_event(dcrtc->frame_wait, !dcrtc->frame_work); 56196f60e37SRussell King 562178e561fSRussell King drm_crtc_vblank_off(crtc); 56396f60e37SRussell King 56496f60e37SRussell King val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA; 56596f60e37SRussell King if (val != dcrtc->dumb_ctrl) { 56696f60e37SRussell King dcrtc->dumb_ctrl = val; 56796f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL); 56896f60e37SRussell King } 56996f60e37SRussell King 570*e0ac5e9bSRussell King /* 571*e0ac5e9bSRussell King * If we are blanked, we would have disabled the clock. Re-enable 572*e0ac5e9bSRussell King * it so that compute_clock() does the right thing. 573*e0ac5e9bSRussell King */ 574*e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms)) 575*e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 576*e0ac5e9bSRussell King 57796f60e37SRussell King /* Now compute the divider for real */ 57842e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 57996f60e37SRussell King 58096f60e37SRussell King /* Ensure graphic fifo is enabled */ 58196f60e37SRussell King armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1); 58296f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 58396f60e37SRussell King 58496f60e37SRussell King if (interlaced ^ dcrtc->interlaced) { 58596f60e37SRussell King if (adj->flags & DRM_MODE_FLAG_INTERLACE) 58696f60e37SRussell King drm_vblank_get(dcrtc->crtc.dev, dcrtc->num); 58796f60e37SRussell King else 58896f60e37SRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 58996f60e37SRussell King dcrtc->interlaced = interlaced; 59096f60e37SRussell King } 59196f60e37SRussell King 59296f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 59396f60e37SRussell King 59496f60e37SRussell King /* Even interlaced/progressive frame */ 59596f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 59696f60e37SRussell King adj->crtc_htotal; 59796f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 59896f60e37SRussell King val = adj->crtc_hsync_start; 599662af0d8SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 60042e62ba7SRussell King dcrtc->variant->spu_adv_reg; 60196f60e37SRussell King 60296f60e37SRussell King if (interlaced) { 60396f60e37SRussell King /* Odd interlaced frame */ 60496f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 60596f60e37SRussell King (1 << 16); 60696f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 60796f60e37SRussell King val = adj->crtc_hsync_start - adj->crtc_htotal / 2; 608662af0d8SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 60942e62ba7SRussell King dcrtc->variant->spu_adv_reg; 61096f60e37SRussell King } else { 61196f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 61296f60e37SRussell King } 61396f60e37SRussell King 61496f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 61596f60e37SRussell King 61696f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 61796f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_GRA_HPXL_VLN); 61896f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_GZM_HPXL_VLN); 61996f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 62096f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 62196f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 62296f60e37SRussell King LCD_SPUT_V_H_TOTAL); 62396f60e37SRussell King 62442e62ba7SRussell King if (dcrtc->variant->has_spu_adv_reg) { 62596f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 62696f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 62796f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 628662af0d8SRussell King } 62996f60e37SRussell King 63096f60e37SRussell King val = CFG_GRA_ENA | CFG_GRA_HSMOOTH; 631f4510a27SMatt Roper val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt); 632f4510a27SMatt Roper val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod); 63396f60e37SRussell King 634f4510a27SMatt Roper if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420) 63596f60e37SRussell King val |= CFG_PALETTE_ENA; 63696f60e37SRussell King 63796f60e37SRussell King if (interlaced) 63896f60e37SRussell King val |= CFG_GRA_FTOGGLE; 63996f60e37SRussell King 64096f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_GRAFORMAT | 64196f60e37SRussell King CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV | 64296f60e37SRussell King CFG_SWAPYU | CFG_YUV2RGB) | 64396f60e37SRussell King CFG_PALETTE_ENA | CFG_GRA_FTOGGLE, 64496f60e37SRussell King LCD_SPU_DMA_CTRL0); 64596f60e37SRussell King 64696f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 64796f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 64896f60e37SRussell King 64996f60e37SRussell King val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc); 65096f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL); 65196f60e37SRussell King armada_reg_queue_end(regs, i); 65296f60e37SRussell King 65396f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 65496f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 65596f60e37SRussell King 65696f60e37SRussell King armada_drm_crtc_update(dcrtc); 65796f60e37SRussell King 658178e561fSRussell King drm_crtc_vblank_on(crtc); 65996f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 66096f60e37SRussell King 66196f60e37SRussell King return 0; 66296f60e37SRussell King } 66396f60e37SRussell King 66496f60e37SRussell King /* The mode_config.mutex will be held for this call */ 66596f60e37SRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, 66696f60e37SRussell King struct drm_framebuffer *old_fb) 66796f60e37SRussell King { 66896f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 66996f60e37SRussell King struct armada_regs regs[4]; 67096f60e37SRussell King unsigned i; 67196f60e37SRussell King 672f4510a27SMatt Roper i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs, 67396f60e37SRussell King dcrtc->interlaced); 67496f60e37SRussell King armada_reg_queue_end(regs, i); 67596f60e37SRussell King 67696f60e37SRussell King /* Wait for pending flips to complete */ 67796f60e37SRussell King wait_event(dcrtc->frame_wait, !dcrtc->frame_work); 67896f60e37SRussell King 67996f60e37SRussell King /* Take a reference to the new fb as we're using it */ 680f4510a27SMatt Roper drm_framebuffer_reference(crtc->primary->fb); 68196f60e37SRussell King 68296f60e37SRussell King /* Update the base in the CRTC */ 68396f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 68496f60e37SRussell King 68596f60e37SRussell King /* Drop our previously held reference */ 68696f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 68796f60e37SRussell King 68896f60e37SRussell King return 0; 68996f60e37SRussell King } 69096f60e37SRussell King 69196f60e37SRussell King /* The mode_config.mutex will be held for this call */ 69296f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc) 69396f60e37SRussell King { 69496f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 69596f60e37SRussell King 69696f60e37SRussell King armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); 697f4510a27SMatt Roper armada_drm_crtc_finish_fb(dcrtc, crtc->primary->fb, true); 69896f60e37SRussell King 69996f60e37SRussell King /* Power down most RAMs and FIFOs */ 70096f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 70196f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 70296f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 70396f60e37SRussell King } 70496f60e37SRussell King 70596f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 70696f60e37SRussell King .dpms = armada_drm_crtc_dpms, 70796f60e37SRussell King .prepare = armada_drm_crtc_prepare, 70896f60e37SRussell King .commit = armada_drm_crtc_commit, 70996f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 71096f60e37SRussell King .mode_set = armada_drm_crtc_mode_set, 71196f60e37SRussell King .mode_set_base = armada_drm_crtc_mode_set_base, 71296f60e37SRussell King .disable = armada_drm_crtc_disable, 71396f60e37SRussell King }; 71496f60e37SRussell King 715662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 716662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 717662af0d8SRussell King { 718662af0d8SRussell King uint32_t addr; 719662af0d8SRussell King unsigned y; 720662af0d8SRussell King 721662af0d8SRussell King addr = SRAM_HWC32_RAM1; 722662af0d8SRussell King for (y = 0; y < height; y++) { 723662af0d8SRussell King uint32_t *p = &pix[y * stride]; 724662af0d8SRussell King unsigned x; 725662af0d8SRussell King 726662af0d8SRussell King for (x = 0; x < width; x++, p++) { 727662af0d8SRussell King uint32_t val = *p; 728662af0d8SRussell King 729662af0d8SRussell King val = (val & 0xff00ff00) | 730662af0d8SRussell King (val & 0x000000ff) << 16 | 731662af0d8SRussell King (val & 0x00ff0000) >> 16; 732662af0d8SRussell King 733662af0d8SRussell King writel_relaxed(val, 734662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 735662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 736662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 737c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 738662af0d8SRussell King addr += 1; 739662af0d8SRussell King if ((addr & 0x00ff) == 0) 740662af0d8SRussell King addr += 0xf00; 741662af0d8SRussell King if ((addr & 0x30ff) == 0) 742662af0d8SRussell King addr = SRAM_HWC32_RAM2; 743662af0d8SRussell King } 744662af0d8SRussell King } 745662af0d8SRussell King } 746662af0d8SRussell King 747662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 748662af0d8SRussell King { 749662af0d8SRussell King unsigned addr; 750662af0d8SRussell King 751662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 752662af0d8SRussell King /* write the default value */ 753662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 754662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 755662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 756662af0d8SRussell King } 757662af0d8SRussell King } 758662af0d8SRussell King 759662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 760662af0d8SRussell King { 761662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 762662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 763662af0d8SRussell King uint32_t para1; 764662af0d8SRussell King 765662af0d8SRussell King /* 766662af0d8SRussell King * Calculate the visible width and height of the cursor, 767662af0d8SRussell King * screen position, and the position in the cursor bitmap. 768662af0d8SRussell King */ 769662af0d8SRussell King if (dcrtc->cursor_x < 0) { 770662af0d8SRussell King xoff = -dcrtc->cursor_x; 771662af0d8SRussell King xscr = 0; 772662af0d8SRussell King w -= min(xoff, w); 773662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 774662af0d8SRussell King xoff = 0; 775662af0d8SRussell King xscr = dcrtc->cursor_x; 776662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 777662af0d8SRussell King } else { 778662af0d8SRussell King xoff = 0; 779662af0d8SRussell King xscr = dcrtc->cursor_x; 780662af0d8SRussell King } 781662af0d8SRussell King 782662af0d8SRussell King if (dcrtc->cursor_y < 0) { 783662af0d8SRussell King yoff = -dcrtc->cursor_y; 784662af0d8SRussell King yscr = 0; 785662af0d8SRussell King h -= min(yoff, h); 786662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 787662af0d8SRussell King yoff = 0; 788662af0d8SRussell King yscr = dcrtc->cursor_y; 789662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 790662af0d8SRussell King } else { 791662af0d8SRussell King yoff = 0; 792662af0d8SRussell King yscr = dcrtc->cursor_y; 793662af0d8SRussell King } 794662af0d8SRussell King 795662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 796662af0d8SRussell King s = dcrtc->cursor_w; 797662af0d8SRussell King if (dcrtc->interlaced) { 798662af0d8SRussell King s *= 2; 799662af0d8SRussell King yscr /= 2; 800662af0d8SRussell King h /= 2; 801662af0d8SRussell King } 802662af0d8SRussell King 803662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 804662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 805662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 806662af0d8SRussell King dcrtc->cursor_update = false; 807662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 808662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 809662af0d8SRussell King return 0; 810662af0d8SRussell King } 811662af0d8SRussell King 812662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 813662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 814662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 815662af0d8SRussell King 816662af0d8SRussell King /* 817662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 818662af0d8SRussell King * We must also reload the cursor data as well. 819662af0d8SRussell King */ 820662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 821662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 822662af0d8SRussell King reload = true; 823662af0d8SRussell King } 824662af0d8SRussell King 825662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 826662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 827662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 828662af0d8SRussell King dcrtc->cursor_update = false; 829662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 830662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 831662af0d8SRussell King reload = true; 832662af0d8SRussell King } 833662af0d8SRussell King if (reload) { 834662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 835662af0d8SRussell King uint32_t *pix; 836662af0d8SRussell King /* Set the top-left corner of the cursor image */ 837662af0d8SRussell King pix = obj->addr; 838662af0d8SRussell King pix += yoff * s + xoff; 839662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 840662af0d8SRussell King } 841662af0d8SRussell King 842662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 843662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 844662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 845662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 846662af0d8SRussell King dcrtc->cursor_update = true; 847662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 848662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 849662af0d8SRussell King 850662af0d8SRussell King return 0; 851662af0d8SRussell King } 852662af0d8SRussell King 853662af0d8SRussell King static void cursor_update(void *data) 854662af0d8SRussell King { 855662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 856662af0d8SRussell King } 857662af0d8SRussell King 858662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 859662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 860662af0d8SRussell King { 861662af0d8SRussell King struct drm_device *dev = crtc->dev; 862662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 863662af0d8SRussell King struct armada_gem_object *obj = NULL; 864662af0d8SRussell King int ret; 865662af0d8SRussell King 866662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 86742e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 868662af0d8SRussell King return -ENXIO; 869662af0d8SRussell King 870662af0d8SRussell King if (handle && w > 0 && h > 0) { 871662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 872662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 873662af0d8SRussell King return -ENOMEM; 874662af0d8SRussell King 875662af0d8SRussell King obj = armada_gem_object_lookup(dev, file, handle); 876662af0d8SRussell King if (!obj) 877662af0d8SRussell King return -ENOENT; 878662af0d8SRussell King 879662af0d8SRussell King /* Must be a kernel-mapped object */ 880662af0d8SRussell King if (!obj->addr) { 881662af0d8SRussell King drm_gem_object_unreference_unlocked(&obj->obj); 882662af0d8SRussell King return -EINVAL; 883662af0d8SRussell King } 884662af0d8SRussell King 885662af0d8SRussell King if (obj->obj.size < w * h * 4) { 886662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 887662af0d8SRussell King drm_gem_object_unreference_unlocked(&obj->obj); 888662af0d8SRussell King return -ENOMEM; 889662af0d8SRussell King } 890662af0d8SRussell King } 891662af0d8SRussell King 892662af0d8SRussell King mutex_lock(&dev->struct_mutex); 893662af0d8SRussell King if (dcrtc->cursor_obj) { 894662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 895662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 896662af0d8SRussell King drm_gem_object_unreference(&dcrtc->cursor_obj->obj); 897662af0d8SRussell King } 898662af0d8SRussell King dcrtc->cursor_obj = obj; 899662af0d8SRussell King dcrtc->cursor_w = w; 900662af0d8SRussell King dcrtc->cursor_h = h; 901662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 902662af0d8SRussell King if (obj) { 903662af0d8SRussell King obj->update_data = dcrtc; 904662af0d8SRussell King obj->update = cursor_update; 905662af0d8SRussell King } 906662af0d8SRussell King mutex_unlock(&dev->struct_mutex); 907662af0d8SRussell King 908662af0d8SRussell King return ret; 909662af0d8SRussell King } 910662af0d8SRussell King 911662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 912662af0d8SRussell King { 913662af0d8SRussell King struct drm_device *dev = crtc->dev; 914662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 915662af0d8SRussell King int ret; 916662af0d8SRussell King 917662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 91842e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 919662af0d8SRussell King return -EFAULT; 920662af0d8SRussell King 921662af0d8SRussell King mutex_lock(&dev->struct_mutex); 922662af0d8SRussell King dcrtc->cursor_x = x; 923662af0d8SRussell King dcrtc->cursor_y = y; 924662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 925662af0d8SRussell King mutex_unlock(&dev->struct_mutex); 926662af0d8SRussell King 927662af0d8SRussell King return ret; 928662af0d8SRussell King } 929662af0d8SRussell King 93096f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 93196f60e37SRussell King { 93296f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 93396f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 93496f60e37SRussell King 935662af0d8SRussell King if (dcrtc->cursor_obj) 936662af0d8SRussell King drm_gem_object_unreference(&dcrtc->cursor_obj->obj); 937662af0d8SRussell King 93896f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 93996f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 94096f60e37SRussell King 94196f60e37SRussell King if (!IS_ERR(dcrtc->clk)) 94296f60e37SRussell King clk_disable_unprepare(dcrtc->clk); 94396f60e37SRussell King 944e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 945e5d9ddfbSRussell King 9469611cb93SRussell King of_node_put(dcrtc->crtc.port); 9479611cb93SRussell King 94896f60e37SRussell King kfree(dcrtc); 94996f60e37SRussell King } 95096f60e37SRussell King 95196f60e37SRussell King /* 95296f60e37SRussell King * The mode_config lock is held here, to prevent races between this 95396f60e37SRussell King * and a mode_set. 95496f60e37SRussell King */ 95596f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc, 9565e4e3ba9SDave Airlie struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags) 95796f60e37SRussell King { 95896f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 95996f60e37SRussell King struct armada_frame_work *work; 96096f60e37SRussell King struct drm_device *dev = crtc->dev; 96196f60e37SRussell King unsigned long flags; 96296f60e37SRussell King unsigned i; 96396f60e37SRussell King int ret; 96496f60e37SRussell King 96596f60e37SRussell King /* We don't support changing the pixel format */ 966f4510a27SMatt Roper if (fb->pixel_format != crtc->primary->fb->pixel_format) 96796f60e37SRussell King return -EINVAL; 96896f60e37SRussell King 96996f60e37SRussell King work = kmalloc(sizeof(*work), GFP_KERNEL); 97096f60e37SRussell King if (!work) 97196f60e37SRussell King return -ENOMEM; 97296f60e37SRussell King 97396f60e37SRussell King work->event = event; 974f4510a27SMatt Roper work->old_fb = dcrtc->crtc.primary->fb; 97596f60e37SRussell King 97696f60e37SRussell King i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs, 97796f60e37SRussell King dcrtc->interlaced); 97896f60e37SRussell King armada_reg_queue_end(work->regs, i); 97996f60e37SRussell King 98096f60e37SRussell King /* 981c5488307SRussell King * Ensure that we hold a reference on the new framebuffer. 982c5488307SRussell King * This has to match the behaviour in mode_set. 98396f60e37SRussell King */ 984c5488307SRussell King drm_framebuffer_reference(fb); 98596f60e37SRussell King 98696f60e37SRussell King ret = armada_drm_crtc_queue_frame_work(dcrtc, work); 98796f60e37SRussell King if (ret) { 988c5488307SRussell King /* Undo our reference above */ 989c5488307SRussell King drm_framebuffer_unreference(fb); 99096f60e37SRussell King kfree(work); 99196f60e37SRussell King return ret; 99296f60e37SRussell King } 99396f60e37SRussell King 99496f60e37SRussell King /* 99596f60e37SRussell King * Don't take a reference on the new framebuffer; 99696f60e37SRussell King * drm_mode_page_flip_ioctl() has already grabbed a reference and 99796f60e37SRussell King * will _not_ drop that reference on successful return from this 99896f60e37SRussell King * function. Simply mark this new framebuffer as the current one. 99996f60e37SRussell King */ 1000f4510a27SMatt Roper dcrtc->crtc.primary->fb = fb; 100196f60e37SRussell King 100296f60e37SRussell King /* 100396f60e37SRussell King * Finally, if the display is blanked, we won't receive an 100496f60e37SRussell King * interrupt, so complete it now. 100596f60e37SRussell King */ 100696f60e37SRussell King if (dpms_blanked(dcrtc->dpms)) { 100796f60e37SRussell King spin_lock_irqsave(&dev->event_lock, flags); 100896f60e37SRussell King if (dcrtc->frame_work) 100996f60e37SRussell King armada_drm_crtc_complete_frame_work(dcrtc); 101096f60e37SRussell King spin_unlock_irqrestore(&dev->event_lock, flags); 101196f60e37SRussell King } 101296f60e37SRussell King 101396f60e37SRussell King return 0; 101496f60e37SRussell King } 101596f60e37SRussell King 101696f60e37SRussell King static int 101796f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc, 101896f60e37SRussell King struct drm_property *property, uint64_t val) 101996f60e37SRussell King { 102096f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 102196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 102296f60e37SRussell King bool update_csc = false; 102396f60e37SRussell King 102496f60e37SRussell King if (property == priv->csc_yuv_prop) { 102596f60e37SRussell King dcrtc->csc_yuv_mode = val; 102696f60e37SRussell King update_csc = true; 102796f60e37SRussell King } else if (property == priv->csc_rgb_prop) { 102896f60e37SRussell King dcrtc->csc_rgb_mode = val; 102996f60e37SRussell King update_csc = true; 103096f60e37SRussell King } 103196f60e37SRussell King 103296f60e37SRussell King if (update_csc) { 103396f60e37SRussell King uint32_t val; 103496f60e37SRussell King 103596f60e37SRussell King val = dcrtc->spu_iopad_ctrl | 103696f60e37SRussell King armada_drm_crtc_calculate_csc(dcrtc); 103796f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL); 103896f60e37SRussell King } 103996f60e37SRussell King 104096f60e37SRussell King return 0; 104196f60e37SRussell King } 104296f60e37SRussell King 104396f60e37SRussell King static struct drm_crtc_funcs armada_crtc_funcs = { 1044662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 1045662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 104696f60e37SRussell King .destroy = armada_drm_crtc_destroy, 104796f60e37SRussell King .set_config = drm_crtc_helper_set_config, 104896f60e37SRussell King .page_flip = armada_drm_crtc_page_flip, 104996f60e37SRussell King .set_property = armada_drm_crtc_set_property, 105096f60e37SRussell King }; 105196f60e37SRussell King 105296f60e37SRussell King static struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = { 105396f60e37SRussell King { CSC_AUTO, "Auto" }, 105496f60e37SRussell King { CSC_YUV_CCIR601, "CCIR601" }, 105596f60e37SRussell King { CSC_YUV_CCIR709, "CCIR709" }, 105696f60e37SRussell King }; 105796f60e37SRussell King 105896f60e37SRussell King static struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = { 105996f60e37SRussell King { CSC_AUTO, "Auto" }, 106096f60e37SRussell King { CSC_RGB_COMPUTER, "Computer system" }, 106196f60e37SRussell King { CSC_RGB_STUDIO, "Studio" }, 106296f60e37SRussell King }; 106396f60e37SRussell King 106496f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev) 106596f60e37SRussell King { 106696f60e37SRussell King struct armada_private *priv = dev->dev_private; 106796f60e37SRussell King 106896f60e37SRussell King if (priv->csc_yuv_prop) 106996f60e37SRussell King return 0; 107096f60e37SRussell King 107196f60e37SRussell King priv->csc_yuv_prop = drm_property_create_enum(dev, 0, 107296f60e37SRussell King "CSC_YUV", armada_drm_csc_yuv_enum_list, 107396f60e37SRussell King ARRAY_SIZE(armada_drm_csc_yuv_enum_list)); 107496f60e37SRussell King priv->csc_rgb_prop = drm_property_create_enum(dev, 0, 107596f60e37SRussell King "CSC_RGB", armada_drm_csc_rgb_enum_list, 107696f60e37SRussell King ARRAY_SIZE(armada_drm_csc_rgb_enum_list)); 107796f60e37SRussell King 107896f60e37SRussell King if (!priv->csc_yuv_prop || !priv->csc_rgb_prop) 107996f60e37SRussell King return -ENOMEM; 108096f60e37SRussell King 108196f60e37SRussell King return 0; 108296f60e37SRussell King } 108396f60e37SRussell King 10840fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 10859611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 10869611cb93SRussell King struct device_node *port) 108796f60e37SRussell King { 1088d8c96083SRussell King struct armada_private *priv = drm->dev_private; 108996f60e37SRussell King struct armada_crtc *dcrtc; 109096f60e37SRussell King void __iomem *base; 109196f60e37SRussell King int ret; 109296f60e37SRussell King 1093d8c96083SRussell King ret = armada_drm_crtc_create_properties(drm); 109496f60e37SRussell King if (ret) 109596f60e37SRussell King return ret; 109696f60e37SRussell King 1097a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 1098c9d53c0fSJingoo Han if (IS_ERR(base)) 1099c9d53c0fSJingoo Han return PTR_ERR(base); 110096f60e37SRussell King 110196f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 110296f60e37SRussell King if (!dcrtc) { 110396f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 110496f60e37SRussell King return -ENOMEM; 110596f60e37SRussell King } 110696f60e37SRussell King 1107d8c96083SRussell King if (dev != drm->dev) 1108d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 1109d8c96083SRussell King 111042e62ba7SRussell King dcrtc->variant = variant; 111196f60e37SRussell King dcrtc->base = base; 1112d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 111396f60e37SRussell King dcrtc->clk = ERR_PTR(-EINVAL); 111496f60e37SRussell King dcrtc->csc_yuv_mode = CSC_AUTO; 111596f60e37SRussell King dcrtc->csc_rgb_mode = CSC_AUTO; 111696f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 111796f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 111896f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 111996f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 112096f60e37SRussell King INIT_LIST_HEAD(&dcrtc->vbl_list); 112196f60e37SRussell King init_waitqueue_head(&dcrtc->frame_wait); 112296f60e37SRussell King 112396f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 112496f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 112596f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 112696f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 112796f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 112896f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 112996f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 113096f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 113196f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 113296f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 113396f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_GRA_OVSA_HPXL_VLN); 1134e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 1135e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 113696f60e37SRussell King 1137e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 1138e5d9ddfbSRussell King dcrtc); 1139e5d9ddfbSRussell King if (ret < 0) { 1140e5d9ddfbSRussell King kfree(dcrtc); 1141e5d9ddfbSRussell King return ret; 1142e5d9ddfbSRussell King } 114396f60e37SRussell King 114442e62ba7SRussell King if (dcrtc->variant->init) { 1145d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 114696f60e37SRussell King if (ret) { 114796f60e37SRussell King kfree(dcrtc); 114896f60e37SRussell King return ret; 114996f60e37SRussell King } 115096f60e37SRussell King } 115196f60e37SRussell King 115296f60e37SRussell King /* Ensure AXI pipeline is enabled */ 115396f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 115496f60e37SRussell King 115596f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 115696f60e37SRussell King 11579611cb93SRussell King dcrtc->crtc.port = port; 1158d8c96083SRussell King drm_crtc_init(drm, &dcrtc->crtc, &armada_crtc_funcs); 115996f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 116096f60e37SRussell King 116196f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop, 116296f60e37SRussell King dcrtc->csc_yuv_mode); 116396f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop, 116496f60e37SRussell King dcrtc->csc_rgb_mode); 116596f60e37SRussell King 1166d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 116796f60e37SRussell King } 1168d8c96083SRussell King 1169d8c96083SRussell King static int 1170d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 1171d8c96083SRussell King { 1172d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 1173d8c96083SRussell King struct drm_device *drm = data; 1174d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1175d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 1176d8c96083SRussell King const struct armada_variant *variant; 11779611cb93SRussell King struct device_node *port = NULL; 1178d8c96083SRussell King 1179d8c96083SRussell King if (irq < 0) 1180d8c96083SRussell King return irq; 1181d8c96083SRussell King 1182d8c96083SRussell King if (!dev->of_node) { 1183d8c96083SRussell King const struct platform_device_id *id; 1184d8c96083SRussell King 1185d8c96083SRussell King id = platform_get_device_id(pdev); 1186d8c96083SRussell King if (!id) 1187d8c96083SRussell King return -ENXIO; 1188d8c96083SRussell King 1189d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 1190d8c96083SRussell King } else { 1191d8c96083SRussell King const struct of_device_id *match; 11929611cb93SRussell King struct device_node *np, *parent = dev->of_node; 1193d8c96083SRussell King 1194d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 1195d8c96083SRussell King if (!match) 1196d8c96083SRussell King return -ENXIO; 1197d8c96083SRussell King 11989611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 11999611cb93SRussell King if (np) 12009611cb93SRussell King parent = np; 12019611cb93SRussell King port = of_get_child_by_name(parent, "port"); 12029611cb93SRussell King of_node_put(np); 12039611cb93SRussell King if (!port) { 12049611cb93SRussell King dev_err(dev, "no port node found in %s\n", 12059611cb93SRussell King parent->full_name); 12069611cb93SRussell King return -ENXIO; 12079611cb93SRussell King } 12089611cb93SRussell King 1209d8c96083SRussell King variant = match->data; 1210d8c96083SRussell King } 1211d8c96083SRussell King 12129611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1213d8c96083SRussell King } 1214d8c96083SRussell King 1215d8c96083SRussell King static void 1216d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1217d8c96083SRussell King { 1218d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1219d8c96083SRussell King 1220d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 1221d8c96083SRussell King } 1222d8c96083SRussell King 1223d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 1224d8c96083SRussell King .bind = armada_lcd_bind, 1225d8c96083SRussell King .unbind = armada_lcd_unbind, 1226d8c96083SRussell King }; 1227d8c96083SRussell King 1228d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 1229d8c96083SRussell King { 1230d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 1231d8c96083SRussell King } 1232d8c96083SRussell King 1233d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 1234d8c96083SRussell King { 1235d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 1236d8c96083SRussell King return 0; 1237d8c96083SRussell King } 1238d8c96083SRussell King 1239d8c96083SRussell King static struct of_device_id armada_lcd_of_match[] = { 1240d8c96083SRussell King { 1241d8c96083SRussell King .compatible = "marvell,dove-lcd", 1242d8c96083SRussell King .data = &armada510_ops, 1243d8c96083SRussell King }, 1244d8c96083SRussell King {} 1245d8c96083SRussell King }; 1246d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1247d8c96083SRussell King 1248d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 1249d8c96083SRussell King { 1250d8c96083SRussell King .name = "armada-lcd", 1251d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1252d8c96083SRussell King }, { 1253d8c96083SRussell King .name = "armada-510-lcd", 1254d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1255d8c96083SRussell King }, 1256d8c96083SRussell King { }, 1257d8c96083SRussell King }; 1258d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1259d8c96083SRussell King 1260d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 1261d8c96083SRussell King .probe = armada_lcd_probe, 1262d8c96083SRussell King .remove = armada_lcd_remove, 1263d8c96083SRussell King .driver = { 1264d8c96083SRussell King .name = "armada-lcd", 1265d8c96083SRussell King .owner = THIS_MODULE, 1266d8c96083SRussell King .of_match_table = armada_lcd_of_match, 1267d8c96083SRussell King }, 1268d8c96083SRussell King .id_table = armada_lcd_platform_ids, 1269d8c96083SRussell King }; 1270