196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 1496f60e37SRussell King #include <drm/drm_crtc_helper.h> 153cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 1696f60e37SRussell King #include "armada_crtc.h" 1796f60e37SRussell King #include "armada_drm.h" 1896f60e37SRussell King #include "armada_fb.h" 1996f60e37SRussell King #include "armada_gem.h" 2096f60e37SRussell King #include "armada_hw.h" 21c8a220c6SRussell King #include "armada_trace.h" 2296f60e37SRussell King 2396f60e37SRussell King enum csc_mode { 2496f60e37SRussell King CSC_AUTO = 0, 2596f60e37SRussell King CSC_YUV_CCIR601 = 1, 2696f60e37SRussell King CSC_YUV_CCIR709 = 2, 2796f60e37SRussell King CSC_RGB_COMPUTER = 1, 2896f60e37SRussell King CSC_RGB_STUDIO = 2, 2996f60e37SRussell King }; 3096f60e37SRussell King 311c914cecSRussell King static const uint32_t armada_primary_formats[] = { 321c914cecSRussell King DRM_FORMAT_UYVY, 331c914cecSRussell King DRM_FORMAT_YUYV, 341c914cecSRussell King DRM_FORMAT_VYUY, 351c914cecSRussell King DRM_FORMAT_YVYU, 361c914cecSRussell King DRM_FORMAT_ARGB8888, 371c914cecSRussell King DRM_FORMAT_ABGR8888, 381c914cecSRussell King DRM_FORMAT_XRGB8888, 391c914cecSRussell King DRM_FORMAT_XBGR8888, 401c914cecSRussell King DRM_FORMAT_RGB888, 411c914cecSRussell King DRM_FORMAT_BGR888, 421c914cecSRussell King DRM_FORMAT_ARGB1555, 431c914cecSRussell King DRM_FORMAT_ABGR1555, 441c914cecSRussell King DRM_FORMAT_RGB565, 451c914cecSRussell King DRM_FORMAT_BGR565, 461c914cecSRussell King }; 471c914cecSRussell King 4896f60e37SRussell King /* 4996f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 5096f60e37SRussell King * The timing parameters we have from X are: 5196f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 5296f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 5396f60e37SRussell King * Which get translated to: 5496f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 5596f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 5696f60e37SRussell King * 5796f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 5896f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 5996f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 6096f60e37SRussell King * the even frame, the first active line is 584. 6196f60e37SRussell King * 6296f60e37SRussell King * LN: 560 561 562 563 567 568 569 6396f60e37SRussell King * DE: ~~~|____________________________//__________________________ 6496f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 6596f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 6696f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 6796f60e37SRussell King * 6896f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 6996f60e37SRussell King * DE: ~~~|____________________________//__________________________ 7096f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 7196f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 7296f60e37SRussell King * 23 blanking lines 7396f60e37SRussell King * 7496f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 7596f60e37SRussell King * referenced to the top left of the active frame. 7696f60e37SRussell King * 7796f60e37SRussell King * So, translating these to our LCD controller: 7896f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 7996f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 8096f60e37SRussell King * Note: Vsync front porch remains constant! 8196f60e37SRussell King * 8296f60e37SRussell King * if (odd_frame) { 8396f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 8496f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 8596f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 8696f60e37SRussell King * } else { 8796f60e37SRussell King * vtotal = mode->crtc_vtotal; 8896f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 8996f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 9096f60e37SRussell King * } 9196f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 9296f60e37SRussell King * 9396f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 9496f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 9596f60e37SRussell King * 9696f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 9796f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 9896f60e37SRussell King * they occur at the end of the last active line, before the vsync back 9996f60e37SRussell King * porch, which we're reprogramming.) 10096f60e37SRussell King */ 10196f60e37SRussell King 10296f60e37SRussell King void 10396f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 10496f60e37SRussell King { 10596f60e37SRussell King while (regs->offset != ~0) { 10696f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 10796f60e37SRussell King uint32_t val; 10896f60e37SRussell King 10996f60e37SRussell King val = regs->mask; 11096f60e37SRussell King if (val != 0) 11196f60e37SRussell King val &= readl_relaxed(reg); 11296f60e37SRussell King writel_relaxed(val | regs->val, reg); 11396f60e37SRussell King ++regs; 11496f60e37SRussell King } 11596f60e37SRussell King } 11696f60e37SRussell King 11796f60e37SRussell King #define dpms_blanked(dpms) ((dpms) != DRM_MODE_DPMS_ON) 11896f60e37SRussell King 11996f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc) 12096f60e37SRussell King { 12196f60e37SRussell King uint32_t dumb_ctrl; 12296f60e37SRussell King 12396f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 12496f60e37SRussell King 12596f60e37SRussell King if (!dpms_blanked(dcrtc->dpms)) 12696f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 12796f60e37SRussell King 12896f60e37SRussell King /* 12996f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 13096f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 13196f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 13296f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 13396f60e37SRussell King */ 13496f60e37SRussell King if (dpms_blanked(dcrtc->dpms) && 13596f60e37SRussell King (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 13696f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 13796f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 13896f60e37SRussell King } 13996f60e37SRussell King 14096f60e37SRussell King /* 14196f60e37SRussell King * The documentation doesn't indicate what the normal state of 14296f60e37SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 14396f60e37SRussell King * these signals on his board to determine their state. 14496f60e37SRussell King * 14596f60e37SRussell King * The non-inverted state of the sync signals is active high. 14696f60e37SRussell King * Setting these bits makes the appropriate signal active low. 14796f60e37SRussell King */ 14896f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC) 14996f60e37SRussell King dumb_ctrl |= CFG_INV_CSYNC; 15096f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC) 15196f60e37SRussell King dumb_ctrl |= CFG_INV_HSYNC; 15296f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC) 15396f60e37SRussell King dumb_ctrl |= CFG_INV_VSYNC; 15496f60e37SRussell King 15596f60e37SRussell King if (dcrtc->dumb_ctrl != dumb_ctrl) { 15696f60e37SRussell King dcrtc->dumb_ctrl = dumb_ctrl; 15796f60e37SRussell King writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL); 15896f60e37SRussell King } 15996f60e37SRussell King } 16096f60e37SRussell King 161f0b24871SRussell King void armada_drm_plane_calc_addrs(u32 *addrs, struct drm_framebuffer *fb, 162f0b24871SRussell King int x, int y) 163f0b24871SRussell King { 164d6a48965SRussell King const struct drm_format_info *format = fb->format; 165d6a48965SRussell King unsigned int num_planes = format->num_planes; 166f0b24871SRussell King u32 addr = drm_fb_obj(fb)->dev_addr; 167f0b24871SRussell King int i; 168f0b24871SRussell King 169f0b24871SRussell King if (num_planes > 3) 170f0b24871SRussell King num_planes = 3; 171f0b24871SRussell King 172de0ea9adSRussell King addrs[0] = addr + fb->offsets[0] + y * fb->pitches[0] + 173de0ea9adSRussell King x * format->cpp[0]; 174de0ea9adSRussell King 175de0ea9adSRussell King y /= format->vsub; 176de0ea9adSRussell King x /= format->hsub; 177de0ea9adSRussell King 178de0ea9adSRussell King for (i = 1; i < num_planes; i++) 179f0b24871SRussell King addrs[i] = addr + fb->offsets[i] + y * fb->pitches[i] + 180d6a48965SRussell King x * format->cpp[i]; 181f0b24871SRussell King for (; i < 3; i++) 182f0b24871SRussell King addrs[i] = 0; 183f0b24871SRussell King } 184f0b24871SRussell King 18596f60e37SRussell King static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb, 18696f60e37SRussell King int x, int y, struct armada_regs *regs, bool interlaced) 18796f60e37SRussell King { 18896f60e37SRussell King unsigned pitch = fb->pitches[0]; 189f0b24871SRussell King u32 addrs[3], addr_odd, addr_even; 19096f60e37SRussell King unsigned i = 0; 19196f60e37SRussell King 19296f60e37SRussell King DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n", 193272725c7SVille Syrjälä pitch, x, y, fb->format->cpp[0] * 8); 19496f60e37SRussell King 195f0b24871SRussell King armada_drm_plane_calc_addrs(addrs, fb, x, y); 196f0b24871SRussell King 197f0b24871SRussell King addr_odd = addr_even = addrs[0]; 19896f60e37SRussell King 19996f60e37SRussell King if (interlaced) { 20096f60e37SRussell King addr_even += pitch; 20196f60e37SRussell King pitch *= 2; 20296f60e37SRussell King } 20396f60e37SRussell King 20496f60e37SRussell King /* write offset, base, and pitch */ 20596f60e37SRussell King armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0); 20696f60e37SRussell King armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1); 20796f60e37SRussell King armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH); 20896f60e37SRussell King 20996f60e37SRussell King return i; 21096f60e37SRussell King } 21196f60e37SRussell King 2122839d45cSRussell King static void armada_drm_plane_work_call(struct armada_crtc *dcrtc, 2132839d45cSRussell King struct armada_plane_work *work, 2142839d45cSRussell King void (*fn)(struct armada_crtc *, struct armada_plane_work *)) 2152839d45cSRussell King { 2162839d45cSRussell King struct armada_plane *dplane = drm_to_armada_plane(work->plane); 217*d924155dSRussell King struct drm_pending_vblank_event *event; 218*d924155dSRussell King struct drm_framebuffer *fb; 2192839d45cSRussell King 2202839d45cSRussell King if (fn) 2212839d45cSRussell King fn(dcrtc, work); 2222839d45cSRussell King drm_crtc_vblank_put(&dcrtc->crtc); 2232839d45cSRussell King 224*d924155dSRussell King event = work->event; 225*d924155dSRussell King fb = work->old_fb; 226eb19be5bSRussell King if (event || fb) { 227eb19be5bSRussell King struct drm_device *dev = dcrtc->crtc.dev; 228eb19be5bSRussell King unsigned long flags; 229eb19be5bSRussell King 230eb19be5bSRussell King spin_lock_irqsave(&dev->event_lock, flags); 231eb19be5bSRussell King if (event) 232eb19be5bSRussell King drm_crtc_send_vblank_event(&dcrtc->crtc, event); 233b972a80fSRussell King if (fb) 234eb19be5bSRussell King __armada_drm_queue_unref_work(dev, fb); 235eb19be5bSRussell King spin_unlock_irqrestore(&dev->event_lock, flags); 236eb19be5bSRussell King } 237b972a80fSRussell King 238*d924155dSRussell King if (work->need_kfree) 239*d924155dSRussell King kfree(work); 240*d924155dSRussell King 2412839d45cSRussell King wake_up(&dplane->frame_wait); 2422839d45cSRussell King } 2432839d45cSRussell King 2444b5dda82SRussell King static void armada_drm_plane_work_run(struct armada_crtc *dcrtc, 245ec6fb159SRussell King struct drm_plane *plane) 2464b5dda82SRussell King { 247ec6fb159SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 248ec6fb159SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 2494b5dda82SRussell King 2504b5dda82SRussell King /* Handle any pending frame work. */ 2512839d45cSRussell King if (work) 2522839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->fn); 2534b5dda82SRussell King } 2544b5dda82SRussell King 2554b5dda82SRussell King int armada_drm_plane_work_queue(struct armada_crtc *dcrtc, 256eaab0130SRussell King struct armada_plane_work *work) 2574b5dda82SRussell King { 258eaab0130SRussell King struct armada_plane *plane = drm_to_armada_plane(work->plane); 2594b5dda82SRussell King int ret; 2604b5dda82SRussell King 261accbaf6eSGustavo Padovan ret = drm_crtc_vblank_get(&dcrtc->crtc); 262c93dfdcdSRussell King if (ret) 2634b5dda82SRussell King return ret; 2644b5dda82SRussell King 2654b5dda82SRussell King ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0; 2664b5dda82SRussell King if (ret) 267accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 2684b5dda82SRussell King 2694b5dda82SRussell King return ret; 2704b5dda82SRussell King } 2714b5dda82SRussell King 2724b5dda82SRussell King int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout) 2734b5dda82SRussell King { 2744b5dda82SRussell King return wait_event_timeout(plane->frame_wait, !plane->work, timeout); 2754b5dda82SRussell King } 2764b5dda82SRussell King 277d3b84215SRussell King void armada_drm_plane_work_cancel(struct armada_crtc *dcrtc, 278d3b84215SRussell King struct armada_plane *dplane) 2797c8f7e1aSRussell King { 280d3b84215SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 2817c8f7e1aSRussell King 2824a8506d2SRussell King if (work) 2832839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->cancel); 2847c8f7e1aSRussell King } 2857c8f7e1aSRussell King 28665724a19SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc, 28765724a19SRussell King struct armada_plane_work *work) 28865724a19SRussell King { 28965724a19SRussell King unsigned long flags; 29065724a19SRussell King 29165724a19SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 292eaa66279SRussell King armada_drm_crtc_update_regs(dcrtc, work->regs); 29365724a19SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 29465724a19SRussell King } 29565724a19SRussell King 296eaa66279SRussell King static struct armada_plane_work * 297eaa66279SRussell King armada_drm_crtc_alloc_plane_work(struct drm_plane *plane) 298901bb889SRussell King { 299eaa66279SRussell King struct armada_plane_work *work; 300901bb889SRussell King int i = 0; 301901bb889SRussell King 302901bb889SRussell King work = kzalloc(sizeof(*work), GFP_KERNEL); 303901bb889SRussell King if (!work) 304901bb889SRussell King return NULL; 305901bb889SRussell King 306eaa66279SRussell King work->plane = plane; 307eaa66279SRussell King work->fn = armada_drm_crtc_complete_frame_work; 308*d924155dSRussell King work->need_kfree = true; 309901bb889SRussell King armada_reg_queue_end(work->regs, i); 310901bb889SRussell King 311901bb889SRussell King return work; 312901bb889SRussell King } 313901bb889SRussell King 31496f60e37SRussell King static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc, 31596f60e37SRussell King struct drm_framebuffer *fb, bool force) 31696f60e37SRussell King { 317eaa66279SRussell King struct armada_plane_work *work; 31896f60e37SRussell King 31996f60e37SRussell King if (!fb) 32096f60e37SRussell King return; 32196f60e37SRussell King 32296f60e37SRussell King if (force) { 32396f60e37SRussell King /* Display is disabled, so just drop the old fb */ 324a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 32596f60e37SRussell King return; 32696f60e37SRussell King } 32796f60e37SRussell King 328eaa66279SRussell King work = armada_drm_crtc_alloc_plane_work(dcrtc->crtc.primary); 32996f60e37SRussell King if (work) { 330eaa66279SRussell King work->old_fb = fb; 33196f60e37SRussell King 332eaa66279SRussell King if (armada_drm_plane_work_queue(dcrtc, work) == 0) 33396f60e37SRussell King return; 33496f60e37SRussell King 33596f60e37SRussell King kfree(work); 33696f60e37SRussell King } 33796f60e37SRussell King 33896f60e37SRussell King /* 33996f60e37SRussell King * Oops - just drop the reference immediately and hope for 34096f60e37SRussell King * the best. The worst that will happen is the buffer gets 34196f60e37SRussell King * reused before it has finished being displayed. 34296f60e37SRussell King */ 343a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 34496f60e37SRussell King } 34596f60e37SRussell King 34696f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc) 34796f60e37SRussell King { 34896f60e37SRussell King /* 34996f60e37SRussell King * Tell the DRM core that vblank IRQs aren't going to happen for 35096f60e37SRussell King * a while. This cleans up any pending vblank events for us. 35196f60e37SRussell King */ 352178e561fSRussell King drm_crtc_vblank_off(&dcrtc->crtc); 353ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 35496f60e37SRussell King } 35596f60e37SRussell King 35696f60e37SRussell King /* The mode_config.mutex will be held for this call */ 35796f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms) 35896f60e37SRussell King { 35996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 36096f60e37SRussell King 361ea908ba8SRussell King if (dpms_blanked(dcrtc->dpms) != dpms_blanked(dpms)) { 36296f60e37SRussell King if (dpms_blanked(dpms)) 36396f60e37SRussell King armada_drm_vblank_off(dcrtc); 364ea908ba8SRussell King else if (!IS_ERR(dcrtc->clk)) 365ea908ba8SRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 366ea908ba8SRussell King dcrtc->dpms = dpms; 367ea908ba8SRussell King armada_drm_crtc_update(dcrtc); 368ea908ba8SRussell King if (!dpms_blanked(dpms)) 369178e561fSRussell King drm_crtc_vblank_on(&dcrtc->crtc); 370ea908ba8SRussell King else if (!IS_ERR(dcrtc->clk)) 371ea908ba8SRussell King clk_disable_unprepare(dcrtc->clk); 372ea908ba8SRussell King } else if (dcrtc->dpms != dpms) { 373ea908ba8SRussell King dcrtc->dpms = dpms; 37496f60e37SRussell King } 37596f60e37SRussell King } 37696f60e37SRussell King 37796f60e37SRussell King /* 37896f60e37SRussell King * Prepare for a mode set. Turn off overlay to ensure that we don't end 37996f60e37SRussell King * up with the overlay size being bigger than the active screen size. 38096f60e37SRussell King * We rely upon X refreshing this state after the mode set has completed. 38196f60e37SRussell King * 38296f60e37SRussell King * The mode_config.mutex will be held for this call 38396f60e37SRussell King */ 38496f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc) 38596f60e37SRussell King { 38696f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 38796f60e37SRussell King struct drm_plane *plane; 38896f60e37SRussell King 38996f60e37SRussell King /* 39096f60e37SRussell King * If we have an overlay plane associated with this CRTC, disable 39196f60e37SRussell King * it before the modeset to avoid its coordinates being outside 392f8e14069SRussell King * the new mode parameters. 39396f60e37SRussell King */ 39496f60e37SRussell King plane = dcrtc->plane; 395f8e14069SRussell King if (plane) 396f8e14069SRussell King drm_plane_force_disable(plane); 39796f60e37SRussell King } 39896f60e37SRussell King 39996f60e37SRussell King /* The mode_config.mutex will be held for this call */ 40096f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc) 40196f60e37SRussell King { 40296f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 40396f60e37SRussell King 40496f60e37SRussell King if (dcrtc->dpms != DRM_MODE_DPMS_ON) { 40596f60e37SRussell King dcrtc->dpms = DRM_MODE_DPMS_ON; 40696f60e37SRussell King armada_drm_crtc_update(dcrtc); 40796f60e37SRussell King } 40896f60e37SRussell King } 40996f60e37SRussell King 41096f60e37SRussell King /* The mode_config.mutex will be held for this call */ 41196f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 41296f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 41396f60e37SRussell King { 41496f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 41596f60e37SRussell King int ret; 41696f60e37SRussell King 41796f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 41842e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 41996f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 42096f60e37SRussell King return false; 42196f60e37SRussell King 42296f60e37SRussell King /* Check whether the display mode is possible */ 42342e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 42496f60e37SRussell King if (ret) 42596f60e37SRussell King return false; 42696f60e37SRussell King 42796f60e37SRussell King return true; 42896f60e37SRussell King } 42996f60e37SRussell King 4305922a7d0SShawn Guo /* These are locked by dev->vbl_lock */ 4315922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 4325922a7d0SShawn Guo { 4335922a7d0SShawn Guo if (dcrtc->irq_ena & mask) { 4345922a7d0SShawn Guo dcrtc->irq_ena &= ~mask; 4355922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 4365922a7d0SShawn Guo } 4375922a7d0SShawn Guo } 4385922a7d0SShawn Guo 4395922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 4405922a7d0SShawn Guo { 4415922a7d0SShawn Guo if ((dcrtc->irq_ena & mask) != mask) { 4425922a7d0SShawn Guo dcrtc->irq_ena |= mask; 4435922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 4445922a7d0SShawn Guo if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 4455922a7d0SShawn Guo writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 4465922a7d0SShawn Guo } 4475922a7d0SShawn Guo } 4485922a7d0SShawn Guo 449e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 45096f60e37SRussell King { 45196f60e37SRussell King void __iomem *base = dcrtc->base; 4524a8506d2SRussell King struct drm_plane *ovl_plane; 45396f60e37SRussell King 45496f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 45596f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 45696f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 45796f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 45896f60e37SRussell King 45996f60e37SRussell King if (stat & VSYNC_IRQ) 4600ac28c57SGustavo Padovan drm_crtc_handle_vblank(&dcrtc->crtc); 46196f60e37SRussell King 4624a8506d2SRussell King ovl_plane = dcrtc->plane; 463ec6fb159SRussell King if (ovl_plane) 464ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, ovl_plane); 46596f60e37SRussell King 466a3f6a18fSRussell King spin_lock(&dcrtc->irq_lock); 46796f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 46896f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 46996f60e37SRussell King uint32_t val; 47096f60e37SRussell King 47196f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 47296f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 47396f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 47496f60e37SRussell King 47596f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 47696f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 47796f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 478662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 47996f60e37SRussell King } 480662af0d8SRussell King 481662af0d8SRussell King if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) { 482662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 483662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 484662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 485662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 486662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 487662af0d8SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA, 488662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 489662af0d8SRussell King dcrtc->cursor_update = false; 490662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 491662af0d8SRussell King } 492662af0d8SRussell King 49396f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 49496f60e37SRussell King 495ec6fb159SRussell King if (stat & GRA_FRAME_IRQ) 496ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 49796f60e37SRussell King } 49896f60e37SRussell King 499e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 500e5d9ddfbSRussell King { 501e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 502e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 503e5d9ddfbSRussell King 504e5d9ddfbSRussell King /* 505e5d9ddfbSRussell King * This is rediculous - rather than writing bits to clear, we 506e5d9ddfbSRussell King * have to set the actual status register value. This is racy. 507e5d9ddfbSRussell King */ 508e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 509e5d9ddfbSRussell King 510c8a220c6SRussell King trace_armada_drm_irq(&dcrtc->crtc, stat); 511c8a220c6SRussell King 512e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 513e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 514e5d9ddfbSRussell King 515e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 516e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 517e5d9ddfbSRussell King return IRQ_HANDLED; 518e5d9ddfbSRussell King } 519e5d9ddfbSRussell King return IRQ_NONE; 520e5d9ddfbSRussell King } 521e5d9ddfbSRussell King 52296f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc) 52396f60e37SRussell King { 52496f60e37SRussell King struct drm_display_mode *adj = &dcrtc->crtc.mode; 52596f60e37SRussell King uint32_t val = 0; 52696f60e37SRussell King 52796f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709) 52896f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 52996f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO) 53096f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 53196f60e37SRussell King 53296f60e37SRussell King /* 53396f60e37SRussell King * In auto mode, set the colorimetry, based upon the HDMI spec. 53496f60e37SRussell King * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use 53596f60e37SRussell King * ITU601. It may be more appropriate to set this depending on 53696f60e37SRussell King * the source - but what if the graphic frame is YUV and the 53796f60e37SRussell King * video frame is RGB? 53896f60e37SRussell King */ 53996f60e37SRussell King if ((adj->hdisplay == 1280 && adj->vdisplay == 720 && 54096f60e37SRussell King !(adj->flags & DRM_MODE_FLAG_INTERLACE)) || 54196f60e37SRussell King (adj->hdisplay == 1920 && adj->vdisplay == 1080)) { 54296f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_AUTO) 54396f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 54496f60e37SRussell King } 54596f60e37SRussell King 54696f60e37SRussell King /* 54796f60e37SRussell King * We assume we're connected to a TV-like device, so the YUV->RGB 54896f60e37SRussell King * conversion should produce a limited range. We should set this 54996f60e37SRussell King * depending on the connectors attached to this CRTC, and what 55096f60e37SRussell King * kind of device they report being connected. 55196f60e37SRussell King */ 55296f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_AUTO) 55396f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 55496f60e37SRussell King 55596f60e37SRussell King return val; 55696f60e37SRussell King } 55796f60e37SRussell King 55837af35c7SRussell King static void armada_drm_primary_set(struct drm_crtc *crtc, 55937af35c7SRussell King struct drm_plane *plane, int x, int y) 56037af35c7SRussell King { 56137af35c7SRussell King struct armada_plane_state *state = &drm_to_armada_plane(plane)->state; 56237af35c7SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 5632925db08SRussell King struct armada_regs regs[8]; 56437af35c7SRussell King bool interlaced = dcrtc->interlaced; 56537af35c7SRussell King unsigned i; 5662925db08SRussell King u32 ctrl0; 56737af35c7SRussell King 56837af35c7SRussell King i = armada_drm_crtc_calc_fb(plane->fb, x, y, regs, interlaced); 56937af35c7SRussell King 5702925db08SRussell King armada_reg_queue_set(regs, i, state->dst_yx, LCD_SPU_GRA_OVSA_HPXL_VLN); 57137af35c7SRussell King armada_reg_queue_set(regs, i, state->src_hw, LCD_SPU_GRA_HPXL_VLN); 57237af35c7SRussell King armada_reg_queue_set(regs, i, state->dst_hw, LCD_SPU_GZM_HPXL_VLN); 57337af35c7SRussell King 57437af35c7SRussell King ctrl0 = state->ctrl0; 57537af35c7SRussell King if (interlaced) 57637af35c7SRussell King ctrl0 |= CFG_GRA_FTOGGLE; 57737af35c7SRussell King 57837af35c7SRussell King armada_reg_queue_mod(regs, i, ctrl0, CFG_GRAFORMAT | 57937af35c7SRussell King CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV | 58037af35c7SRussell King CFG_SWAPYU | CFG_YUV2RGB) | 58173c51abdSRussell King CFG_PALETTE_ENA | CFG_GRA_FTOGGLE | 58273c51abdSRussell King CFG_GRA_HSMOOTH | CFG_GRA_ENA, 58337af35c7SRussell King LCD_SPU_DMA_CTRL0); 58437af35c7SRussell King armada_reg_queue_end(regs, i); 58537af35c7SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 58637af35c7SRussell King } 58737af35c7SRussell King 58896f60e37SRussell King /* The mode_config.mutex will be held for this call */ 58996f60e37SRussell King static int armada_drm_crtc_mode_set(struct drm_crtc *crtc, 59096f60e37SRussell King struct drm_display_mode *mode, struct drm_display_mode *adj, 59196f60e37SRussell King int x, int y, struct drm_framebuffer *old_fb) 59296f60e37SRussell King { 59396f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 59496f60e37SRussell King struct armada_regs regs[17]; 59596f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 59696f60e37SRussell King unsigned long flags; 59796f60e37SRussell King unsigned i; 59896f60e37SRussell King bool interlaced; 59996f60e37SRussell King 600a52ff2a5SHaneen Mohammed drm_framebuffer_get(crtc->primary->fb); 60196f60e37SRussell King 60296f60e37SRussell King interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 60396f60e37SRussell King 60473c51abdSRussell King val = CFG_GRA_ENA; 6058be523dbSRussell King val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt); 6068be523dbSRussell King val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod); 60796f60e37SRussell King 6088be523dbSRussell King if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420) 6098be523dbSRussell King val |= CFG_PALETTE_ENA; 6108be523dbSRussell King 6118be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.ctrl0 = val; 6128be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.src_hw = 6138be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.dst_hw = 61437af35c7SRussell King adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 6158be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.dst_yx = 0; 6168be523dbSRussell King 61737af35c7SRussell King i = 0; 61896f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 61996f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 62096f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 62196f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 62296f60e37SRussell King 62396f60e37SRussell King DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n", 62496f60e37SRussell King adj->crtc_hdisplay, 62596f60e37SRussell King adj->crtc_hsync_start, 62696f60e37SRussell King adj->crtc_hsync_end, 62796f60e37SRussell King adj->crtc_htotal, lm, rm); 62896f60e37SRussell King DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n", 62996f60e37SRussell King adj->crtc_vdisplay, 63096f60e37SRussell King adj->crtc_vsync_start, 63196f60e37SRussell King adj->crtc_vsync_end, 63296f60e37SRussell King adj->crtc_vtotal, tm, bm); 63396f60e37SRussell King 63496f60e37SRussell King /* Wait for pending flips to complete */ 6354b5dda82SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 6364b5dda82SRussell King MAX_SCHEDULE_TIMEOUT); 63796f60e37SRussell King 638178e561fSRussell King drm_crtc_vblank_off(crtc); 63996f60e37SRussell King 64096f60e37SRussell King val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA; 64196f60e37SRussell King if (val != dcrtc->dumb_ctrl) { 64296f60e37SRussell King dcrtc->dumb_ctrl = val; 64396f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL); 64496f60e37SRussell King } 64596f60e37SRussell King 646e0ac5e9bSRussell King /* 647e0ac5e9bSRussell King * If we are blanked, we would have disabled the clock. Re-enable 648e0ac5e9bSRussell King * it so that compute_clock() does the right thing. 649e0ac5e9bSRussell King */ 650e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms)) 651e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 652e0ac5e9bSRussell King 65396f60e37SRussell King /* Now compute the divider for real */ 65442e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 65596f60e37SRussell King 65696f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 65796f60e37SRussell King 65896f60e37SRussell King if (interlaced ^ dcrtc->interlaced) { 65996f60e37SRussell King if (adj->flags & DRM_MODE_FLAG_INTERLACE) 660accbaf6eSGustavo Padovan drm_crtc_vblank_get(&dcrtc->crtc); 66196f60e37SRussell King else 662accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 66396f60e37SRussell King dcrtc->interlaced = interlaced; 66496f60e37SRussell King } 66596f60e37SRussell King 66696f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 66796f60e37SRussell King 668214612f9SRussell King /* Ensure graphic fifo is enabled */ 669214612f9SRussell King armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1); 670214612f9SRussell King 67196f60e37SRussell King /* Even interlaced/progressive frame */ 67296f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 67396f60e37SRussell King adj->crtc_htotal; 67496f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 67596f60e37SRussell King val = adj->crtc_hsync_start; 676662af0d8SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 67742e62ba7SRussell King dcrtc->variant->spu_adv_reg; 67896f60e37SRussell King 67996f60e37SRussell King if (interlaced) { 68096f60e37SRussell King /* Odd interlaced frame */ 68196f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 68296f60e37SRussell King (1 << 16); 68396f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 68496f60e37SRussell King val = adj->crtc_hsync_start - adj->crtc_htotal / 2; 685662af0d8SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 68642e62ba7SRussell King dcrtc->variant->spu_adv_reg; 68796f60e37SRussell King } else { 68896f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 68996f60e37SRussell King } 69096f60e37SRussell King 69196f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 69296f60e37SRussell King 69396f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 69496f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 69596f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 69696f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 69796f60e37SRussell King LCD_SPUT_V_H_TOTAL); 69896f60e37SRussell King 69942e62ba7SRussell King if (dcrtc->variant->has_spu_adv_reg) { 70096f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 70196f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 70296f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 703662af0d8SRussell King } 70496f60e37SRussell King 70596f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 70696f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 70796f60e37SRussell King 70896f60e37SRussell King val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc); 70996f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL); 71096f60e37SRussell King armada_reg_queue_end(regs, i); 71196f60e37SRussell King 71296f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 71337af35c7SRussell King 71437af35c7SRussell King armada_drm_primary_set(crtc, crtc->primary, x, y); 71596f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 71696f60e37SRussell King 71796f60e37SRussell King armada_drm_crtc_update(dcrtc); 71896f60e37SRussell King 719178e561fSRussell King drm_crtc_vblank_on(crtc); 72096f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 72196f60e37SRussell King 72296f60e37SRussell King return 0; 72396f60e37SRussell King } 72496f60e37SRussell King 72596f60e37SRussell King /* The mode_config.mutex will be held for this call */ 72696f60e37SRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, 72796f60e37SRussell King struct drm_framebuffer *old_fb) 72896f60e37SRussell King { 72996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 73096f60e37SRussell King struct armada_regs regs[4]; 73196f60e37SRussell King unsigned i; 73296f60e37SRussell King 733f4510a27SMatt Roper i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs, 73496f60e37SRussell King dcrtc->interlaced); 73596f60e37SRussell King armada_reg_queue_end(regs, i); 73696f60e37SRussell King 73796f60e37SRussell King /* Wait for pending flips to complete */ 7384b5dda82SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 7394b5dda82SRussell King MAX_SCHEDULE_TIMEOUT); 74096f60e37SRussell King 74196f60e37SRussell King /* Take a reference to the new fb as we're using it */ 742a52ff2a5SHaneen Mohammed drm_framebuffer_get(crtc->primary->fb); 74396f60e37SRussell King 74496f60e37SRussell King /* Update the base in the CRTC */ 74596f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 74696f60e37SRussell King 74796f60e37SRussell King /* Drop our previously held reference */ 74896f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 74996f60e37SRussell King 75096f60e37SRussell King return 0; 75196f60e37SRussell King } 75296f60e37SRussell King 75396f60e37SRussell King /* The mode_config.mutex will be held for this call */ 75496f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc) 75596f60e37SRussell King { 75696f60e37SRussell King armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); 75728b30433SRussell King 75828b30433SRussell King /* Disable our primary plane when we disable the CRTC. */ 75928b30433SRussell King crtc->primary->funcs->disable_plane(crtc->primary, NULL); 76096f60e37SRussell King } 76196f60e37SRussell King 76296f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 76396f60e37SRussell King .dpms = armada_drm_crtc_dpms, 76496f60e37SRussell King .prepare = armada_drm_crtc_prepare, 76596f60e37SRussell King .commit = armada_drm_crtc_commit, 76696f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 76796f60e37SRussell King .mode_set = armada_drm_crtc_mode_set, 76896f60e37SRussell King .mode_set_base = armada_drm_crtc_mode_set_base, 76996f60e37SRussell King .disable = armada_drm_crtc_disable, 77096f60e37SRussell King }; 77196f60e37SRussell King 772662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 773662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 774662af0d8SRussell King { 775662af0d8SRussell King uint32_t addr; 776662af0d8SRussell King unsigned y; 777662af0d8SRussell King 778662af0d8SRussell King addr = SRAM_HWC32_RAM1; 779662af0d8SRussell King for (y = 0; y < height; y++) { 780662af0d8SRussell King uint32_t *p = &pix[y * stride]; 781662af0d8SRussell King unsigned x; 782662af0d8SRussell King 783662af0d8SRussell King for (x = 0; x < width; x++, p++) { 784662af0d8SRussell King uint32_t val = *p; 785662af0d8SRussell King 786662af0d8SRussell King val = (val & 0xff00ff00) | 787662af0d8SRussell King (val & 0x000000ff) << 16 | 788662af0d8SRussell King (val & 0x00ff0000) >> 16; 789662af0d8SRussell King 790662af0d8SRussell King writel_relaxed(val, 791662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 792662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 793662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 794c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 795662af0d8SRussell King addr += 1; 796662af0d8SRussell King if ((addr & 0x00ff) == 0) 797662af0d8SRussell King addr += 0xf00; 798662af0d8SRussell King if ((addr & 0x30ff) == 0) 799662af0d8SRussell King addr = SRAM_HWC32_RAM2; 800662af0d8SRussell King } 801662af0d8SRussell King } 802662af0d8SRussell King } 803662af0d8SRussell King 804662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 805662af0d8SRussell King { 806662af0d8SRussell King unsigned addr; 807662af0d8SRussell King 808662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 809662af0d8SRussell King /* write the default value */ 810662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 811662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 812662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 813662af0d8SRussell King } 814662af0d8SRussell King } 815662af0d8SRussell King 816662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 817662af0d8SRussell King { 818662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 819662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 820662af0d8SRussell King uint32_t para1; 821662af0d8SRussell King 822662af0d8SRussell King /* 823662af0d8SRussell King * Calculate the visible width and height of the cursor, 824662af0d8SRussell King * screen position, and the position in the cursor bitmap. 825662af0d8SRussell King */ 826662af0d8SRussell King if (dcrtc->cursor_x < 0) { 827662af0d8SRussell King xoff = -dcrtc->cursor_x; 828662af0d8SRussell King xscr = 0; 829662af0d8SRussell King w -= min(xoff, w); 830662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 831662af0d8SRussell King xoff = 0; 832662af0d8SRussell King xscr = dcrtc->cursor_x; 833662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 834662af0d8SRussell King } else { 835662af0d8SRussell King xoff = 0; 836662af0d8SRussell King xscr = dcrtc->cursor_x; 837662af0d8SRussell King } 838662af0d8SRussell King 839662af0d8SRussell King if (dcrtc->cursor_y < 0) { 840662af0d8SRussell King yoff = -dcrtc->cursor_y; 841662af0d8SRussell King yscr = 0; 842662af0d8SRussell King h -= min(yoff, h); 843662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 844662af0d8SRussell King yoff = 0; 845662af0d8SRussell King yscr = dcrtc->cursor_y; 846662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 847662af0d8SRussell King } else { 848662af0d8SRussell King yoff = 0; 849662af0d8SRussell King yscr = dcrtc->cursor_y; 850662af0d8SRussell King } 851662af0d8SRussell King 852662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 853662af0d8SRussell King s = dcrtc->cursor_w; 854662af0d8SRussell King if (dcrtc->interlaced) { 855662af0d8SRussell King s *= 2; 856662af0d8SRussell King yscr /= 2; 857662af0d8SRussell King h /= 2; 858662af0d8SRussell King } 859662af0d8SRussell King 860662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 861662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 862662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 863662af0d8SRussell King dcrtc->cursor_update = false; 864662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 865662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 866662af0d8SRussell King return 0; 867662af0d8SRussell King } 868662af0d8SRussell King 869214612f9SRussell King spin_lock_irq(&dcrtc->irq_lock); 870662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 871662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 872662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 873214612f9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 874662af0d8SRussell King 875662af0d8SRussell King /* 876662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 877662af0d8SRussell King * We must also reload the cursor data as well. 878662af0d8SRussell King */ 879662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 880662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 881662af0d8SRussell King reload = true; 882662af0d8SRussell King } 883662af0d8SRussell King 884662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 885662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 886662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 887662af0d8SRussell King dcrtc->cursor_update = false; 888662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 889662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 890662af0d8SRussell King reload = true; 891662af0d8SRussell King } 892662af0d8SRussell King if (reload) { 893662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 894662af0d8SRussell King uint32_t *pix; 895662af0d8SRussell King /* Set the top-left corner of the cursor image */ 896662af0d8SRussell King pix = obj->addr; 897662af0d8SRussell King pix += yoff * s + xoff; 898662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 899662af0d8SRussell King } 900662af0d8SRussell King 901662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 902662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 903662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 904662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 905662af0d8SRussell King dcrtc->cursor_update = true; 906662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 907662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 908662af0d8SRussell King 909662af0d8SRussell King return 0; 910662af0d8SRussell King } 911662af0d8SRussell King 912662af0d8SRussell King static void cursor_update(void *data) 913662af0d8SRussell King { 914662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 915662af0d8SRussell King } 916662af0d8SRussell King 917662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 918662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 919662af0d8SRussell King { 920662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 921662af0d8SRussell King struct armada_gem_object *obj = NULL; 922662af0d8SRussell King int ret; 923662af0d8SRussell King 924662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 92542e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 926662af0d8SRussell King return -ENXIO; 927662af0d8SRussell King 928662af0d8SRussell King if (handle && w > 0 && h > 0) { 929662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 930662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 931662af0d8SRussell King return -ENOMEM; 932662af0d8SRussell King 933a8ad0bd8SChris Wilson obj = armada_gem_object_lookup(file, handle); 934662af0d8SRussell King if (!obj) 935662af0d8SRussell King return -ENOENT; 936662af0d8SRussell King 937662af0d8SRussell King /* Must be a kernel-mapped object */ 938662af0d8SRussell King if (!obj->addr) { 9394c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 940662af0d8SRussell King return -EINVAL; 941662af0d8SRussell King } 942662af0d8SRussell King 943662af0d8SRussell King if (obj->obj.size < w * h * 4) { 944662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 9454c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 946662af0d8SRussell King return -ENOMEM; 947662af0d8SRussell King } 948662af0d8SRussell King } 949662af0d8SRussell King 950662af0d8SRussell King if (dcrtc->cursor_obj) { 951662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 952662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 9534c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 954662af0d8SRussell King } 955662af0d8SRussell King dcrtc->cursor_obj = obj; 956662af0d8SRussell King dcrtc->cursor_w = w; 957662af0d8SRussell King dcrtc->cursor_h = h; 958662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 959662af0d8SRussell King if (obj) { 960662af0d8SRussell King obj->update_data = dcrtc; 961662af0d8SRussell King obj->update = cursor_update; 962662af0d8SRussell King } 963662af0d8SRussell King 964662af0d8SRussell King return ret; 965662af0d8SRussell King } 966662af0d8SRussell King 967662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 968662af0d8SRussell King { 969662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 970662af0d8SRussell King int ret; 971662af0d8SRussell King 972662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 97342e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 974662af0d8SRussell King return -EFAULT; 975662af0d8SRussell King 976662af0d8SRussell King dcrtc->cursor_x = x; 977662af0d8SRussell King dcrtc->cursor_y = y; 978662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 979662af0d8SRussell King 980662af0d8SRussell King return ret; 981662af0d8SRussell King } 982662af0d8SRussell King 98396f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 98496f60e37SRussell King { 98596f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 98696f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 98796f60e37SRussell King 988662af0d8SRussell King if (dcrtc->cursor_obj) 9894c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 990662af0d8SRussell King 99196f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 99296f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 99396f60e37SRussell King 99496f60e37SRussell King if (!IS_ERR(dcrtc->clk)) 99596f60e37SRussell King clk_disable_unprepare(dcrtc->clk); 99696f60e37SRussell King 997e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 998e5d9ddfbSRussell King 9999611cb93SRussell King of_node_put(dcrtc->crtc.port); 10009611cb93SRussell King 100196f60e37SRussell King kfree(dcrtc); 100296f60e37SRussell King } 100396f60e37SRussell King 100496f60e37SRussell King /* 100596f60e37SRussell King * The mode_config lock is held here, to prevent races between this 100696f60e37SRussell King * and a mode_set. 100796f60e37SRussell King */ 100896f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc, 100941292b1fSDaniel Vetter struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags, 101041292b1fSDaniel Vetter struct drm_modeset_acquire_ctx *ctx) 101196f60e37SRussell King { 101296f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 1013eaa66279SRussell King struct armada_plane_work *work; 101496f60e37SRussell King unsigned i; 101596f60e37SRussell King int ret; 101696f60e37SRussell King 101796f60e37SRussell King /* We don't support changing the pixel format */ 1018dbd4d576SVille Syrjälä if (fb->format != crtc->primary->fb->format) 101996f60e37SRussell King return -EINVAL; 102096f60e37SRussell King 1021eaa66279SRussell King work = armada_drm_crtc_alloc_plane_work(dcrtc->crtc.primary); 102296f60e37SRussell King if (!work) 102396f60e37SRussell King return -ENOMEM; 102496f60e37SRussell King 1025eaa66279SRussell King work->event = event; 1026eaa66279SRussell King work->old_fb = dcrtc->crtc.primary->fb; 102796f60e37SRussell King 102896f60e37SRussell King i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs, 102996f60e37SRussell King dcrtc->interlaced); 103096f60e37SRussell King armada_reg_queue_end(work->regs, i); 103196f60e37SRussell King 103296f60e37SRussell King /* 1033c5488307SRussell King * Ensure that we hold a reference on the new framebuffer. 1034c5488307SRussell King * This has to match the behaviour in mode_set. 103596f60e37SRussell King */ 1036a52ff2a5SHaneen Mohammed drm_framebuffer_get(fb); 103796f60e37SRussell King 1038eaa66279SRussell King ret = armada_drm_plane_work_queue(dcrtc, work); 103996f60e37SRussell King if (ret) { 1040c5488307SRussell King /* Undo our reference above */ 1041a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 104296f60e37SRussell King kfree(work); 104396f60e37SRussell King return ret; 104496f60e37SRussell King } 104596f60e37SRussell King 104696f60e37SRussell King /* 104796f60e37SRussell King * Don't take a reference on the new framebuffer; 104896f60e37SRussell King * drm_mode_page_flip_ioctl() has already grabbed a reference and 104996f60e37SRussell King * will _not_ drop that reference on successful return from this 105096f60e37SRussell King * function. Simply mark this new framebuffer as the current one. 105196f60e37SRussell King */ 1052f4510a27SMatt Roper dcrtc->crtc.primary->fb = fb; 105396f60e37SRussell King 105496f60e37SRussell King /* 105596f60e37SRussell King * Finally, if the display is blanked, we won't receive an 105696f60e37SRussell King * interrupt, so complete it now. 105796f60e37SRussell King */ 10584b5dda82SRussell King if (dpms_blanked(dcrtc->dpms)) 1059ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 106096f60e37SRussell King 106196f60e37SRussell King return 0; 106296f60e37SRussell King } 106396f60e37SRussell King 106496f60e37SRussell King static int 106596f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc, 106696f60e37SRussell King struct drm_property *property, uint64_t val) 106796f60e37SRussell King { 106896f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 106996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 107096f60e37SRussell King bool update_csc = false; 107196f60e37SRussell King 107296f60e37SRussell King if (property == priv->csc_yuv_prop) { 107396f60e37SRussell King dcrtc->csc_yuv_mode = val; 107496f60e37SRussell King update_csc = true; 107596f60e37SRussell King } else if (property == priv->csc_rgb_prop) { 107696f60e37SRussell King dcrtc->csc_rgb_mode = val; 107796f60e37SRussell King update_csc = true; 107896f60e37SRussell King } 107996f60e37SRussell King 108096f60e37SRussell King if (update_csc) { 108196f60e37SRussell King uint32_t val; 108296f60e37SRussell King 108396f60e37SRussell King val = dcrtc->spu_iopad_ctrl | 108496f60e37SRussell King armada_drm_crtc_calculate_csc(dcrtc); 108596f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL); 108696f60e37SRussell King } 108796f60e37SRussell King 108896f60e37SRussell King return 0; 108996f60e37SRussell King } 109096f60e37SRussell King 10915922a7d0SShawn Guo /* These are called under the vbl_lock. */ 10925922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc) 10935922a7d0SShawn Guo { 10945922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 10955922a7d0SShawn Guo 10965922a7d0SShawn Guo armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA); 10975922a7d0SShawn Guo return 0; 10985922a7d0SShawn Guo } 10995922a7d0SShawn Guo 11005922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc) 11015922a7d0SShawn Guo { 11025922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 11035922a7d0SShawn Guo 11045922a7d0SShawn Guo armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA); 11055922a7d0SShawn Guo } 11065922a7d0SShawn Guo 1107a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = { 1108662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 1109662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 111096f60e37SRussell King .destroy = armada_drm_crtc_destroy, 111196f60e37SRussell King .set_config = drm_crtc_helper_set_config, 111296f60e37SRussell King .page_flip = armada_drm_crtc_page_flip, 111396f60e37SRussell King .set_property = armada_drm_crtc_set_property, 11145922a7d0SShawn Guo .enable_vblank = armada_drm_crtc_enable_vblank, 11155922a7d0SShawn Guo .disable_vblank = armada_drm_crtc_disable_vblank, 111696f60e37SRussell King }; 111796f60e37SRussell King 1118f1f1bffcSRussell King int armada_drm_plane_disable(struct drm_plane *plane, 1119f1f1bffcSRussell King struct drm_modeset_acquire_ctx *ctx) 112028b30433SRussell King { 112128b30433SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 1122f1f1bffcSRussell King struct armada_crtc *dcrtc; 1123d76dcc72SRussell King u32 sram_para1, enable_mask; 112428b30433SRussell King 1125f1f1bffcSRussell King if (!plane->crtc) 1126f1f1bffcSRussell King return 0; 1127f1f1bffcSRussell King 112828b30433SRussell King /* 112928b30433SRussell King * Drop our reference on any framebuffer attached to this plane. 113028b30433SRussell King * We don't need to NULL this out as drm_plane_force_disable(), 113128b30433SRussell King * and __setplane_internal() will do so for an overlay plane, and 113228b30433SRussell King * __drm_helper_disable_unused_functions() will do so for the 113328b30433SRussell King * primary plane. 113428b30433SRussell King */ 113528b30433SRussell King if (plane->fb) 113628b30433SRussell King drm_framebuffer_put(plane->fb); 113728b30433SRussell King 113828b30433SRussell King /* Power down most RAMs and FIFOs if this is the primary plane */ 113928b30433SRussell King if (plane->type == DRM_PLANE_TYPE_PRIMARY) { 114028b30433SRussell King sram_para1 = CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 114128b30433SRussell King CFG_PDWN32x32 | CFG_PDWN64x66; 1142d76dcc72SRussell King enable_mask = CFG_GRA_ENA; 114328b30433SRussell King } else { 114428b30433SRussell King /* Power down the Y/U/V FIFOs */ 114528b30433SRussell King sram_para1 = CFG_PDWN16x66 | CFG_PDWN32x66; 1146d76dcc72SRussell King enable_mask = CFG_DMA_ENA; 114728b30433SRussell King } 114828b30433SRussell King 1149d76dcc72SRussell King dplane->state.ctrl0 &= ~enable_mask; 1150d76dcc72SRussell King 1151f1f1bffcSRussell King dcrtc = drm_to_armada_crtc(plane->crtc); 1152f1f1bffcSRussell King 115328b30433SRussell King /* Wait for any preceding work to complete, but don't wedge */ 115428b30433SRussell King if (WARN_ON(!armada_drm_plane_work_wait(dplane, HZ))) 115528b30433SRussell King armada_drm_plane_work_cancel(dcrtc, dplane); 115628b30433SRussell King 115728b30433SRussell King spin_lock_irq(&dcrtc->irq_lock); 1158d76dcc72SRussell King armada_updatel(0, enable_mask, dcrtc->base + LCD_SPU_DMA_CTRL0); 115928b30433SRussell King armada_updatel(sram_para1, 0, dcrtc->base + LCD_SPU_SRAM_PARA1); 1160214612f9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 116128b30433SRussell King 116228b30433SRussell King return 0; 116328b30433SRussell King } 116428b30433SRussell King 1165de32301bSRussell King static const struct drm_plane_funcs armada_primary_plane_funcs = { 1166de32301bSRussell King .update_plane = drm_primary_helper_update, 1167f1f1bffcSRussell King .disable_plane = armada_drm_plane_disable, 1168de32301bSRussell King .destroy = drm_primary_helper_destroy, 1169de32301bSRussell King }; 1170de32301bSRussell King 11715740d27fSRussell King int armada_drm_plane_init(struct armada_plane *plane) 11725740d27fSRussell King { 1173*d924155dSRussell King unsigned int i; 1174*d924155dSRussell King 1175*d924155dSRussell King for (i = 0; i < ARRAY_SIZE(plane->works); i++) 1176*d924155dSRussell King plane->works[i].plane = &plane->base; 1177*d924155dSRussell King 11785740d27fSRussell King init_waitqueue_head(&plane->frame_wait); 11795740d27fSRussell King 11805740d27fSRussell King return 0; 11815740d27fSRussell King } 11825740d27fSRussell King 1183aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = { 118496f60e37SRussell King { CSC_AUTO, "Auto" }, 118596f60e37SRussell King { CSC_YUV_CCIR601, "CCIR601" }, 118696f60e37SRussell King { CSC_YUV_CCIR709, "CCIR709" }, 118796f60e37SRussell King }; 118896f60e37SRussell King 1189aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = { 119096f60e37SRussell King { CSC_AUTO, "Auto" }, 119196f60e37SRussell King { CSC_RGB_COMPUTER, "Computer system" }, 119296f60e37SRussell King { CSC_RGB_STUDIO, "Studio" }, 119396f60e37SRussell King }; 119496f60e37SRussell King 119596f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev) 119696f60e37SRussell King { 119796f60e37SRussell King struct armada_private *priv = dev->dev_private; 119896f60e37SRussell King 119996f60e37SRussell King if (priv->csc_yuv_prop) 120096f60e37SRussell King return 0; 120196f60e37SRussell King 120296f60e37SRussell King priv->csc_yuv_prop = drm_property_create_enum(dev, 0, 120396f60e37SRussell King "CSC_YUV", armada_drm_csc_yuv_enum_list, 120496f60e37SRussell King ARRAY_SIZE(armada_drm_csc_yuv_enum_list)); 120596f60e37SRussell King priv->csc_rgb_prop = drm_property_create_enum(dev, 0, 120696f60e37SRussell King "CSC_RGB", armada_drm_csc_rgb_enum_list, 120796f60e37SRussell King ARRAY_SIZE(armada_drm_csc_rgb_enum_list)); 120896f60e37SRussell King 120996f60e37SRussell King if (!priv->csc_yuv_prop || !priv->csc_rgb_prop) 121096f60e37SRussell King return -ENOMEM; 121196f60e37SRussell King 121296f60e37SRussell King return 0; 121396f60e37SRussell King } 121496f60e37SRussell King 12150fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 12169611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 12179611cb93SRussell King struct device_node *port) 121896f60e37SRussell King { 1219d8c96083SRussell King struct armada_private *priv = drm->dev_private; 122096f60e37SRussell King struct armada_crtc *dcrtc; 1221de32301bSRussell King struct armada_plane *primary; 122296f60e37SRussell King void __iomem *base; 122396f60e37SRussell King int ret; 122496f60e37SRussell King 1225d8c96083SRussell King ret = armada_drm_crtc_create_properties(drm); 122696f60e37SRussell King if (ret) 122796f60e37SRussell King return ret; 122896f60e37SRussell King 1229a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 1230c9d53c0fSJingoo Han if (IS_ERR(base)) 1231c9d53c0fSJingoo Han return PTR_ERR(base); 123296f60e37SRussell King 123396f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 123496f60e37SRussell King if (!dcrtc) { 123596f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 123696f60e37SRussell King return -ENOMEM; 123796f60e37SRussell King } 123896f60e37SRussell King 1239d8c96083SRussell King if (dev != drm->dev) 1240d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 1241d8c96083SRussell King 124242e62ba7SRussell King dcrtc->variant = variant; 124396f60e37SRussell King dcrtc->base = base; 1244d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 124596f60e37SRussell King dcrtc->clk = ERR_PTR(-EINVAL); 124696f60e37SRussell King dcrtc->csc_yuv_mode = CSC_AUTO; 124796f60e37SRussell King dcrtc->csc_rgb_mode = CSC_AUTO; 124896f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 124996f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 125096f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 125196f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 125296f60e37SRussell King 125396f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 125496f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 125596f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 125696f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 125796f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 125896f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 125996f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 126096f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 126196f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 126296f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 1263e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 1264e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 126596f60e37SRussell King 1266e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 1267e5d9ddfbSRussell King dcrtc); 126833cd3c07SRussell King if (ret < 0) 126933cd3c07SRussell King goto err_crtc; 127096f60e37SRussell King 127142e62ba7SRussell King if (dcrtc->variant->init) { 1272d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 127333cd3c07SRussell King if (ret) 127433cd3c07SRussell King goto err_crtc; 127596f60e37SRussell King } 127696f60e37SRussell King 127796f60e37SRussell King /* Ensure AXI pipeline is enabled */ 127896f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 127996f60e37SRussell King 128096f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 128196f60e37SRussell King 12829611cb93SRussell King dcrtc->crtc.port = port; 12831c914cecSRussell King 1284de32301bSRussell King primary = kzalloc(sizeof(*primary), GFP_KERNEL); 128533cd3c07SRussell King if (!primary) { 128633cd3c07SRussell King ret = -ENOMEM; 128733cd3c07SRussell King goto err_crtc; 128833cd3c07SRussell King } 12891c914cecSRussell King 12905740d27fSRussell King ret = armada_drm_plane_init(primary); 12915740d27fSRussell King if (ret) { 12925740d27fSRussell King kfree(primary); 129333cd3c07SRussell King goto err_crtc; 12945740d27fSRussell King } 12955740d27fSRussell King 1296de32301bSRussell King ret = drm_universal_plane_init(drm, &primary->base, 0, 1297de32301bSRussell King &armada_primary_plane_funcs, 1298de32301bSRussell King armada_primary_formats, 1299de32301bSRussell King ARRAY_SIZE(armada_primary_formats), 1300e6fc3b68SBen Widawsky NULL, 1301b0b3b795SVille Syrjälä DRM_PLANE_TYPE_PRIMARY, NULL); 1302de32301bSRussell King if (ret) { 1303de32301bSRussell King kfree(primary); 130433cd3c07SRussell King goto err_crtc; 1305de32301bSRussell King } 1306de32301bSRussell King 1307de32301bSRussell King ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL, 1308f9882876SVille Syrjälä &armada_crtc_funcs, NULL); 13091c914cecSRussell King if (ret) 13101c914cecSRussell King goto err_crtc_init; 13111c914cecSRussell King 131296f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 131396f60e37SRussell King 131496f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop, 131596f60e37SRussell King dcrtc->csc_yuv_mode); 131696f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop, 131796f60e37SRussell King dcrtc->csc_rgb_mode); 131896f60e37SRussell King 1319d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 13201c914cecSRussell King 13211c914cecSRussell King err_crtc_init: 1322de32301bSRussell King primary->base.funcs->destroy(&primary->base); 132333cd3c07SRussell King err_crtc: 132433cd3c07SRussell King kfree(dcrtc); 132533cd3c07SRussell King 13261c914cecSRussell King return ret; 132796f60e37SRussell King } 1328d8c96083SRussell King 1329d8c96083SRussell King static int 1330d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 1331d8c96083SRussell King { 1332d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 1333d8c96083SRussell King struct drm_device *drm = data; 1334d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1335d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 1336d8c96083SRussell King const struct armada_variant *variant; 13379611cb93SRussell King struct device_node *port = NULL; 1338d8c96083SRussell King 1339d8c96083SRussell King if (irq < 0) 1340d8c96083SRussell King return irq; 1341d8c96083SRussell King 1342d8c96083SRussell King if (!dev->of_node) { 1343d8c96083SRussell King const struct platform_device_id *id; 1344d8c96083SRussell King 1345d8c96083SRussell King id = platform_get_device_id(pdev); 1346d8c96083SRussell King if (!id) 1347d8c96083SRussell King return -ENXIO; 1348d8c96083SRussell King 1349d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 1350d8c96083SRussell King } else { 1351d8c96083SRussell King const struct of_device_id *match; 13529611cb93SRussell King struct device_node *np, *parent = dev->of_node; 1353d8c96083SRussell King 1354d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 1355d8c96083SRussell King if (!match) 1356d8c96083SRussell King return -ENXIO; 1357d8c96083SRussell King 13589611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 13599611cb93SRussell King if (np) 13609611cb93SRussell King parent = np; 13619611cb93SRussell King port = of_get_child_by_name(parent, "port"); 13629611cb93SRussell King of_node_put(np); 13639611cb93SRussell King if (!port) { 13644bf99144SRob Herring dev_err(dev, "no port node found in %pOF\n", parent); 13659611cb93SRussell King return -ENXIO; 13669611cb93SRussell King } 13679611cb93SRussell King 1368d8c96083SRussell King variant = match->data; 1369d8c96083SRussell King } 1370d8c96083SRussell King 13719611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1372d8c96083SRussell King } 1373d8c96083SRussell King 1374d8c96083SRussell King static void 1375d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1376d8c96083SRussell King { 1377d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1378d8c96083SRussell King 1379d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 1380d8c96083SRussell King } 1381d8c96083SRussell King 1382d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 1383d8c96083SRussell King .bind = armada_lcd_bind, 1384d8c96083SRussell King .unbind = armada_lcd_unbind, 1385d8c96083SRussell King }; 1386d8c96083SRussell King 1387d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 1388d8c96083SRussell King { 1389d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 1390d8c96083SRussell King } 1391d8c96083SRussell King 1392d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 1393d8c96083SRussell King { 1394d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 1395d8c96083SRussell King return 0; 1396d8c96083SRussell King } 1397d8c96083SRussell King 139885909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = { 1399d8c96083SRussell King { 1400d8c96083SRussell King .compatible = "marvell,dove-lcd", 1401d8c96083SRussell King .data = &armada510_ops, 1402d8c96083SRussell King }, 1403d8c96083SRussell King {} 1404d8c96083SRussell King }; 1405d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1406d8c96083SRussell King 1407d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 1408d8c96083SRussell King { 1409d8c96083SRussell King .name = "armada-lcd", 1410d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1411d8c96083SRussell King }, { 1412d8c96083SRussell King .name = "armada-510-lcd", 1413d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1414d8c96083SRussell King }, 1415d8c96083SRussell King { }, 1416d8c96083SRussell King }; 1417d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1418d8c96083SRussell King 1419d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 1420d8c96083SRussell King .probe = armada_lcd_probe, 1421d8c96083SRussell King .remove = armada_lcd_remove, 1422d8c96083SRussell King .driver = { 1423d8c96083SRussell King .name = "armada-lcd", 1424d8c96083SRussell King .owner = THIS_MODULE, 1425d8c96083SRussell King .of_match_table = armada_lcd_of_match, 1426d8c96083SRussell King }, 1427d8c96083SRussell King .id_table = armada_lcd_platform_ids, 1428d8c96083SRussell King }; 1429