196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 14de503ddfSRussell King #include <drm/drm_atomic.h> 1596f60e37SRussell King #include <drm/drm_crtc_helper.h> 163cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 17bcd21a47SDave Airlie #include <drm/drm_atomic_helper.h> 1896f60e37SRussell King #include "armada_crtc.h" 1996f60e37SRussell King #include "armada_drm.h" 2096f60e37SRussell King #include "armada_fb.h" 2196f60e37SRussell King #include "armada_gem.h" 2296f60e37SRussell King #include "armada_hw.h" 23*d40af7b1SRussell King #include "armada_plane.h" 24c8a220c6SRussell King #include "armada_trace.h" 2596f60e37SRussell King 2696f60e37SRussell King enum csc_mode { 2796f60e37SRussell King CSC_AUTO = 0, 2896f60e37SRussell King CSC_YUV_CCIR601 = 1, 2996f60e37SRussell King CSC_YUV_CCIR709 = 2, 3096f60e37SRussell King CSC_RGB_COMPUTER = 1, 3196f60e37SRussell King CSC_RGB_STUDIO = 2, 3296f60e37SRussell King }; 3396f60e37SRussell King 3496f60e37SRussell King /* 3596f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 3696f60e37SRussell King * The timing parameters we have from X are: 3796f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 3896f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 3996f60e37SRussell King * Which get translated to: 4096f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 4196f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 4296f60e37SRussell King * 4396f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 4496f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 4596f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 4696f60e37SRussell King * the even frame, the first active line is 584. 4796f60e37SRussell King * 4896f60e37SRussell King * LN: 560 561 562 563 567 568 569 4996f60e37SRussell King * DE: ~~~|____________________________//__________________________ 5096f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 5196f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 5296f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 5396f60e37SRussell King * 5496f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 5596f60e37SRussell King * DE: ~~~|____________________________//__________________________ 5696f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 5796f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 5896f60e37SRussell King * 23 blanking lines 5996f60e37SRussell King * 6096f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 6196f60e37SRussell King * referenced to the top left of the active frame. 6296f60e37SRussell King * 6396f60e37SRussell King * So, translating these to our LCD controller: 6496f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 6596f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 6696f60e37SRussell King * Note: Vsync front porch remains constant! 6796f60e37SRussell King * 6896f60e37SRussell King * if (odd_frame) { 6996f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 7096f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 7196f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 7296f60e37SRussell King * } else { 7396f60e37SRussell King * vtotal = mode->crtc_vtotal; 7496f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 7596f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 7696f60e37SRussell King * } 7796f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 7896f60e37SRussell King * 7996f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 8096f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 8196f60e37SRussell King * 8296f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 8396f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 8496f60e37SRussell King * they occur at the end of the last active line, before the vsync back 8596f60e37SRussell King * porch, which we're reprogramming.) 8696f60e37SRussell King */ 8796f60e37SRussell King 8896f60e37SRussell King void 8996f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 9096f60e37SRussell King { 9196f60e37SRussell King while (regs->offset != ~0) { 9296f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 9396f60e37SRussell King uint32_t val; 9496f60e37SRussell King 9596f60e37SRussell King val = regs->mask; 9696f60e37SRussell King if (val != 0) 9796f60e37SRussell King val &= readl_relaxed(reg); 9896f60e37SRussell King writel_relaxed(val | regs->val, reg); 9996f60e37SRussell King ++regs; 10096f60e37SRussell King } 10196f60e37SRussell King } 10296f60e37SRussell King 10396f60e37SRussell King #define dpms_blanked(dpms) ((dpms) != DRM_MODE_DPMS_ON) 10496f60e37SRussell King 10596f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc) 10696f60e37SRussell King { 10796f60e37SRussell King uint32_t dumb_ctrl; 10896f60e37SRussell King 10996f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 11096f60e37SRussell King 11196f60e37SRussell King if (!dpms_blanked(dcrtc->dpms)) 11296f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 11396f60e37SRussell King 11496f60e37SRussell King /* 11596f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 11696f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 11796f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 11896f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 11996f60e37SRussell King */ 12096f60e37SRussell King if (dpms_blanked(dcrtc->dpms) && 12196f60e37SRussell King (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 12296f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 12396f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 12496f60e37SRussell King } 12596f60e37SRussell King 12696f60e37SRussell King /* 12796f60e37SRussell King * The documentation doesn't indicate what the normal state of 12896f60e37SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 12996f60e37SRussell King * these signals on his board to determine their state. 13096f60e37SRussell King * 13196f60e37SRussell King * The non-inverted state of the sync signals is active high. 13296f60e37SRussell King * Setting these bits makes the appropriate signal active low. 13396f60e37SRussell King */ 13496f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC) 13596f60e37SRussell King dumb_ctrl |= CFG_INV_CSYNC; 13696f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC) 13796f60e37SRussell King dumb_ctrl |= CFG_INV_HSYNC; 13896f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC) 13996f60e37SRussell King dumb_ctrl |= CFG_INV_VSYNC; 14096f60e37SRussell King 14196f60e37SRussell King if (dcrtc->dumb_ctrl != dumb_ctrl) { 14296f60e37SRussell King dcrtc->dumb_ctrl = dumb_ctrl; 14396f60e37SRussell King writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL); 14496f60e37SRussell King } 14596f60e37SRussell King } 14696f60e37SRussell King 1472839d45cSRussell King static void armada_drm_plane_work_call(struct armada_crtc *dcrtc, 1482839d45cSRussell King struct armada_plane_work *work, 1492839d45cSRussell King void (*fn)(struct armada_crtc *, struct armada_plane_work *)) 1502839d45cSRussell King { 1512839d45cSRussell King struct armada_plane *dplane = drm_to_armada_plane(work->plane); 152d924155dSRussell King struct drm_pending_vblank_event *event; 153d924155dSRussell King struct drm_framebuffer *fb; 1542839d45cSRussell King 1552839d45cSRussell King if (fn) 1562839d45cSRussell King fn(dcrtc, work); 1572839d45cSRussell King drm_crtc_vblank_put(&dcrtc->crtc); 1582839d45cSRussell King 159d924155dSRussell King event = work->event; 160d924155dSRussell King fb = work->old_fb; 161eb19be5bSRussell King if (event || fb) { 162eb19be5bSRussell King struct drm_device *dev = dcrtc->crtc.dev; 163eb19be5bSRussell King unsigned long flags; 164eb19be5bSRussell King 165eb19be5bSRussell King spin_lock_irqsave(&dev->event_lock, flags); 166eb19be5bSRussell King if (event) 167eb19be5bSRussell King drm_crtc_send_vblank_event(&dcrtc->crtc, event); 168b972a80fSRussell King if (fb) 169eb19be5bSRussell King __armada_drm_queue_unref_work(dev, fb); 170eb19be5bSRussell King spin_unlock_irqrestore(&dev->event_lock, flags); 171eb19be5bSRussell King } 172b972a80fSRussell King 173d924155dSRussell King if (work->need_kfree) 174d924155dSRussell King kfree(work); 175d924155dSRussell King 1762839d45cSRussell King wake_up(&dplane->frame_wait); 1772839d45cSRussell King } 1782839d45cSRussell King 1794b5dda82SRussell King static void armada_drm_plane_work_run(struct armada_crtc *dcrtc, 180ec6fb159SRussell King struct drm_plane *plane) 1814b5dda82SRussell King { 182ec6fb159SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 183ec6fb159SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 1844b5dda82SRussell King 1854b5dda82SRussell King /* Handle any pending frame work. */ 1862839d45cSRussell King if (work) 1872839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->fn); 1884b5dda82SRussell King } 1894b5dda82SRussell King 1904b5dda82SRussell King int armada_drm_plane_work_queue(struct armada_crtc *dcrtc, 191eaab0130SRussell King struct armada_plane_work *work) 1924b5dda82SRussell King { 193eaab0130SRussell King struct armada_plane *plane = drm_to_armada_plane(work->plane); 1944b5dda82SRussell King int ret; 1954b5dda82SRussell King 196accbaf6eSGustavo Padovan ret = drm_crtc_vblank_get(&dcrtc->crtc); 197c93dfdcdSRussell King if (ret) 1984b5dda82SRussell King return ret; 1994b5dda82SRussell King 2004b5dda82SRussell King ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0; 2014b5dda82SRussell King if (ret) 202accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 2034b5dda82SRussell King 2044b5dda82SRussell King return ret; 2054b5dda82SRussell King } 2064b5dda82SRussell King 2074b5dda82SRussell King int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout) 2084b5dda82SRussell King { 2094b5dda82SRussell King return wait_event_timeout(plane->frame_wait, !plane->work, timeout); 2104b5dda82SRussell King } 2114b5dda82SRussell King 212d3b84215SRussell King void armada_drm_plane_work_cancel(struct armada_crtc *dcrtc, 213d3b84215SRussell King struct armada_plane *dplane) 2147c8f7e1aSRussell King { 215d3b84215SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 2167c8f7e1aSRussell King 2174a8506d2SRussell King if (work) 2182839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->cancel); 21996f60e37SRussell King } 22096f60e37SRussell King 221709ffd82SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc, 22265724a19SRussell King struct armada_plane_work *work) 22396f60e37SRussell King { 224709ffd82SRussell King unsigned long flags; 22596f60e37SRussell King 226709ffd82SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 227eaa66279SRussell King armada_drm_crtc_update_regs(dcrtc, work->regs); 228709ffd82SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 229709ffd82SRussell King } 23096f60e37SRussell King 231eaa66279SRussell King static struct armada_plane_work * 232eaa66279SRussell King armada_drm_crtc_alloc_plane_work(struct drm_plane *plane) 233901bb889SRussell King { 234eaa66279SRussell King struct armada_plane_work *work; 235901bb889SRussell King int i = 0; 236901bb889SRussell King 237901bb889SRussell King work = kzalloc(sizeof(*work), GFP_KERNEL); 238901bb889SRussell King if (!work) 239901bb889SRussell King return NULL; 240901bb889SRussell King 241eaa66279SRussell King work->plane = plane; 242eaa66279SRussell King work->fn = armada_drm_crtc_complete_frame_work; 243d924155dSRussell King work->need_kfree = true; 244901bb889SRussell King armada_reg_queue_end(work->regs, i); 245901bb889SRussell King 246901bb889SRussell King return work; 24796f60e37SRussell King } 24896f60e37SRussell King 24996f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc) 25096f60e37SRussell King { 25196f60e37SRussell King /* 25296f60e37SRussell King * Tell the DRM core that vblank IRQs aren't going to happen for 25396f60e37SRussell King * a while. This cleans up any pending vblank events for us. 25496f60e37SRussell King */ 255178e561fSRussell King drm_crtc_vblank_off(&dcrtc->crtc); 256ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 25796f60e37SRussell King } 25896f60e37SRussell King 25996f60e37SRussell King /* The mode_config.mutex will be held for this call */ 26096f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms) 26196f60e37SRussell King { 26296f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 26396f60e37SRussell King 264ea908ba8SRussell King if (dpms_blanked(dcrtc->dpms) != dpms_blanked(dpms)) { 26596f60e37SRussell King if (dpms_blanked(dpms)) 26696f60e37SRussell King armada_drm_vblank_off(dcrtc); 267ea908ba8SRussell King else if (!IS_ERR(dcrtc->clk)) 268ea908ba8SRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 269ea908ba8SRussell King dcrtc->dpms = dpms; 270ea908ba8SRussell King armada_drm_crtc_update(dcrtc); 271ea908ba8SRussell King if (!dpms_blanked(dpms)) 272178e561fSRussell King drm_crtc_vblank_on(&dcrtc->crtc); 273ea908ba8SRussell King else if (!IS_ERR(dcrtc->clk)) 274ea908ba8SRussell King clk_disable_unprepare(dcrtc->clk); 275ea908ba8SRussell King } else if (dcrtc->dpms != dpms) { 276ea908ba8SRussell King dcrtc->dpms = dpms; 27796f60e37SRussell King } 27896f60e37SRussell King } 27996f60e37SRussell King 28096f60e37SRussell King /* 28196f60e37SRussell King * Prepare for a mode set. Turn off overlay to ensure that we don't end 28296f60e37SRussell King * up with the overlay size being bigger than the active screen size. 28396f60e37SRussell King * We rely upon X refreshing this state after the mode set has completed. 28496f60e37SRussell King * 28596f60e37SRussell King * The mode_config.mutex will be held for this call 28696f60e37SRussell King */ 28796f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc) 28896f60e37SRussell King { 28996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 29096f60e37SRussell King struct drm_plane *plane; 291f9a13bb3SRussell King u32 val; 29296f60e37SRussell King 29396f60e37SRussell King /* 29496f60e37SRussell King * If we have an overlay plane associated with this CRTC, disable 29596f60e37SRussell King * it before the modeset to avoid its coordinates being outside 296f8e14069SRussell King * the new mode parameters. 29796f60e37SRussell King */ 29896f60e37SRussell King plane = dcrtc->plane; 299890ca8dfSRussell King if (plane) { 300f8e14069SRussell King drm_plane_force_disable(plane); 301890ca8dfSRussell King WARN_ON(!armada_drm_plane_work_wait(drm_to_armada_plane(plane), 302890ca8dfSRussell King HZ)); 303890ca8dfSRussell King } 304f9a13bb3SRussell King 305f9a13bb3SRussell King /* Wait for pending flips to complete */ 306f9a13bb3SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 307f9a13bb3SRussell King MAX_SCHEDULE_TIMEOUT); 308f9a13bb3SRussell King 309f9a13bb3SRussell King drm_crtc_vblank_off(crtc); 310f9a13bb3SRussell King 311f9a13bb3SRussell King val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA; 312f9a13bb3SRussell King if (val != dcrtc->dumb_ctrl) { 313f9a13bb3SRussell King dcrtc->dumb_ctrl = val; 314f9a13bb3SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL); 315f9a13bb3SRussell King } 31696f60e37SRussell King } 31796f60e37SRussell King 31896f60e37SRussell King /* The mode_config.mutex will be held for this call */ 31996f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc) 32096f60e37SRussell King { 32196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 32296f60e37SRussell King 32396f60e37SRussell King dcrtc->dpms = DRM_MODE_DPMS_ON; 32496f60e37SRussell King armada_drm_crtc_update(dcrtc); 325f9a13bb3SRussell King drm_crtc_vblank_on(crtc); 32696f60e37SRussell King } 32796f60e37SRussell King 32896f60e37SRussell King /* The mode_config.mutex will be held for this call */ 32996f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 33096f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 33196f60e37SRussell King { 33296f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 33396f60e37SRussell King int ret; 33496f60e37SRussell King 33596f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 33642e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 33796f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 33896f60e37SRussell King return false; 33996f60e37SRussell King 34096f60e37SRussell King /* Check whether the display mode is possible */ 34142e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 34296f60e37SRussell King if (ret) 34396f60e37SRussell King return false; 34496f60e37SRussell King 34596f60e37SRussell King return true; 34696f60e37SRussell King } 34796f60e37SRussell King 3485922a7d0SShawn Guo /* These are locked by dev->vbl_lock */ 3495922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 3505922a7d0SShawn Guo { 3515922a7d0SShawn Guo if (dcrtc->irq_ena & mask) { 3525922a7d0SShawn Guo dcrtc->irq_ena &= ~mask; 3535922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 3545922a7d0SShawn Guo } 3555922a7d0SShawn Guo } 3565922a7d0SShawn Guo 3575922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 3585922a7d0SShawn Guo { 3595922a7d0SShawn Guo if ((dcrtc->irq_ena & mask) != mask) { 3605922a7d0SShawn Guo dcrtc->irq_ena |= mask; 3615922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 3625922a7d0SShawn Guo if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 3635922a7d0SShawn Guo writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 3645922a7d0SShawn Guo } 3655922a7d0SShawn Guo } 3665922a7d0SShawn Guo 367e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 36896f60e37SRussell King { 36996f60e37SRussell King void __iomem *base = dcrtc->base; 3704a8506d2SRussell King struct drm_plane *ovl_plane; 37196f60e37SRussell King 37296f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 37396f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 37496f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 37596f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 37696f60e37SRussell King 37796f60e37SRussell King if (stat & VSYNC_IRQ) 3780ac28c57SGustavo Padovan drm_crtc_handle_vblank(&dcrtc->crtc); 37996f60e37SRussell King 3804a8506d2SRussell King ovl_plane = dcrtc->plane; 381ec6fb159SRussell King if (ovl_plane) 382ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, ovl_plane); 38396f60e37SRussell King 384a3f6a18fSRussell King spin_lock(&dcrtc->irq_lock); 38596f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 38696f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 38796f60e37SRussell King uint32_t val; 38896f60e37SRussell King 38996f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 39096f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 39196f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 39296f60e37SRussell King 39396f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 39496f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 39596f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 396662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 39796f60e37SRussell King } 398662af0d8SRussell King 399662af0d8SRussell King if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) { 400662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 401662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 402662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 403662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 404662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 405662af0d8SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA, 406662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 407662af0d8SRussell King dcrtc->cursor_update = false; 408662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 409662af0d8SRussell King } 410662af0d8SRussell King 41196f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 41296f60e37SRussell King 413ec6fb159SRussell King if (stat & GRA_FRAME_IRQ) 414ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 41596f60e37SRussell King } 41696f60e37SRussell King 417e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 418e5d9ddfbSRussell King { 419e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 420e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 421e5d9ddfbSRussell King 422e5d9ddfbSRussell King /* 42392298c1cSRussell King * Reading the ISR appears to clear bits provided CLEAN_SPU_IRQ_ISR 42492298c1cSRussell King * is set. Writing has some other effect to acknowledge the IRQ - 42592298c1cSRussell King * without this, we only get a single IRQ. 426e5d9ddfbSRussell King */ 427e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 428e5d9ddfbSRussell King 429c8a220c6SRussell King trace_armada_drm_irq(&dcrtc->crtc, stat); 430c8a220c6SRussell King 431e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 432e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 433e5d9ddfbSRussell King 434e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 435e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 436e5d9ddfbSRussell King return IRQ_HANDLED; 437e5d9ddfbSRussell King } 438e5d9ddfbSRussell King return IRQ_NONE; 439e5d9ddfbSRussell King } 440e5d9ddfbSRussell King 44196f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc) 44296f60e37SRussell King { 44396f60e37SRussell King struct drm_display_mode *adj = &dcrtc->crtc.mode; 44496f60e37SRussell King uint32_t val = 0; 44596f60e37SRussell King 44696f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709) 44796f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 44896f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO) 44996f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 45096f60e37SRussell King 45196f60e37SRussell King /* 45296f60e37SRussell King * In auto mode, set the colorimetry, based upon the HDMI spec. 45396f60e37SRussell King * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use 45496f60e37SRussell King * ITU601. It may be more appropriate to set this depending on 45596f60e37SRussell King * the source - but what if the graphic frame is YUV and the 45696f60e37SRussell King * video frame is RGB? 45796f60e37SRussell King */ 45896f60e37SRussell King if ((adj->hdisplay == 1280 && adj->vdisplay == 720 && 45996f60e37SRussell King !(adj->flags & DRM_MODE_FLAG_INTERLACE)) || 46096f60e37SRussell King (adj->hdisplay == 1920 && adj->vdisplay == 1080)) { 46196f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_AUTO) 46296f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 46396f60e37SRussell King } 46496f60e37SRussell King 46596f60e37SRussell King /* 46696f60e37SRussell King * We assume we're connected to a TV-like device, so the YUV->RGB 46796f60e37SRussell King * conversion should produce a limited range. We should set this 46896f60e37SRussell King * depending on the connectors attached to this CRTC, and what 46996f60e37SRussell King * kind of device they report being connected. 47096f60e37SRussell King */ 47196f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_AUTO) 47296f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 47396f60e37SRussell King 47496f60e37SRussell King return val; 47596f60e37SRussell King } 47696f60e37SRussell King 47796f60e37SRussell King /* The mode_config.mutex will be held for this call */ 478c36045e1SRussell King static void armada_drm_crtc_mode_set_nofb(struct drm_crtc *crtc) 47996f60e37SRussell King { 480c36045e1SRussell King struct drm_display_mode *adj = &crtc->state->adjusted_mode; 48196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 48296f60e37SRussell King struct armada_regs regs[17]; 48396f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 48496f60e37SRussell King unsigned long flags; 48596f60e37SRussell King unsigned i; 486c36045e1SRussell King bool interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 48796f60e37SRussell King 48837af35c7SRussell King i = 0; 48996f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 49096f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 49196f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 49296f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 49396f60e37SRussell King 49496f60e37SRussell King DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n", 49596f60e37SRussell King adj->crtc_hdisplay, 49696f60e37SRussell King adj->crtc_hsync_start, 49796f60e37SRussell King adj->crtc_hsync_end, 49896f60e37SRussell King adj->crtc_htotal, lm, rm); 49996f60e37SRussell King DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n", 50096f60e37SRussell King adj->crtc_vdisplay, 50196f60e37SRussell King adj->crtc_vsync_start, 50296f60e37SRussell King adj->crtc_vsync_end, 50396f60e37SRussell King adj->crtc_vtotal, tm, bm); 50496f60e37SRussell King 505e0ac5e9bSRussell King /* 506e0ac5e9bSRussell King * If we are blanked, we would have disabled the clock. Re-enable 507e0ac5e9bSRussell King * it so that compute_clock() does the right thing. 508e0ac5e9bSRussell King */ 509e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms)) 510e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 511e0ac5e9bSRussell King 51296f60e37SRussell King /* Now compute the divider for real */ 51342e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 51496f60e37SRussell King 51596f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 51696f60e37SRussell King 51796f60e37SRussell King if (interlaced ^ dcrtc->interlaced) { 51896f60e37SRussell King if (adj->flags & DRM_MODE_FLAG_INTERLACE) 519accbaf6eSGustavo Padovan drm_crtc_vblank_get(&dcrtc->crtc); 52096f60e37SRussell King else 521accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 52296f60e37SRussell King dcrtc->interlaced = interlaced; 52396f60e37SRussell King } 52496f60e37SRussell King 52596f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 52696f60e37SRussell King 52796f60e37SRussell King /* Even interlaced/progressive frame */ 52896f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 52996f60e37SRussell King adj->crtc_htotal; 53096f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 53196f60e37SRussell King val = adj->crtc_hsync_start; 532662af0d8SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 53342e62ba7SRussell King dcrtc->variant->spu_adv_reg; 53496f60e37SRussell King 53596f60e37SRussell King if (interlaced) { 53696f60e37SRussell King /* Odd interlaced frame */ 53796f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 53896f60e37SRussell King (1 << 16); 53996f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 54096f60e37SRussell King val = adj->crtc_hsync_start - adj->crtc_htotal / 2; 541662af0d8SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 54242e62ba7SRussell King dcrtc->variant->spu_adv_reg; 54396f60e37SRussell King } else { 54496f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 54596f60e37SRussell King } 54696f60e37SRussell King 54796f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 54896f60e37SRussell King 54996f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 55096f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 55196f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 55296f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 55396f60e37SRussell King LCD_SPUT_V_H_TOTAL); 55496f60e37SRussell King 55542e62ba7SRussell King if (dcrtc->variant->has_spu_adv_reg) { 55696f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 55796f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 55896f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 559662af0d8SRussell King } 56096f60e37SRussell King 56196f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 56296f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 56396f60e37SRussell King 56496f60e37SRussell King val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc); 56596f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL); 56696f60e37SRussell King armada_reg_queue_end(regs, i); 56796f60e37SRussell King 56896f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 56996f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 57096f60e37SRussell King } 57196f60e37SRussell King 57296f60e37SRussell King /* The mode_config.mutex will be held for this call */ 57396f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc) 57496f60e37SRussell King { 57596f60e37SRussell King armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); 57628b30433SRussell King 57728b30433SRussell King /* Disable our primary plane when we disable the CRTC. */ 57828b30433SRussell King crtc->primary->funcs->disable_plane(crtc->primary, NULL); 57996f60e37SRussell King } 58096f60e37SRussell King 581c36045e1SRussell King static void armada_drm_crtc_atomic_begin(struct drm_crtc *crtc, 582c36045e1SRussell King struct drm_crtc_state *old_crtc_state) 583c36045e1SRussell King { 584c36045e1SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 585c36045e1SRussell King struct armada_plane *dplane; 586c36045e1SRussell King 587c36045e1SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 588c36045e1SRussell King 589c36045e1SRussell King /* Wait 100ms for any plane works to complete */ 590c36045e1SRussell King dplane = drm_to_armada_plane(crtc->primary); 591c36045e1SRussell King if (WARN_ON(armada_drm_plane_work_wait(dplane, HZ / 10) == 0)) 592c36045e1SRussell King armada_drm_plane_work_cancel(dcrtc, dplane); 593c36045e1SRussell King 594c36045e1SRussell King dcrtc->regs_idx = 0; 595c36045e1SRussell King dcrtc->regs = dcrtc->atomic_regs; 596c36045e1SRussell King } 597c36045e1SRussell King 598c36045e1SRussell King static void armada_drm_crtc_atomic_flush(struct drm_crtc *crtc, 599c36045e1SRussell King struct drm_crtc_state *old_crtc_state) 600c36045e1SRussell King { 601c36045e1SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 602c36045e1SRussell King unsigned long flags; 603c36045e1SRussell King 604c36045e1SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 605c36045e1SRussell King 606c36045e1SRussell King armada_reg_queue_end(dcrtc->regs, dcrtc->regs_idx); 607c36045e1SRussell King 608c36045e1SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 609c36045e1SRussell King armada_drm_crtc_update_regs(dcrtc, dcrtc->regs); 610c36045e1SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 611c36045e1SRussell King } 612c36045e1SRussell King 61396f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 61496f60e37SRussell King .dpms = armada_drm_crtc_dpms, 61596f60e37SRussell King .prepare = armada_drm_crtc_prepare, 61696f60e37SRussell King .commit = armada_drm_crtc_commit, 61796f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 618c36045e1SRussell King .mode_set = drm_helper_crtc_mode_set, 619c36045e1SRussell King .mode_set_nofb = armada_drm_crtc_mode_set_nofb, 620c36045e1SRussell King .mode_set_base = drm_helper_crtc_mode_set_base, 62196f60e37SRussell King .disable = armada_drm_crtc_disable, 622c36045e1SRussell King .atomic_begin = armada_drm_crtc_atomic_begin, 623c36045e1SRussell King .atomic_flush = armada_drm_crtc_atomic_flush, 62496f60e37SRussell King }; 62596f60e37SRussell King 626662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 627662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 628662af0d8SRussell King { 629662af0d8SRussell King uint32_t addr; 630662af0d8SRussell King unsigned y; 631662af0d8SRussell King 632662af0d8SRussell King addr = SRAM_HWC32_RAM1; 633662af0d8SRussell King for (y = 0; y < height; y++) { 634662af0d8SRussell King uint32_t *p = &pix[y * stride]; 635662af0d8SRussell King unsigned x; 636662af0d8SRussell King 637662af0d8SRussell King for (x = 0; x < width; x++, p++) { 638662af0d8SRussell King uint32_t val = *p; 639662af0d8SRussell King 640662af0d8SRussell King val = (val & 0xff00ff00) | 641662af0d8SRussell King (val & 0x000000ff) << 16 | 642662af0d8SRussell King (val & 0x00ff0000) >> 16; 643662af0d8SRussell King 644662af0d8SRussell King writel_relaxed(val, 645662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 646662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 647662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 648c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 649662af0d8SRussell King addr += 1; 650662af0d8SRussell King if ((addr & 0x00ff) == 0) 651662af0d8SRussell King addr += 0xf00; 652662af0d8SRussell King if ((addr & 0x30ff) == 0) 653662af0d8SRussell King addr = SRAM_HWC32_RAM2; 654662af0d8SRussell King } 655662af0d8SRussell King } 656662af0d8SRussell King } 657662af0d8SRussell King 658662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 659662af0d8SRussell King { 660662af0d8SRussell King unsigned addr; 661662af0d8SRussell King 662662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 663662af0d8SRussell King /* write the default value */ 664662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 665662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 666662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 667662af0d8SRussell King } 668662af0d8SRussell King } 669662af0d8SRussell King 670662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 671662af0d8SRussell King { 672662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 673662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 674662af0d8SRussell King uint32_t para1; 675662af0d8SRussell King 676662af0d8SRussell King /* 677662af0d8SRussell King * Calculate the visible width and height of the cursor, 678662af0d8SRussell King * screen position, and the position in the cursor bitmap. 679662af0d8SRussell King */ 680662af0d8SRussell King if (dcrtc->cursor_x < 0) { 681662af0d8SRussell King xoff = -dcrtc->cursor_x; 682662af0d8SRussell King xscr = 0; 683662af0d8SRussell King w -= min(xoff, w); 684662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 685662af0d8SRussell King xoff = 0; 686662af0d8SRussell King xscr = dcrtc->cursor_x; 687662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 688662af0d8SRussell King } else { 689662af0d8SRussell King xoff = 0; 690662af0d8SRussell King xscr = dcrtc->cursor_x; 691662af0d8SRussell King } 692662af0d8SRussell King 693662af0d8SRussell King if (dcrtc->cursor_y < 0) { 694662af0d8SRussell King yoff = -dcrtc->cursor_y; 695662af0d8SRussell King yscr = 0; 696662af0d8SRussell King h -= min(yoff, h); 697662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 698662af0d8SRussell King yoff = 0; 699662af0d8SRussell King yscr = dcrtc->cursor_y; 700662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 701662af0d8SRussell King } else { 702662af0d8SRussell King yoff = 0; 703662af0d8SRussell King yscr = dcrtc->cursor_y; 704662af0d8SRussell King } 705662af0d8SRussell King 706662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 707662af0d8SRussell King s = dcrtc->cursor_w; 708662af0d8SRussell King if (dcrtc->interlaced) { 709662af0d8SRussell King s *= 2; 710662af0d8SRussell King yscr /= 2; 711662af0d8SRussell King h /= 2; 712662af0d8SRussell King } 713662af0d8SRussell King 714662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 715662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 716662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 717662af0d8SRussell King dcrtc->cursor_update = false; 718662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 719662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 720662af0d8SRussell King return 0; 721662af0d8SRussell King } 722662af0d8SRussell King 723214612f9SRussell King spin_lock_irq(&dcrtc->irq_lock); 724662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 725662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 726662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 727214612f9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 728662af0d8SRussell King 729662af0d8SRussell King /* 730662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 731662af0d8SRussell King * We must also reload the cursor data as well. 732662af0d8SRussell King */ 733662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 734662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 735662af0d8SRussell King reload = true; 736662af0d8SRussell King } 737662af0d8SRussell King 738662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 739662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 740662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 741662af0d8SRussell King dcrtc->cursor_update = false; 742662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 743662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 744662af0d8SRussell King reload = true; 745662af0d8SRussell King } 746662af0d8SRussell King if (reload) { 747662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 748662af0d8SRussell King uint32_t *pix; 749662af0d8SRussell King /* Set the top-left corner of the cursor image */ 750662af0d8SRussell King pix = obj->addr; 751662af0d8SRussell King pix += yoff * s + xoff; 752662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 753662af0d8SRussell King } 754662af0d8SRussell King 755662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 756662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 757662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 758662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 759662af0d8SRussell King dcrtc->cursor_update = true; 760662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 761662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 762662af0d8SRussell King 763662af0d8SRussell King return 0; 764662af0d8SRussell King } 765662af0d8SRussell King 766662af0d8SRussell King static void cursor_update(void *data) 767662af0d8SRussell King { 768662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 769662af0d8SRussell King } 770662af0d8SRussell King 771662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 772662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 773662af0d8SRussell King { 774662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 775662af0d8SRussell King struct armada_gem_object *obj = NULL; 776662af0d8SRussell King int ret; 777662af0d8SRussell King 778662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 77942e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 780662af0d8SRussell King return -ENXIO; 781662af0d8SRussell King 782662af0d8SRussell King if (handle && w > 0 && h > 0) { 783662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 784662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 785662af0d8SRussell King return -ENOMEM; 786662af0d8SRussell King 787a8ad0bd8SChris Wilson obj = armada_gem_object_lookup(file, handle); 788662af0d8SRussell King if (!obj) 789662af0d8SRussell King return -ENOENT; 790662af0d8SRussell King 791662af0d8SRussell King /* Must be a kernel-mapped object */ 792662af0d8SRussell King if (!obj->addr) { 7934c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 794662af0d8SRussell King return -EINVAL; 795662af0d8SRussell King } 796662af0d8SRussell King 797662af0d8SRussell King if (obj->obj.size < w * h * 4) { 798662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 7994c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 800662af0d8SRussell King return -ENOMEM; 801662af0d8SRussell King } 802662af0d8SRussell King } 803662af0d8SRussell King 804662af0d8SRussell King if (dcrtc->cursor_obj) { 805662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 806662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 8074c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 808662af0d8SRussell King } 809662af0d8SRussell King dcrtc->cursor_obj = obj; 810662af0d8SRussell King dcrtc->cursor_w = w; 811662af0d8SRussell King dcrtc->cursor_h = h; 812662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 813662af0d8SRussell King if (obj) { 814662af0d8SRussell King obj->update_data = dcrtc; 815662af0d8SRussell King obj->update = cursor_update; 816662af0d8SRussell King } 817662af0d8SRussell King 818662af0d8SRussell King return ret; 819662af0d8SRussell King } 820662af0d8SRussell King 821662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 822662af0d8SRussell King { 823662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 824662af0d8SRussell King int ret; 825662af0d8SRussell King 826662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 82742e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 828662af0d8SRussell King return -EFAULT; 829662af0d8SRussell King 830662af0d8SRussell King dcrtc->cursor_x = x; 831662af0d8SRussell King dcrtc->cursor_y = y; 832662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 833662af0d8SRussell King 834662af0d8SRussell King return ret; 835662af0d8SRussell King } 836662af0d8SRussell King 83796f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 83896f60e37SRussell King { 83996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 84096f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 84196f60e37SRussell King 842662af0d8SRussell King if (dcrtc->cursor_obj) 8434c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 844662af0d8SRussell King 84596f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 84696f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 84796f60e37SRussell King 84896f60e37SRussell King if (!IS_ERR(dcrtc->clk)) 84996f60e37SRussell King clk_disable_unprepare(dcrtc->clk); 85096f60e37SRussell King 851e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 852e5d9ddfbSRussell King 8539611cb93SRussell King of_node_put(dcrtc->crtc.port); 8549611cb93SRussell King 85596f60e37SRussell King kfree(dcrtc); 85696f60e37SRussell King } 85796f60e37SRussell King 85896f60e37SRussell King /* 85996f60e37SRussell King * The mode_config lock is held here, to prevent races between this 86096f60e37SRussell King * and a mode_set. 86196f60e37SRussell King */ 86296f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc, 863de503ddfSRussell King struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, 864de503ddfSRussell King uint32_t page_flip_flags, struct drm_modeset_acquire_ctx *ctx) 86596f60e37SRussell King { 86696f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 867de503ddfSRussell King struct drm_plane *plane = crtc->primary; 868de503ddfSRussell King const struct drm_plane_helper_funcs *plane_funcs; 869de503ddfSRussell King struct drm_plane_state *state; 870eaa66279SRussell King struct armada_plane_work *work; 87196f60e37SRussell King int ret; 87296f60e37SRussell King 873de503ddfSRussell King /* Construct new state for the primary plane */ 874de503ddfSRussell King state = drm_atomic_helper_plane_duplicate_state(plane); 875de503ddfSRussell King if (!state) 87696f60e37SRussell King return -ENOMEM; 87796f60e37SRussell King 878de503ddfSRussell King drm_atomic_set_fb_for_plane(state, fb); 87996f60e37SRussell King 880de503ddfSRussell King work = armada_drm_crtc_alloc_plane_work(plane); 881de503ddfSRussell King if (!work) { 882de503ddfSRussell King ret = -ENOMEM; 883de503ddfSRussell King goto put_state; 88496f60e37SRussell King } 88596f60e37SRussell King 886de503ddfSRussell King /* Make sure we can get vblank interrupts */ 887de503ddfSRussell King ret = drm_crtc_vblank_get(crtc); 888de503ddfSRussell King if (ret) 889de503ddfSRussell King goto put_work; 890de503ddfSRussell King 89196f60e37SRussell King /* 892de503ddfSRussell King * If we have another work pending, we can't process this flip. 893de503ddfSRussell King * The modeset locks protect us from another user queuing a work 894de503ddfSRussell King * while we're setting up. 895c36045e1SRussell King */ 896de503ddfSRussell King if (drm_to_armada_plane(plane)->work) { 897de503ddfSRussell King ret = -EBUSY; 898de503ddfSRussell King goto put_vblank; 899de503ddfSRussell King } 900de503ddfSRussell King 901de503ddfSRussell King work->event = event; 902de503ddfSRussell King work->old_fb = plane->state->fb; 903de503ddfSRussell King 904de503ddfSRussell King /* 905de503ddfSRussell King * Hold a ref on the new fb while it's being displayed by the 906de503ddfSRussell King * hardware. The old fb refcount will be released in the worker. 907de503ddfSRussell King */ 908de503ddfSRussell King drm_framebuffer_get(state->fb); 909de503ddfSRussell King 910de503ddfSRussell King /* Point of no return */ 911de503ddfSRussell King swap(plane->state, state); 912de503ddfSRussell King 913de503ddfSRussell King dcrtc->regs_idx = 0; 914de503ddfSRussell King dcrtc->regs = work->regs; 915de503ddfSRussell King 916de503ddfSRussell King plane_funcs = plane->helper_private; 917de503ddfSRussell King plane_funcs->atomic_update(plane, state); 918de503ddfSRussell King armada_reg_queue_end(dcrtc->regs, dcrtc->regs_idx); 919de503ddfSRussell King 920de503ddfSRussell King /* Queue the work - this should never fail */ 921de503ddfSRussell King WARN_ON(armada_drm_plane_work_queue(dcrtc, work)); 922de503ddfSRussell King work = NULL; 923c36045e1SRussell King 924c36045e1SRussell King /* 92596f60e37SRussell King * Finally, if the display is blanked, we won't receive an 92696f60e37SRussell King * interrupt, so complete it now. 92796f60e37SRussell King */ 9284b5dda82SRussell King if (dpms_blanked(dcrtc->dpms)) 929de503ddfSRussell King armada_drm_plane_work_run(dcrtc, plane); 93096f60e37SRussell King 931de503ddfSRussell King put_vblank: 932de503ddfSRussell King drm_crtc_vblank_put(crtc); 933de503ddfSRussell King put_work: 934de503ddfSRussell King kfree(work); 935de503ddfSRussell King put_state: 936de503ddfSRussell King drm_atomic_helper_plane_destroy_state(plane, state); 937de503ddfSRussell King return ret; 93896f60e37SRussell King } 93996f60e37SRussell King 94096f60e37SRussell King static int 94196f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc, 94296f60e37SRussell King struct drm_property *property, uint64_t val) 94396f60e37SRussell King { 94496f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 94596f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 94696f60e37SRussell King bool update_csc = false; 94796f60e37SRussell King 94896f60e37SRussell King if (property == priv->csc_yuv_prop) { 94996f60e37SRussell King dcrtc->csc_yuv_mode = val; 95096f60e37SRussell King update_csc = true; 95196f60e37SRussell King } else if (property == priv->csc_rgb_prop) { 95296f60e37SRussell King dcrtc->csc_rgb_mode = val; 95396f60e37SRussell King update_csc = true; 95496f60e37SRussell King } 95596f60e37SRussell King 95696f60e37SRussell King if (update_csc) { 95796f60e37SRussell King uint32_t val; 95896f60e37SRussell King 95996f60e37SRussell King val = dcrtc->spu_iopad_ctrl | 96096f60e37SRussell King armada_drm_crtc_calculate_csc(dcrtc); 96196f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL); 96296f60e37SRussell King } 96396f60e37SRussell King 96496f60e37SRussell King return 0; 96596f60e37SRussell King } 96696f60e37SRussell King 9675922a7d0SShawn Guo /* These are called under the vbl_lock. */ 9685922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc) 9695922a7d0SShawn Guo { 9705922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 97192298c1cSRussell King unsigned long flags; 9725922a7d0SShawn Guo 97392298c1cSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 9745922a7d0SShawn Guo armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA); 97592298c1cSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 9765922a7d0SShawn Guo return 0; 9775922a7d0SShawn Guo } 9785922a7d0SShawn Guo 9795922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc) 9805922a7d0SShawn Guo { 9815922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 98292298c1cSRussell King unsigned long flags; 9835922a7d0SShawn Guo 98492298c1cSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 9855922a7d0SShawn Guo armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA); 98692298c1cSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 9875922a7d0SShawn Guo } 9885922a7d0SShawn Guo 989a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = { 990c36045e1SRussell King .reset = drm_atomic_helper_crtc_reset, 991662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 992662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 99396f60e37SRussell King .destroy = armada_drm_crtc_destroy, 99496f60e37SRussell King .set_config = drm_crtc_helper_set_config, 99596f60e37SRussell King .page_flip = armada_drm_crtc_page_flip, 99696f60e37SRussell King .set_property = armada_drm_crtc_set_property, 997c36045e1SRussell King .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state, 998c36045e1SRussell King .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state, 9995922a7d0SShawn Guo .enable_vblank = armada_drm_crtc_enable_vblank, 10005922a7d0SShawn Guo .disable_vblank = armada_drm_crtc_disable_vblank, 100196f60e37SRussell King }; 100296f60e37SRussell King 1003aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = { 100496f60e37SRussell King { CSC_AUTO, "Auto" }, 100596f60e37SRussell King { CSC_YUV_CCIR601, "CCIR601" }, 100696f60e37SRussell King { CSC_YUV_CCIR709, "CCIR709" }, 100796f60e37SRussell King }; 100896f60e37SRussell King 1009aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = { 101096f60e37SRussell King { CSC_AUTO, "Auto" }, 101196f60e37SRussell King { CSC_RGB_COMPUTER, "Computer system" }, 101296f60e37SRussell King { CSC_RGB_STUDIO, "Studio" }, 101396f60e37SRussell King }; 101496f60e37SRussell King 101596f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev) 101696f60e37SRussell King { 101796f60e37SRussell King struct armada_private *priv = dev->dev_private; 101896f60e37SRussell King 101996f60e37SRussell King if (priv->csc_yuv_prop) 102096f60e37SRussell King return 0; 102196f60e37SRussell King 102296f60e37SRussell King priv->csc_yuv_prop = drm_property_create_enum(dev, 0, 102396f60e37SRussell King "CSC_YUV", armada_drm_csc_yuv_enum_list, 102496f60e37SRussell King ARRAY_SIZE(armada_drm_csc_yuv_enum_list)); 102596f60e37SRussell King priv->csc_rgb_prop = drm_property_create_enum(dev, 0, 102696f60e37SRussell King "CSC_RGB", armada_drm_csc_rgb_enum_list, 102796f60e37SRussell King ARRAY_SIZE(armada_drm_csc_rgb_enum_list)); 102896f60e37SRussell King 102996f60e37SRussell King if (!priv->csc_yuv_prop || !priv->csc_rgb_prop) 103096f60e37SRussell King return -ENOMEM; 103196f60e37SRussell King 103296f60e37SRussell King return 0; 103396f60e37SRussell King } 103496f60e37SRussell King 10350fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 10369611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 10379611cb93SRussell King struct device_node *port) 103896f60e37SRussell King { 1039d8c96083SRussell King struct armada_private *priv = drm->dev_private; 104096f60e37SRussell King struct armada_crtc *dcrtc; 1041de32301bSRussell King struct armada_plane *primary; 104296f60e37SRussell King void __iomem *base; 104396f60e37SRussell King int ret; 104496f60e37SRussell King 1045d8c96083SRussell King ret = armada_drm_crtc_create_properties(drm); 104696f60e37SRussell King if (ret) 104796f60e37SRussell King return ret; 104896f60e37SRussell King 1049a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 1050c9d53c0fSJingoo Han if (IS_ERR(base)) 1051c9d53c0fSJingoo Han return PTR_ERR(base); 105296f60e37SRussell King 105396f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 105496f60e37SRussell King if (!dcrtc) { 105596f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 105696f60e37SRussell King return -ENOMEM; 105796f60e37SRussell King } 105896f60e37SRussell King 1059d8c96083SRussell King if (dev != drm->dev) 1060d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 1061d8c96083SRussell King 106242e62ba7SRussell King dcrtc->variant = variant; 106396f60e37SRussell King dcrtc->base = base; 1064d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 106596f60e37SRussell King dcrtc->clk = ERR_PTR(-EINVAL); 106696f60e37SRussell King dcrtc->csc_yuv_mode = CSC_AUTO; 106796f60e37SRussell King dcrtc->csc_rgb_mode = CSC_AUTO; 106896f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 106996f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 107096f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 107196f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 107296f60e37SRussell King 107396f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 107496f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 107596f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 107696f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 107796f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 107896f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 107996f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 108096f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 108196f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 108296f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 1083e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 108492298c1cSRussell King readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 1085e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 108696f60e37SRussell King 1087e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 1088e5d9ddfbSRussell King dcrtc); 108933cd3c07SRussell King if (ret < 0) 109033cd3c07SRussell King goto err_crtc; 109196f60e37SRussell King 109242e62ba7SRussell King if (dcrtc->variant->init) { 1093d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 109433cd3c07SRussell King if (ret) 109533cd3c07SRussell King goto err_crtc; 109696f60e37SRussell King } 109796f60e37SRussell King 109896f60e37SRussell King /* Ensure AXI pipeline is enabled */ 109996f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 110096f60e37SRussell King 110196f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 110296f60e37SRussell King 11039611cb93SRussell King dcrtc->crtc.port = port; 11041c914cecSRussell King 1105de32301bSRussell King primary = kzalloc(sizeof(*primary), GFP_KERNEL); 110633cd3c07SRussell King if (!primary) { 110733cd3c07SRussell King ret = -ENOMEM; 110833cd3c07SRussell King goto err_crtc; 110933cd3c07SRussell King } 11101c914cecSRussell King 1111*d40af7b1SRussell King ret = armada_drm_primary_plane_init(drm, primary); 1112de32301bSRussell King if (ret) { 1113de32301bSRussell King kfree(primary); 111433cd3c07SRussell King goto err_crtc; 1115de32301bSRussell King } 1116de32301bSRussell King 1117de32301bSRussell King ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL, 1118f9882876SVille Syrjälä &armada_crtc_funcs, NULL); 11191c914cecSRussell King if (ret) 11201c914cecSRussell King goto err_crtc_init; 11211c914cecSRussell King 112296f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 112396f60e37SRussell King 112496f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop, 112596f60e37SRussell King dcrtc->csc_yuv_mode); 112696f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop, 112796f60e37SRussell King dcrtc->csc_rgb_mode); 112896f60e37SRussell King 1129d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 11301c914cecSRussell King 11311c914cecSRussell King err_crtc_init: 1132de32301bSRussell King primary->base.funcs->destroy(&primary->base); 113333cd3c07SRussell King err_crtc: 113433cd3c07SRussell King kfree(dcrtc); 113533cd3c07SRussell King 11361c914cecSRussell King return ret; 113796f60e37SRussell King } 1138d8c96083SRussell King 1139d8c96083SRussell King static int 1140d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 1141d8c96083SRussell King { 1142d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 1143d8c96083SRussell King struct drm_device *drm = data; 1144d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1145d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 1146d8c96083SRussell King const struct armada_variant *variant; 11479611cb93SRussell King struct device_node *port = NULL; 1148d8c96083SRussell King 1149d8c96083SRussell King if (irq < 0) 1150d8c96083SRussell King return irq; 1151d8c96083SRussell King 1152d8c96083SRussell King if (!dev->of_node) { 1153d8c96083SRussell King const struct platform_device_id *id; 1154d8c96083SRussell King 1155d8c96083SRussell King id = platform_get_device_id(pdev); 1156d8c96083SRussell King if (!id) 1157d8c96083SRussell King return -ENXIO; 1158d8c96083SRussell King 1159d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 1160d8c96083SRussell King } else { 1161d8c96083SRussell King const struct of_device_id *match; 11629611cb93SRussell King struct device_node *np, *parent = dev->of_node; 1163d8c96083SRussell King 1164d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 1165d8c96083SRussell King if (!match) 1166d8c96083SRussell King return -ENXIO; 1167d8c96083SRussell King 11689611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 11699611cb93SRussell King if (np) 11709611cb93SRussell King parent = np; 11719611cb93SRussell King port = of_get_child_by_name(parent, "port"); 11729611cb93SRussell King of_node_put(np); 11739611cb93SRussell King if (!port) { 11744bf99144SRob Herring dev_err(dev, "no port node found in %pOF\n", parent); 11759611cb93SRussell King return -ENXIO; 11769611cb93SRussell King } 11779611cb93SRussell King 1178d8c96083SRussell King variant = match->data; 1179d8c96083SRussell King } 1180d8c96083SRussell King 11819611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1182d8c96083SRussell King } 1183d8c96083SRussell King 1184d8c96083SRussell King static void 1185d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1186d8c96083SRussell King { 1187d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1188d8c96083SRussell King 1189d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 1190d8c96083SRussell King } 1191d8c96083SRussell King 1192d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 1193d8c96083SRussell King .bind = armada_lcd_bind, 1194d8c96083SRussell King .unbind = armada_lcd_unbind, 1195d8c96083SRussell King }; 1196d8c96083SRussell King 1197d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 1198d8c96083SRussell King { 1199d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 1200d8c96083SRussell King } 1201d8c96083SRussell King 1202d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 1203d8c96083SRussell King { 1204d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 1205d8c96083SRussell King return 0; 1206d8c96083SRussell King } 1207d8c96083SRussell King 120885909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = { 1209d8c96083SRussell King { 1210d8c96083SRussell King .compatible = "marvell,dove-lcd", 1211d8c96083SRussell King .data = &armada510_ops, 1212d8c96083SRussell King }, 1213d8c96083SRussell King {} 1214d8c96083SRussell King }; 1215d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1216d8c96083SRussell King 1217d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 1218d8c96083SRussell King { 1219d8c96083SRussell King .name = "armada-lcd", 1220d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1221d8c96083SRussell King }, { 1222d8c96083SRussell King .name = "armada-510-lcd", 1223d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1224d8c96083SRussell King }, 1225d8c96083SRussell King { }, 1226d8c96083SRussell King }; 1227d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1228d8c96083SRussell King 1229d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 1230d8c96083SRussell King .probe = armada_lcd_probe, 1231d8c96083SRussell King .remove = armada_lcd_remove, 1232d8c96083SRussell King .driver = { 1233d8c96083SRussell King .name = "armada-lcd", 1234d8c96083SRussell King .owner = THIS_MODULE, 1235d8c96083SRussell King .of_match_table = armada_lcd_of_match, 1236d8c96083SRussell King }, 1237d8c96083SRussell King .id_table = armada_lcd_platform_ids, 1238d8c96083SRussell King }; 1239