xref: /openbmc/linux/drivers/gpu/drm/armada/armada_crtc.c (revision d0d765dec6b7e6dc5d6c153784f1a80a1f5bf3c5)
196f60e37SRussell King /*
296f60e37SRussell King  * Copyright (C) 2012 Russell King
396f60e37SRussell King  *  Rewritten from the dovefb driver, and Armada510 manuals.
496f60e37SRussell King  *
596f60e37SRussell King  * This program is free software; you can redistribute it and/or modify
696f60e37SRussell King  * it under the terms of the GNU General Public License version 2 as
796f60e37SRussell King  * published by the Free Software Foundation.
896f60e37SRussell King  */
996f60e37SRussell King #include <linux/clk.h>
10d8c96083SRussell King #include <linux/component.h>
11d8c96083SRussell King #include <linux/of_device.h>
12d8c96083SRussell King #include <linux/platform_device.h>
1396f60e37SRussell King #include <drm/drmP.h>
14de503ddfSRussell King #include <drm/drm_atomic.h>
15fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
163cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h>
17bcd21a47SDave Airlie #include <drm/drm_atomic_helper.h>
1896f60e37SRussell King #include "armada_crtc.h"
1996f60e37SRussell King #include "armada_drm.h"
2096f60e37SRussell King #include "armada_fb.h"
2196f60e37SRussell King #include "armada_gem.h"
2296f60e37SRussell King #include "armada_hw.h"
23d40af7b1SRussell King #include "armada_plane.h"
24c8a220c6SRussell King #include "armada_trace.h"
2596f60e37SRussell King 
2696f60e37SRussell King /*
2796f60e37SRussell King  * A note about interlacing.  Let's consider HDMI 1920x1080i.
2896f60e37SRussell King  * The timing parameters we have from X are:
2996f60e37SRussell King  *  Hact HsyA HsyI Htot  Vact VsyA VsyI Vtot
3096f60e37SRussell King  *  1920 2448 2492 2640  1080 1084 1094 1125
3196f60e37SRussell King  * Which get translated to:
3296f60e37SRussell King  *  Hact HsyA HsyI Htot  Vact VsyA VsyI Vtot
3396f60e37SRussell King  *  1920 2448 2492 2640   540  542  547  562
3496f60e37SRussell King  *
3596f60e37SRussell King  * This is how it is defined by CEA-861-D - line and pixel numbers are
3696f60e37SRussell King  * referenced to the rising edge of VSYNC and HSYNC.  Total clocks per
3796f60e37SRussell King  * line: 2640.  The odd frame, the first active line is at line 21, and
3896f60e37SRussell King  * the even frame, the first active line is 584.
3996f60e37SRussell King  *
4096f60e37SRussell King  * LN:    560     561     562     563             567     568    569
4196f60e37SRussell King  * DE:    ~~~|____________________________//__________________________
4296f60e37SRussell King  * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
4396f60e37SRussell King  * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________
4496f60e37SRussell King  *  22 blanking lines.  VSYNC at 1320 (referenced to the HSYNC rising edge).
4596f60e37SRussell King  *
4696f60e37SRussell King  * LN:    1123   1124    1125      1               5       6      7
4796f60e37SRussell King  * DE:    ~~~|____________________________//__________________________
4896f60e37SRussell King  * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
4996f60e37SRussell King  * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________
5096f60e37SRussell King  *  23 blanking lines
5196f60e37SRussell King  *
5296f60e37SRussell King  * The Armada LCD Controller line and pixel numbers are, like X timings,
5396f60e37SRussell King  * referenced to the top left of the active frame.
5496f60e37SRussell King  *
5596f60e37SRussell King  * So, translating these to our LCD controller:
5696f60e37SRussell King  *  Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128.
5796f60e37SRussell King  *  Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448.
5896f60e37SRussell King  * Note: Vsync front porch remains constant!
5996f60e37SRussell King  *
6096f60e37SRussell King  * if (odd_frame) {
6196f60e37SRussell King  *   vtotal = mode->crtc_vtotal + 1;
6296f60e37SRussell King  *   vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1;
6396f60e37SRussell King  *   vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2
6496f60e37SRussell King  * } else {
6596f60e37SRussell King  *   vtotal = mode->crtc_vtotal;
6696f60e37SRussell King  *   vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay;
6796f60e37SRussell King  *   vhorizpos = mode->crtc_hsync_start;
6896f60e37SRussell King  * }
6996f60e37SRussell King  * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end;
7096f60e37SRussell King  *
7196f60e37SRussell King  * So, we need to reprogram these registers on each vsync event:
7296f60e37SRussell King  *  LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL
7396f60e37SRussell King  *
7496f60e37SRussell King  * Note: we do not use the frame done interrupts because these appear
7596f60e37SRussell King  * to happen too early, and lead to jitter on the display (presumably
7696f60e37SRussell King  * they occur at the end of the last active line, before the vsync back
7796f60e37SRussell King  * porch, which we're reprogramming.)
7896f60e37SRussell King  */
7996f60e37SRussell King 
8096f60e37SRussell King void
8196f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs)
8296f60e37SRussell King {
8396f60e37SRussell King 	while (regs->offset != ~0) {
8496f60e37SRussell King 		void __iomem *reg = dcrtc->base + regs->offset;
8596f60e37SRussell King 		uint32_t val;
8696f60e37SRussell King 
8796f60e37SRussell King 		val = regs->mask;
8896f60e37SRussell King 		if (val != 0)
8996f60e37SRussell King 			val &= readl_relaxed(reg);
9096f60e37SRussell King 		writel_relaxed(val | regs->val, reg);
9196f60e37SRussell King 		++regs;
9296f60e37SRussell King 	}
9396f60e37SRussell King }
9496f60e37SRussell King 
95a0f75d24SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc, bool enable)
9696f60e37SRussell King {
9796f60e37SRussell King 	uint32_t dumb_ctrl;
9896f60e37SRussell King 
9996f60e37SRussell King 	dumb_ctrl = dcrtc->cfg_dumb_ctrl;
10096f60e37SRussell King 
101a0f75d24SRussell King 	if (enable)
10296f60e37SRussell King 		dumb_ctrl |= CFG_DUMB_ENA;
10396f60e37SRussell King 
10496f60e37SRussell King 	/*
10596f60e37SRussell King 	 * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might
10696f60e37SRussell King 	 * be using SPI or GPIO.  If we set this to DUMB_BLANK, we will
10796f60e37SRussell King 	 * force LCD_D[23:0] to output blank color, overriding the GPIO or
10896f60e37SRussell King 	 * SPI usage.  So leave it as-is unless in DUMB24_RGB888_0 mode.
10996f60e37SRussell King 	 */
110a0f75d24SRussell King 	if (!enable && (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) {
11196f60e37SRussell King 		dumb_ctrl &= ~DUMB_MASK;
11296f60e37SRussell King 		dumb_ctrl |= DUMB_BLANK;
11396f60e37SRussell King 	}
11496f60e37SRussell King 
115155b8290SRussell King 	armada_updatel(dumb_ctrl,
116155b8290SRussell King 		       ~(CFG_INV_CSYNC | CFG_INV_HSYNC | CFG_INV_VSYNC),
117155b8290SRussell King 		       dcrtc->base + LCD_SPU_DUMB_CTRL);
11896f60e37SRussell King }
11996f60e37SRussell King 
120dbb4ca8aSRussell King static void armada_drm_crtc_queue_state_event(struct drm_crtc *crtc)
121dbb4ca8aSRussell King {
122dbb4ca8aSRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
123dbb4ca8aSRussell King 	struct drm_pending_vblank_event *event;
124dbb4ca8aSRussell King 
125dbb4ca8aSRussell King 	/* If we have an event, we need vblank events enabled */
126dbb4ca8aSRussell King 	event = xchg(&crtc->state->event, NULL);
127dbb4ca8aSRussell King 	if (event) {
128dbb4ca8aSRussell King 		WARN_ON(drm_crtc_vblank_get(crtc) != 0);
129dbb4ca8aSRussell King 		dcrtc->event = event;
130dbb4ca8aSRussell King 	}
131dbb4ca8aSRussell King }
132dbb4ca8aSRussell King 
133*d0d765deSRussell King static void armada_drm_update_gamma(struct drm_crtc *crtc)
134*d0d765deSRussell King {
135*d0d765deSRussell King 	struct drm_property_blob *blob = crtc->state->gamma_lut;
136*d0d765deSRussell King 	void __iomem *base = drm_to_armada_crtc(crtc)->base;
137*d0d765deSRussell King 	int i;
138*d0d765deSRussell King 
139*d0d765deSRussell King 	if (blob) {
140*d0d765deSRussell King 		struct drm_color_lut *lut = blob->data;
141*d0d765deSRussell King 
142*d0d765deSRussell King 		armada_updatel(CFG_CSB_256x8, CFG_CSB_256x8 | CFG_PDWN256x8,
143*d0d765deSRussell King 			       base + LCD_SPU_SRAM_PARA1);
144*d0d765deSRussell King 
145*d0d765deSRussell King 		for (i = 0; i < 256; i++) {
146*d0d765deSRussell King 			writel_relaxed(drm_color_lut_extract(lut[i].red, 8),
147*d0d765deSRussell King 				       base + LCD_SPU_SRAM_WRDAT);
148*d0d765deSRussell King 			writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_YR,
149*d0d765deSRussell King 				       base + LCD_SPU_SRAM_CTRL);
150*d0d765deSRussell King 			readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
151*d0d765deSRussell King 			writel_relaxed(drm_color_lut_extract(lut[i].green, 8),
152*d0d765deSRussell King 				       base + LCD_SPU_SRAM_WRDAT);
153*d0d765deSRussell King 			writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_UG,
154*d0d765deSRussell King 				       base + LCD_SPU_SRAM_CTRL);
155*d0d765deSRussell King 			readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
156*d0d765deSRussell King 			writel_relaxed(drm_color_lut_extract(lut[i].blue, 8),
157*d0d765deSRussell King 				       base + LCD_SPU_SRAM_WRDAT);
158*d0d765deSRussell King 			writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_VB,
159*d0d765deSRussell King 				       base + LCD_SPU_SRAM_CTRL);
160*d0d765deSRussell King 			readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
161*d0d765deSRussell King 		}
162*d0d765deSRussell King 		armada_updatel(CFG_GAMMA_ENA, CFG_GAMMA_ENA,
163*d0d765deSRussell King 			       base + LCD_SPU_DMA_CTRL0);
164*d0d765deSRussell King 	} else {
165*d0d765deSRussell King 		armada_updatel(0, CFG_GAMMA_ENA, base + LCD_SPU_DMA_CTRL0);
166*d0d765deSRussell King 		armada_updatel(CFG_PDWN256x8, CFG_CSB_256x8 | CFG_PDWN256x8,
167*d0d765deSRussell King 			       base + LCD_SPU_SRAM_PARA1);
168*d0d765deSRussell King 	}
169*d0d765deSRussell King }
170*d0d765deSRussell King 
17196f60e37SRussell King /* The mode_config.mutex will be held for this call */
17296f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc,
17396f60e37SRussell King 	const struct drm_display_mode *mode, struct drm_display_mode *adj)
17496f60e37SRussell King {
17596f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
17696f60e37SRussell King 	int ret;
17796f60e37SRussell King 
17896f60e37SRussell King 	/* We can't do interlaced modes if we don't have the SPU_ADV_REG */
17942e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg &&
18096f60e37SRussell King 	    adj->flags & DRM_MODE_FLAG_INTERLACE)
18196f60e37SRussell King 		return false;
18296f60e37SRussell King 
18396f60e37SRussell King 	/* Check whether the display mode is possible */
18442e62ba7SRussell King 	ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL);
18596f60e37SRussell King 	if (ret)
18696f60e37SRussell King 		return false;
18796f60e37SRussell King 
18896f60e37SRussell King 	return true;
18996f60e37SRussell King }
19096f60e37SRussell King 
1915922a7d0SShawn Guo /* These are locked by dev->vbl_lock */
1925922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask)
1935922a7d0SShawn Guo {
1945922a7d0SShawn Guo 	if (dcrtc->irq_ena & mask) {
1955922a7d0SShawn Guo 		dcrtc->irq_ena &= ~mask;
1965922a7d0SShawn Guo 		writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
1975922a7d0SShawn Guo 	}
1985922a7d0SShawn Guo }
1995922a7d0SShawn Guo 
2005922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask)
2015922a7d0SShawn Guo {
2025922a7d0SShawn Guo 	if ((dcrtc->irq_ena & mask) != mask) {
2035922a7d0SShawn Guo 		dcrtc->irq_ena |= mask;
2045922a7d0SShawn Guo 		writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
2055922a7d0SShawn Guo 		if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask)
2065922a7d0SShawn Guo 			writel(0, dcrtc->base + LCD_SPU_IRQ_ISR);
2075922a7d0SShawn Guo 	}
2085922a7d0SShawn Guo }
2095922a7d0SShawn Guo 
210e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat)
21196f60e37SRussell King {
212dbb4ca8aSRussell King 	struct drm_pending_vblank_event *event;
21396f60e37SRussell King 	void __iomem *base = dcrtc->base;
21496f60e37SRussell King 
21596f60e37SRussell King 	if (stat & DMA_FF_UNDERFLOW)
21696f60e37SRussell King 		DRM_ERROR("video underflow on crtc %u\n", dcrtc->num);
21796f60e37SRussell King 	if (stat & GRA_FF_UNDERFLOW)
21896f60e37SRussell King 		DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num);
21996f60e37SRussell King 
22096f60e37SRussell King 	if (stat & VSYNC_IRQ)
2210ac28c57SGustavo Padovan 		drm_crtc_handle_vblank(&dcrtc->crtc);
22296f60e37SRussell King 
223a3f6a18fSRussell King 	spin_lock(&dcrtc->irq_lock);
22496f60e37SRussell King 	if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) {
22596f60e37SRussell King 		int i = stat & GRA_FRAME_IRQ0 ? 0 : 1;
22696f60e37SRussell King 		uint32_t val;
22796f60e37SRussell King 
22896f60e37SRussell King 		writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH);
22996f60e37SRussell King 		writel_relaxed(dcrtc->v[i].spu_v_h_total,
23096f60e37SRussell King 			       base + LCD_SPUT_V_H_TOTAL);
23196f60e37SRussell King 
23296f60e37SRussell King 		val = readl_relaxed(base + LCD_SPU_ADV_REG);
23396f60e37SRussell King 		val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN);
23496f60e37SRussell King 		val |= dcrtc->v[i].spu_adv_reg;
235662af0d8SRussell King 		writel_relaxed(val, base + LCD_SPU_ADV_REG);
23696f60e37SRussell King 	}
237662af0d8SRussell King 
2383cb13ac9SRussell King 	if (stat & dcrtc->irq_ena & DUMB_FRAMEDONE) {
2393cb13ac9SRussell King 		if (dcrtc->update_pending) {
2403cb13ac9SRussell King 			armada_drm_crtc_update_regs(dcrtc, dcrtc->regs);
2413cb13ac9SRussell King 			dcrtc->update_pending = false;
2423cb13ac9SRussell King 		}
2433cb13ac9SRussell King 		if (dcrtc->cursor_update) {
244662af0d8SRussell King 			writel_relaxed(dcrtc->cursor_hw_pos,
245662af0d8SRussell King 				       base + LCD_SPU_HWC_OVSA_HPXL_VLN);
246662af0d8SRussell King 			writel_relaxed(dcrtc->cursor_hw_sz,
247662af0d8SRussell King 				       base + LCD_SPU_HWC_HPXL_VLN);
248662af0d8SRussell King 			armada_updatel(CFG_HWC_ENA,
2493cb13ac9SRussell King 				       CFG_HWC_ENA | CFG_HWC_1BITMOD |
2503cb13ac9SRussell King 				       CFG_HWC_1BITENA,
251662af0d8SRussell King 				       base + LCD_SPU_DMA_CTRL0);
252662af0d8SRussell King 			dcrtc->cursor_update = false;
2533cb13ac9SRussell King 		}
254662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
255662af0d8SRussell King 	}
25696f60e37SRussell King 	spin_unlock(&dcrtc->irq_lock);
25796f60e37SRussell King 
2583cb13ac9SRussell King 	if (stat & VSYNC_IRQ && !dcrtc->update_pending) {
259dbb4ca8aSRussell King 		event = xchg(&dcrtc->event, NULL);
260dbb4ca8aSRussell King 		if (event) {
261dbb4ca8aSRussell King 			spin_lock(&dcrtc->crtc.dev->event_lock);
262dbb4ca8aSRussell King 			drm_crtc_send_vblank_event(&dcrtc->crtc, event);
263dbb4ca8aSRussell King 			spin_unlock(&dcrtc->crtc.dev->event_lock);
264dbb4ca8aSRussell King 			drm_crtc_vblank_put(&dcrtc->crtc);
265dbb4ca8aSRussell King 		}
266dbb4ca8aSRussell King 	}
26796f60e37SRussell King }
26896f60e37SRussell King 
269e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg)
270e5d9ddfbSRussell King {
271e5d9ddfbSRussell King 	struct armada_crtc *dcrtc = arg;
272e5d9ddfbSRussell King 	u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
273e5d9ddfbSRussell King 
274e5d9ddfbSRussell King 	/*
27592298c1cSRussell King 	 * Reading the ISR appears to clear bits provided CLEAN_SPU_IRQ_ISR
27692298c1cSRussell King 	 * is set.  Writing has some other effect to acknowledge the IRQ -
27792298c1cSRussell King 	 * without this, we only get a single IRQ.
278e5d9ddfbSRussell King 	 */
279e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
280e5d9ddfbSRussell King 
281c8a220c6SRussell King 	trace_armada_drm_irq(&dcrtc->crtc, stat);
282c8a220c6SRussell King 
283e5d9ddfbSRussell King 	/* Mask out those interrupts we haven't enabled */
284e5d9ddfbSRussell King 	v = stat & dcrtc->irq_ena;
285e5d9ddfbSRussell King 
286e5d9ddfbSRussell King 	if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) {
287e5d9ddfbSRussell King 		armada_drm_crtc_irq(dcrtc, stat);
288e5d9ddfbSRussell King 		return IRQ_HANDLED;
289e5d9ddfbSRussell King 	}
290e5d9ddfbSRussell King 	return IRQ_NONE;
291e5d9ddfbSRussell King }
292e5d9ddfbSRussell King 
29396f60e37SRussell King /* The mode_config.mutex will be held for this call */
294c36045e1SRussell King static void armada_drm_crtc_mode_set_nofb(struct drm_crtc *crtc)
29596f60e37SRussell King {
296c36045e1SRussell King 	struct drm_display_mode *adj = &crtc->state->adjusted_mode;
29796f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
29896f60e37SRussell King 	struct armada_regs regs[17];
29996f60e37SRussell King 	uint32_t lm, rm, tm, bm, val, sclk;
30096f60e37SRussell King 	unsigned long flags;
30196f60e37SRussell King 	unsigned i;
302c36045e1SRussell King 	bool interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE);
30396f60e37SRussell King 
30437af35c7SRussell King 	i = 0;
30596f60e37SRussell King 	rm = adj->crtc_hsync_start - adj->crtc_hdisplay;
30696f60e37SRussell King 	lm = adj->crtc_htotal - adj->crtc_hsync_end;
30796f60e37SRussell King 	bm = adj->crtc_vsync_start - adj->crtc_vdisplay;
30896f60e37SRussell King 	tm = adj->crtc_vtotal - adj->crtc_vsync_end;
30996f60e37SRussell King 
310a61c3922SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s] mode " DRM_MODE_FMT "\n",
3110ed833baSShayenne Moura 		      crtc->base.id, crtc->name, DRM_MODE_ARG(adj));
312a61c3922SRussell King 	DRM_DEBUG_KMS("lm %d rm %d tm %d bm %d\n", lm, rm, tm, bm);
31396f60e37SRussell King 
31496f60e37SRussell King 	/* Now compute the divider for real */
31542e62ba7SRussell King 	dcrtc->variant->compute_clock(dcrtc, adj, &sclk);
31696f60e37SRussell King 
31796f60e37SRussell King 	armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV);
31896f60e37SRussell King 
31996f60e37SRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
32096f60e37SRussell King 
321768f719aSRussell King 	dcrtc->interlaced = interlaced;
32296f60e37SRussell King 	/* Even interlaced/progressive frame */
32396f60e37SRussell King 	dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 |
32496f60e37SRussell King 				    adj->crtc_htotal;
32596f60e37SRussell King 	dcrtc->v[1].spu_v_porch = tm << 16 | bm;
32696f60e37SRussell King 	val = adj->crtc_hsync_start;
3274e4b3563SRussell King 	dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN;
32896f60e37SRussell King 
32996f60e37SRussell King 	if (interlaced) {
33096f60e37SRussell King 		/* Odd interlaced frame */
3314e4b3563SRussell King 		val -= adj->crtc_htotal / 2;
3324e4b3563SRussell King 		dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN;
33396f60e37SRussell King 		dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total +
33496f60e37SRussell King 						(1 << 16);
33596f60e37SRussell King 		dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1;
33696f60e37SRussell King 	} else {
33796f60e37SRussell King 		dcrtc->v[0] = dcrtc->v[1];
33896f60e37SRussell King 	}
33996f60e37SRussell King 
34096f60e37SRussell King 	val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay;
34196f60e37SRussell King 
34296f60e37SRussell King 	armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE);
34396f60e37SRussell King 	armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH);
34496f60e37SRussell King 	armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH);
34596f60e37SRussell King 	armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total,
34696f60e37SRussell King 			   LCD_SPUT_V_H_TOTAL);
34796f60e37SRussell King 
3484e4b3563SRussell King 	if (dcrtc->variant->has_spu_adv_reg)
34996f60e37SRussell King 		armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg,
35096f60e37SRussell King 				     ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF |
35196f60e37SRussell King 				     ADV_VSYNCOFFEN, LCD_SPU_ADV_REG);
35296f60e37SRussell King 
35396f60e37SRussell King 	val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0;
35496f60e37SRussell King 	armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1);
355155b8290SRussell King 
356155b8290SRussell King 	/*
357155b8290SRussell King 	 * The documentation doesn't indicate what the normal state of
358155b8290SRussell King 	 * the sync signals are.  Sebastian Hesselbart kindly probed
359155b8290SRussell King 	 * these signals on his board to determine their state.
360155b8290SRussell King 	 *
361155b8290SRussell King 	 * The non-inverted state of the sync signals is active high.
362155b8290SRussell King 	 * Setting these bits makes the appropriate signal active low.
363155b8290SRussell King 	 */
364155b8290SRussell King 	val = 0;
365155b8290SRussell King 	if (adj->flags & DRM_MODE_FLAG_NCSYNC)
366155b8290SRussell King 		val |= CFG_INV_CSYNC;
367155b8290SRussell King 	if (adj->flags & DRM_MODE_FLAG_NHSYNC)
368155b8290SRussell King 		val |= CFG_INV_HSYNC;
369155b8290SRussell King 	if (adj->flags & DRM_MODE_FLAG_NVSYNC)
370155b8290SRussell King 		val |= CFG_INV_VSYNC;
371155b8290SRussell King 	armada_reg_queue_mod(regs, i, val, CFG_INV_CSYNC | CFG_INV_HSYNC |
372155b8290SRussell King 			     CFG_INV_VSYNC, LCD_SPU_DUMB_CTRL);
37396f60e37SRussell King 	armada_reg_queue_end(regs, i);
37496f60e37SRussell King 
37596f60e37SRussell King 	armada_drm_crtc_update_regs(dcrtc, regs);
37696f60e37SRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
37796f60e37SRussell King }
37896f60e37SRussell King 
379*d0d765deSRussell King static int armada_drm_crtc_atomic_check(struct drm_crtc *crtc,
380*d0d765deSRussell King 					struct drm_crtc_state *state)
381*d0d765deSRussell King {
382*d0d765deSRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
383*d0d765deSRussell King 
384*d0d765deSRussell King 	if (state->gamma_lut && drm_color_lut_size(state->gamma_lut) != 256)
385*d0d765deSRussell King 		return -EINVAL;
386*d0d765deSRussell King 
387*d0d765deSRussell King 	if (state->color_mgmt_changed)
388*d0d765deSRussell King 		state->planes_changed = true;
389*d0d765deSRussell King 
390*d0d765deSRussell King 	return 0;
391*d0d765deSRussell King }
392*d0d765deSRussell King 
393c36045e1SRussell King static void armada_drm_crtc_atomic_begin(struct drm_crtc *crtc,
394c36045e1SRussell King 					 struct drm_crtc_state *old_crtc_state)
395c36045e1SRussell King {
396c36045e1SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
397c36045e1SRussell King 
398c36045e1SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
399c36045e1SRussell King 
400*d0d765deSRussell King 	if (crtc->state->color_mgmt_changed)
401*d0d765deSRussell King 		armada_drm_update_gamma(crtc);
402*d0d765deSRussell King 
403c36045e1SRussell King 	dcrtc->regs_idx = 0;
404c36045e1SRussell King 	dcrtc->regs = dcrtc->atomic_regs;
405c36045e1SRussell King }
406c36045e1SRussell King 
407c36045e1SRussell King static void armada_drm_crtc_atomic_flush(struct drm_crtc *crtc,
408c36045e1SRussell King 					 struct drm_crtc_state *old_crtc_state)
409c36045e1SRussell King {
410c36045e1SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
411c36045e1SRussell King 
412c36045e1SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
413c36045e1SRussell King 
414c36045e1SRussell King 	armada_reg_queue_end(dcrtc->regs, dcrtc->regs_idx);
415c36045e1SRussell King 
416dbb4ca8aSRussell King 	/*
417dbb4ca8aSRussell King 	 * If we aren't doing a full modeset, then we need to queue
418dbb4ca8aSRussell King 	 * the event here.
419dbb4ca8aSRussell King 	 */
4203cb13ac9SRussell King 	if (!drm_atomic_crtc_needs_modeset(crtc->state)) {
4213cb13ac9SRussell King 		dcrtc->update_pending = true;
422dbb4ca8aSRussell King 		armada_drm_crtc_queue_state_event(crtc);
4233cb13ac9SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
4243cb13ac9SRussell King 		armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
4253cb13ac9SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
4263cb13ac9SRussell King 	} else {
4273cb13ac9SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
4283cb13ac9SRussell King 		armada_drm_crtc_update_regs(dcrtc, dcrtc->regs);
4293cb13ac9SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
4303cb13ac9SRussell King 	}
431c36045e1SRussell King }
432c36045e1SRussell King 
43334e25ed6SRussell King static void armada_drm_crtc_atomic_disable(struct drm_crtc *crtc,
43434e25ed6SRussell King 					   struct drm_crtc_state *old_state)
43534e25ed6SRussell King {
43634e25ed6SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
43734e25ed6SRussell King 	struct drm_pending_vblank_event *event;
43834e25ed6SRussell King 
43934e25ed6SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
44034e25ed6SRussell King 
441768f719aSRussell King 	if (old_state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
442768f719aSRussell King 		drm_crtc_vblank_put(crtc);
443768f719aSRussell King 
44434e25ed6SRussell King 	drm_crtc_vblank_off(crtc);
44534e25ed6SRussell King 	armada_drm_crtc_update(dcrtc, false);
44634e25ed6SRussell King 
44734e25ed6SRussell King 	if (!crtc->state->active) {
44834e25ed6SRussell King 		/*
44934e25ed6SRussell King 		 * This modeset will be leaving the CRTC disabled, so
45034e25ed6SRussell King 		 * call the backend to disable upstream clocks etc.
45134e25ed6SRussell King 		 */
45234e25ed6SRussell King 		if (dcrtc->variant->disable)
45334e25ed6SRussell King 			dcrtc->variant->disable(dcrtc);
45434e25ed6SRussell King 
45534e25ed6SRussell King 		/*
45634e25ed6SRussell King 		 * We will not receive any further vblank events.
45734e25ed6SRussell King 		 * Send the flip_done event manually.
45834e25ed6SRussell King 		 */
45934e25ed6SRussell King 		event = crtc->state->event;
46034e25ed6SRussell King 		crtc->state->event = NULL;
46134e25ed6SRussell King 		if (event) {
46234e25ed6SRussell King 			spin_lock_irq(&crtc->dev->event_lock);
46334e25ed6SRussell King 			drm_crtc_send_vblank_event(crtc, event);
46434e25ed6SRussell King 			spin_unlock_irq(&crtc->dev->event_lock);
46534e25ed6SRussell King 		}
46634e25ed6SRussell King 	}
46734e25ed6SRussell King }
46834e25ed6SRussell King 
46934e25ed6SRussell King static void armada_drm_crtc_atomic_enable(struct drm_crtc *crtc,
47034e25ed6SRussell King 					  struct drm_crtc_state *old_state)
47134e25ed6SRussell King {
47234e25ed6SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
47334e25ed6SRussell King 
47434e25ed6SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
47534e25ed6SRussell King 
47634e25ed6SRussell King 	if (!old_state->active) {
47734e25ed6SRussell King 		/*
47834e25ed6SRussell King 		 * This modeset is enabling the CRTC after it having
47934e25ed6SRussell King 		 * been disabled.  Reverse the call to ->disable in
48034e25ed6SRussell King 		 * the atomic_disable().
48134e25ed6SRussell King 		 */
48234e25ed6SRussell King 		if (dcrtc->variant->enable)
48334e25ed6SRussell King 			dcrtc->variant->enable(dcrtc, &crtc->state->adjusted_mode);
48434e25ed6SRussell King 	}
48534e25ed6SRussell King 	armada_drm_crtc_update(dcrtc, true);
48634e25ed6SRussell King 	drm_crtc_vblank_on(crtc);
48734e25ed6SRussell King 
488768f719aSRussell King 	if (crtc->state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
489768f719aSRussell King 		WARN_ON(drm_crtc_vblank_get(crtc));
490768f719aSRussell King 
49134e25ed6SRussell King 	armada_drm_crtc_queue_state_event(crtc);
49234e25ed6SRussell King }
49334e25ed6SRussell King 
49496f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = {
49596f60e37SRussell King 	.mode_fixup	= armada_drm_crtc_mode_fixup,
496c36045e1SRussell King 	.mode_set_nofb	= armada_drm_crtc_mode_set_nofb,
497*d0d765deSRussell King 	.atomic_check	= armada_drm_crtc_atomic_check,
498c36045e1SRussell King 	.atomic_begin	= armada_drm_crtc_atomic_begin,
499c36045e1SRussell King 	.atomic_flush	= armada_drm_crtc_atomic_flush,
50034e25ed6SRussell King 	.atomic_disable	= armada_drm_crtc_atomic_disable,
50134e25ed6SRussell King 	.atomic_enable	= armada_drm_crtc_atomic_enable,
50296f60e37SRussell King };
50396f60e37SRussell King 
504662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix,
505662af0d8SRussell King 	unsigned stride, unsigned width, unsigned height)
506662af0d8SRussell King {
507662af0d8SRussell King 	uint32_t addr;
508662af0d8SRussell King 	unsigned y;
509662af0d8SRussell King 
510662af0d8SRussell King 	addr = SRAM_HWC32_RAM1;
511662af0d8SRussell King 	for (y = 0; y < height; y++) {
512662af0d8SRussell King 		uint32_t *p = &pix[y * stride];
513662af0d8SRussell King 		unsigned x;
514662af0d8SRussell King 
515662af0d8SRussell King 		for (x = 0; x < width; x++, p++) {
516662af0d8SRussell King 			uint32_t val = *p;
517662af0d8SRussell King 
518662af0d8SRussell King 			val = (val & 0xff00ff00) |
519662af0d8SRussell King 			      (val & 0x000000ff) << 16 |
520662af0d8SRussell King 			      (val & 0x00ff0000) >> 16;
521662af0d8SRussell King 
522662af0d8SRussell King 			writel_relaxed(val,
523662af0d8SRussell King 				       base + LCD_SPU_SRAM_WRDAT);
524662af0d8SRussell King 			writel_relaxed(addr | SRAM_WRITE,
525662af0d8SRussell King 				       base + LCD_SPU_SRAM_CTRL);
526c39b0695SRussell King 			readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
527662af0d8SRussell King 			addr += 1;
528662af0d8SRussell King 			if ((addr & 0x00ff) == 0)
529662af0d8SRussell King 				addr += 0xf00;
530662af0d8SRussell King 			if ((addr & 0x30ff) == 0)
531662af0d8SRussell King 				addr = SRAM_HWC32_RAM2;
532662af0d8SRussell King 		}
533662af0d8SRussell King 	}
534662af0d8SRussell King }
535662af0d8SRussell King 
536662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base)
537662af0d8SRussell King {
538662af0d8SRussell King 	unsigned addr;
539662af0d8SRussell King 
540662af0d8SRussell King 	for (addr = 0; addr < 256; addr++) {
541662af0d8SRussell King 		/* write the default value */
542662af0d8SRussell King 		writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT);
543662af0d8SRussell King 		writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN,
544662af0d8SRussell King 			       base + LCD_SPU_SRAM_CTRL);
545662af0d8SRussell King 	}
546662af0d8SRussell King }
547662af0d8SRussell King 
548662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload)
549662af0d8SRussell King {
550662af0d8SRussell King 	uint32_t xoff, xscr, w = dcrtc->cursor_w, s;
551662af0d8SRussell King 	uint32_t yoff, yscr, h = dcrtc->cursor_h;
552662af0d8SRussell King 	uint32_t para1;
553662af0d8SRussell King 
554662af0d8SRussell King 	/*
555662af0d8SRussell King 	 * Calculate the visible width and height of the cursor,
556662af0d8SRussell King 	 * screen position, and the position in the cursor bitmap.
557662af0d8SRussell King 	 */
558662af0d8SRussell King 	if (dcrtc->cursor_x < 0) {
559662af0d8SRussell King 		xoff = -dcrtc->cursor_x;
560662af0d8SRussell King 		xscr = 0;
561662af0d8SRussell King 		w -= min(xoff, w);
562662af0d8SRussell King 	} else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) {
563662af0d8SRussell King 		xoff = 0;
564662af0d8SRussell King 		xscr = dcrtc->cursor_x;
565662af0d8SRussell King 		w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0);
566662af0d8SRussell King 	} else {
567662af0d8SRussell King 		xoff = 0;
568662af0d8SRussell King 		xscr = dcrtc->cursor_x;
569662af0d8SRussell King 	}
570662af0d8SRussell King 
571662af0d8SRussell King 	if (dcrtc->cursor_y < 0) {
572662af0d8SRussell King 		yoff = -dcrtc->cursor_y;
573662af0d8SRussell King 		yscr = 0;
574662af0d8SRussell King 		h -= min(yoff, h);
575662af0d8SRussell King 	} else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) {
576662af0d8SRussell King 		yoff = 0;
577662af0d8SRussell King 		yscr = dcrtc->cursor_y;
578662af0d8SRussell King 		h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0);
579662af0d8SRussell King 	} else {
580662af0d8SRussell King 		yoff = 0;
581662af0d8SRussell King 		yscr = dcrtc->cursor_y;
582662af0d8SRussell King 	}
583662af0d8SRussell King 
584662af0d8SRussell King 	/* On interlaced modes, the vertical cursor size must be halved */
585662af0d8SRussell King 	s = dcrtc->cursor_w;
586662af0d8SRussell King 	if (dcrtc->interlaced) {
587662af0d8SRussell King 		s *= 2;
588662af0d8SRussell King 		yscr /= 2;
589662af0d8SRussell King 		h /= 2;
590662af0d8SRussell King 	}
591662af0d8SRussell King 
592662af0d8SRussell King 	if (!dcrtc->cursor_obj || !h || !w) {
593662af0d8SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
594662af0d8SRussell King 		dcrtc->cursor_update = false;
595662af0d8SRussell King 		armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
596662af0d8SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
597662af0d8SRussell King 		return 0;
598662af0d8SRussell King 	}
599662af0d8SRussell King 
600214612f9SRussell King 	spin_lock_irq(&dcrtc->irq_lock);
601662af0d8SRussell King 	para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1);
602662af0d8SRussell King 	armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32,
603662af0d8SRussell King 		       dcrtc->base + LCD_SPU_SRAM_PARA1);
604214612f9SRussell King 	spin_unlock_irq(&dcrtc->irq_lock);
605662af0d8SRussell King 
606662af0d8SRussell King 	/*
607662af0d8SRussell King 	 * Initialize the transparency if the SRAM was powered down.
608662af0d8SRussell King 	 * We must also reload the cursor data as well.
609662af0d8SRussell King 	 */
610662af0d8SRussell King 	if (!(para1 & CFG_CSB_256x32)) {
611662af0d8SRussell King 		armada_drm_crtc_cursor_tran(dcrtc->base);
612662af0d8SRussell King 		reload = true;
613662af0d8SRussell King 	}
614662af0d8SRussell King 
615662af0d8SRussell King 	if (dcrtc->cursor_hw_sz != (h << 16 | w)) {
616662af0d8SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
617662af0d8SRussell King 		dcrtc->cursor_update = false;
618662af0d8SRussell King 		armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
619662af0d8SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
620662af0d8SRussell King 		reload = true;
621662af0d8SRussell King 	}
622662af0d8SRussell King 	if (reload) {
623662af0d8SRussell King 		struct armada_gem_object *obj = dcrtc->cursor_obj;
624662af0d8SRussell King 		uint32_t *pix;
625662af0d8SRussell King 		/* Set the top-left corner of the cursor image */
626662af0d8SRussell King 		pix = obj->addr;
627662af0d8SRussell King 		pix += yoff * s + xoff;
628662af0d8SRussell King 		armada_load_cursor_argb(dcrtc->base, pix, s, w, h);
629662af0d8SRussell King 	}
630662af0d8SRussell King 
631662af0d8SRussell King 	/* Reload the cursor position, size and enable in the IRQ handler */
632662af0d8SRussell King 	spin_lock_irq(&dcrtc->irq_lock);
633662af0d8SRussell King 	dcrtc->cursor_hw_pos = yscr << 16 | xscr;
634662af0d8SRussell King 	dcrtc->cursor_hw_sz = h << 16 | w;
635662af0d8SRussell King 	dcrtc->cursor_update = true;
636662af0d8SRussell King 	armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
637662af0d8SRussell King 	spin_unlock_irq(&dcrtc->irq_lock);
638662af0d8SRussell King 
639662af0d8SRussell King 	return 0;
640662af0d8SRussell King }
641662af0d8SRussell King 
642662af0d8SRussell King static void cursor_update(void *data)
643662af0d8SRussell King {
644662af0d8SRussell King 	armada_drm_crtc_cursor_update(data, true);
645662af0d8SRussell King }
646662af0d8SRussell King 
647662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc,
648662af0d8SRussell King 	struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h)
649662af0d8SRussell King {
650662af0d8SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
651662af0d8SRussell King 	struct armada_gem_object *obj = NULL;
652662af0d8SRussell King 	int ret;
653662af0d8SRussell King 
654662af0d8SRussell King 	/* If no cursor support, replicate drm's return value */
65542e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg)
656662af0d8SRussell King 		return -ENXIO;
657662af0d8SRussell King 
658662af0d8SRussell King 	if (handle && w > 0 && h > 0) {
659662af0d8SRussell King 		/* maximum size is 64x32 or 32x64 */
660662af0d8SRussell King 		if (w > 64 || h > 64 || (w > 32 && h > 32))
661662af0d8SRussell King 			return -ENOMEM;
662662af0d8SRussell King 
663a8ad0bd8SChris Wilson 		obj = armada_gem_object_lookup(file, handle);
664662af0d8SRussell King 		if (!obj)
665662af0d8SRussell King 			return -ENOENT;
666662af0d8SRussell King 
667662af0d8SRussell King 		/* Must be a kernel-mapped object */
668662af0d8SRussell King 		if (!obj->addr) {
6694c3cf375SHaneen Mohammed 			drm_gem_object_put_unlocked(&obj->obj);
670662af0d8SRussell King 			return -EINVAL;
671662af0d8SRussell King 		}
672662af0d8SRussell King 
673662af0d8SRussell King 		if (obj->obj.size < w * h * 4) {
674662af0d8SRussell King 			DRM_ERROR("buffer is too small\n");
6754c3cf375SHaneen Mohammed 			drm_gem_object_put_unlocked(&obj->obj);
676662af0d8SRussell King 			return -ENOMEM;
677662af0d8SRussell King 		}
678662af0d8SRussell King 	}
679662af0d8SRussell King 
680662af0d8SRussell King 	if (dcrtc->cursor_obj) {
681662af0d8SRussell King 		dcrtc->cursor_obj->update = NULL;
682662af0d8SRussell King 		dcrtc->cursor_obj->update_data = NULL;
6834c3cf375SHaneen Mohammed 		drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj);
684662af0d8SRussell King 	}
685662af0d8SRussell King 	dcrtc->cursor_obj = obj;
686662af0d8SRussell King 	dcrtc->cursor_w = w;
687662af0d8SRussell King 	dcrtc->cursor_h = h;
688662af0d8SRussell King 	ret = armada_drm_crtc_cursor_update(dcrtc, true);
689662af0d8SRussell King 	if (obj) {
690662af0d8SRussell King 		obj->update_data = dcrtc;
691662af0d8SRussell King 		obj->update = cursor_update;
692662af0d8SRussell King 	}
693662af0d8SRussell King 
694662af0d8SRussell King 	return ret;
695662af0d8SRussell King }
696662af0d8SRussell King 
697662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
698662af0d8SRussell King {
699662af0d8SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
700662af0d8SRussell King 	int ret;
701662af0d8SRussell King 
702662af0d8SRussell King 	/* If no cursor support, replicate drm's return value */
70342e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg)
704662af0d8SRussell King 		return -EFAULT;
705662af0d8SRussell King 
706662af0d8SRussell King 	dcrtc->cursor_x = x;
707662af0d8SRussell King 	dcrtc->cursor_y = y;
708662af0d8SRussell King 	ret = armada_drm_crtc_cursor_update(dcrtc, false);
709662af0d8SRussell King 
710662af0d8SRussell King 	return ret;
711662af0d8SRussell King }
712662af0d8SRussell King 
71396f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc)
71496f60e37SRussell King {
71596f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
71696f60e37SRussell King 	struct armada_private *priv = crtc->dev->dev_private;
71796f60e37SRussell King 
718662af0d8SRussell King 	if (dcrtc->cursor_obj)
7194c3cf375SHaneen Mohammed 		drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj);
720662af0d8SRussell King 
72196f60e37SRussell King 	priv->dcrtc[dcrtc->num] = NULL;
72296f60e37SRussell King 	drm_crtc_cleanup(&dcrtc->crtc);
72396f60e37SRussell King 
724a0fbb35eSRussell King 	if (dcrtc->variant->disable)
725a0fbb35eSRussell King 		dcrtc->variant->disable(dcrtc);
72696f60e37SRussell King 
727e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA);
728e5d9ddfbSRussell King 
7299611cb93SRussell King 	of_node_put(dcrtc->crtc.port);
7309611cb93SRussell King 
73196f60e37SRussell King 	kfree(dcrtc);
73296f60e37SRussell King }
73396f60e37SRussell King 
7345922a7d0SShawn Guo /* These are called under the vbl_lock. */
7355922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc)
7365922a7d0SShawn Guo {
7375922a7d0SShawn Guo 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
73892298c1cSRussell King 	unsigned long flags;
7395922a7d0SShawn Guo 
74092298c1cSRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
7415922a7d0SShawn Guo 	armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA);
74292298c1cSRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
7435922a7d0SShawn Guo 	return 0;
7445922a7d0SShawn Guo }
7455922a7d0SShawn Guo 
7465922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc)
7475922a7d0SShawn Guo {
7485922a7d0SShawn Guo 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
74992298c1cSRussell King 	unsigned long flags;
7505922a7d0SShawn Guo 
75192298c1cSRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
7525922a7d0SShawn Guo 	armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA);
75392298c1cSRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
7545922a7d0SShawn Guo }
7555922a7d0SShawn Guo 
756a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = {
757c36045e1SRussell King 	.reset		= drm_atomic_helper_crtc_reset,
758662af0d8SRussell King 	.cursor_set	= armada_drm_crtc_cursor_set,
759662af0d8SRussell King 	.cursor_move	= armada_drm_crtc_cursor_move,
76096f60e37SRussell King 	.destroy	= armada_drm_crtc_destroy,
761*d0d765deSRussell King 	.gamma_set	= drm_atomic_helper_legacy_gamma_set,
7626d2f864fSRussell King 	.set_config	= drm_atomic_helper_set_config,
76313c94d53SRussell King 	.page_flip	= drm_atomic_helper_page_flip,
764c36045e1SRussell King 	.atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
765c36045e1SRussell King 	.atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
7665922a7d0SShawn Guo 	.enable_vblank	= armada_drm_crtc_enable_vblank,
7675922a7d0SShawn Guo 	.disable_vblank	= armada_drm_crtc_disable_vblank,
76896f60e37SRussell King };
76996f60e37SRussell King 
7700fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev,
7719611cb93SRussell King 	struct resource *res, int irq, const struct armada_variant *variant,
7729611cb93SRussell King 	struct device_node *port)
77396f60e37SRussell King {
774d8c96083SRussell King 	struct armada_private *priv = drm->dev_private;
77596f60e37SRussell King 	struct armada_crtc *dcrtc;
77682c702cbSRussell King 	struct drm_plane *primary;
77796f60e37SRussell King 	void __iomem *base;
77896f60e37SRussell King 	int ret;
77996f60e37SRussell King 
780a7d7a143SLinus Torvalds 	base = devm_ioremap_resource(dev, res);
781c9d53c0fSJingoo Han 	if (IS_ERR(base))
782c9d53c0fSJingoo Han 		return PTR_ERR(base);
78396f60e37SRussell King 
78496f60e37SRussell King 	dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL);
78596f60e37SRussell King 	if (!dcrtc) {
78696f60e37SRussell King 		DRM_ERROR("failed to allocate Armada crtc\n");
78796f60e37SRussell King 		return -ENOMEM;
78896f60e37SRussell King 	}
78996f60e37SRussell King 
790d8c96083SRussell King 	if (dev != drm->dev)
791d8c96083SRussell King 		dev_set_drvdata(dev, dcrtc);
792d8c96083SRussell King 
79342e62ba7SRussell King 	dcrtc->variant = variant;
79496f60e37SRussell King 	dcrtc->base = base;
795d8c96083SRussell King 	dcrtc->num = drm->mode_config.num_crtc;
79696f60e37SRussell King 	dcrtc->clk = ERR_PTR(-EINVAL);
79796f60e37SRussell King 	dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0;
79896f60e37SRussell King 	dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24;
79996f60e37SRussell King 	spin_lock_init(&dcrtc->irq_lock);
80096f60e37SRussell King 	dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR;
80196f60e37SRussell King 
80296f60e37SRussell King 	/* Initialize some registers which we don't otherwise set */
80396f60e37SRussell King 	writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV);
80496f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR);
80596f60e37SRussell King 	writel_relaxed(dcrtc->spu_iopad_ctrl,
80696f60e37SRussell King 		       dcrtc->base + LCD_SPU_IOPAD_CONTROL);
80796f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0);
80896f60e37SRussell King 	writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
80996f60e37SRussell King 		       CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 |
81096f60e37SRussell King 		       CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1);
81196f60e37SRussell King 	writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1);
812e5d9ddfbSRussell King 	writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
81392298c1cSRussell King 	readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
814e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
81596f60e37SRussell King 
816e5d9ddfbSRussell King 	ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc",
817e5d9ddfbSRussell King 			       dcrtc);
81833cd3c07SRussell King 	if (ret < 0)
81933cd3c07SRussell King 		goto err_crtc;
82096f60e37SRussell King 
82142e62ba7SRussell King 	if (dcrtc->variant->init) {
822d8c96083SRussell King 		ret = dcrtc->variant->init(dcrtc, dev);
82333cd3c07SRussell King 		if (ret)
82433cd3c07SRussell King 			goto err_crtc;
82596f60e37SRussell King 	}
82696f60e37SRussell King 
82796f60e37SRussell King 	/* Ensure AXI pipeline is enabled */
82896f60e37SRussell King 	armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0);
82996f60e37SRussell King 
83096f60e37SRussell King 	priv->dcrtc[dcrtc->num] = dcrtc;
83196f60e37SRussell King 
8329611cb93SRussell King 	dcrtc->crtc.port = port;
8331c914cecSRussell King 
834de32301bSRussell King 	primary = kzalloc(sizeof(*primary), GFP_KERNEL);
83533cd3c07SRussell King 	if (!primary) {
83633cd3c07SRussell King 		ret = -ENOMEM;
83733cd3c07SRussell King 		goto err_crtc;
83833cd3c07SRussell King 	}
8391c914cecSRussell King 
840d40af7b1SRussell King 	ret = armada_drm_primary_plane_init(drm, primary);
841de32301bSRussell King 	if (ret) {
842de32301bSRussell King 		kfree(primary);
84333cd3c07SRussell King 		goto err_crtc;
844de32301bSRussell King 	}
845de32301bSRussell King 
84682c702cbSRussell King 	ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, primary, NULL,
847f9882876SVille Syrjälä 					&armada_crtc_funcs, NULL);
8481c914cecSRussell King 	if (ret)
8491c914cecSRussell King 		goto err_crtc_init;
8501c914cecSRussell King 
85196f60e37SRussell King 	drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs);
85296f60e37SRussell King 
853*d0d765deSRussell King 	ret = drm_mode_crtc_set_gamma_size(&dcrtc->crtc, 256);
854*d0d765deSRussell King 	if (ret)
855*d0d765deSRussell King 		return ret;
856*d0d765deSRussell King 
857*d0d765deSRussell King 	drm_crtc_enable_color_mgmt(&dcrtc->crtc, 0, false, 256);
858*d0d765deSRussell King 
859d8c96083SRussell King 	return armada_overlay_plane_create(drm, 1 << dcrtc->num);
8601c914cecSRussell King 
8611c914cecSRussell King err_crtc_init:
86282c702cbSRussell King 	primary->funcs->destroy(primary);
86333cd3c07SRussell King err_crtc:
86433cd3c07SRussell King 	kfree(dcrtc);
86533cd3c07SRussell King 
8661c914cecSRussell King 	return ret;
86796f60e37SRussell King }
868d8c96083SRussell King 
869d8c96083SRussell King static int
870d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data)
871d8c96083SRussell King {
872d8c96083SRussell King 	struct platform_device *pdev = to_platform_device(dev);
873d8c96083SRussell King 	struct drm_device *drm = data;
874d8c96083SRussell King 	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
875d8c96083SRussell King 	int irq = platform_get_irq(pdev, 0);
876d8c96083SRussell King 	const struct armada_variant *variant;
8779611cb93SRussell King 	struct device_node *port = NULL;
878d8c96083SRussell King 
879d8c96083SRussell King 	if (irq < 0)
880d8c96083SRussell King 		return irq;
881d8c96083SRussell King 
882d8c96083SRussell King 	if (!dev->of_node) {
883d8c96083SRussell King 		const struct platform_device_id *id;
884d8c96083SRussell King 
885d8c96083SRussell King 		id = platform_get_device_id(pdev);
886d8c96083SRussell King 		if (!id)
887d8c96083SRussell King 			return -ENXIO;
888d8c96083SRussell King 
889d8c96083SRussell King 		variant = (const struct armada_variant *)id->driver_data;
890d8c96083SRussell King 	} else {
891d8c96083SRussell King 		const struct of_device_id *match;
8929611cb93SRussell King 		struct device_node *np, *parent = dev->of_node;
893d8c96083SRussell King 
894d8c96083SRussell King 		match = of_match_device(dev->driver->of_match_table, dev);
895d8c96083SRussell King 		if (!match)
896d8c96083SRussell King 			return -ENXIO;
897d8c96083SRussell King 
8989611cb93SRussell King 		np = of_get_child_by_name(parent, "ports");
8999611cb93SRussell King 		if (np)
9009611cb93SRussell King 			parent = np;
9019611cb93SRussell King 		port = of_get_child_by_name(parent, "port");
9029611cb93SRussell King 		of_node_put(np);
9039611cb93SRussell King 		if (!port) {
9044bf99144SRob Herring 			dev_err(dev, "no port node found in %pOF\n", parent);
9059611cb93SRussell King 			return -ENXIO;
9069611cb93SRussell King 		}
9079611cb93SRussell King 
908d8c96083SRussell King 		variant = match->data;
909d8c96083SRussell King 	}
910d8c96083SRussell King 
9119611cb93SRussell King 	return armada_drm_crtc_create(drm, dev, res, irq, variant, port);
912d8c96083SRussell King }
913d8c96083SRussell King 
914d8c96083SRussell King static void
915d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data)
916d8c96083SRussell King {
917d8c96083SRussell King 	struct armada_crtc *dcrtc = dev_get_drvdata(dev);
918d8c96083SRussell King 
919d8c96083SRussell King 	armada_drm_crtc_destroy(&dcrtc->crtc);
920d8c96083SRussell King }
921d8c96083SRussell King 
922d8c96083SRussell King static const struct component_ops armada_lcd_ops = {
923d8c96083SRussell King 	.bind = armada_lcd_bind,
924d8c96083SRussell King 	.unbind = armada_lcd_unbind,
925d8c96083SRussell King };
926d8c96083SRussell King 
927d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev)
928d8c96083SRussell King {
929d8c96083SRussell King 	return component_add(&pdev->dev, &armada_lcd_ops);
930d8c96083SRussell King }
931d8c96083SRussell King 
932d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev)
933d8c96083SRussell King {
934d8c96083SRussell King 	component_del(&pdev->dev, &armada_lcd_ops);
935d8c96083SRussell King 	return 0;
936d8c96083SRussell King }
937d8c96083SRussell King 
93885909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = {
939d8c96083SRussell King 	{
940d8c96083SRussell King 		.compatible	= "marvell,dove-lcd",
941d8c96083SRussell King 		.data		= &armada510_ops,
942d8c96083SRussell King 	},
943d8c96083SRussell King 	{}
944d8c96083SRussell King };
945d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match);
946d8c96083SRussell King 
947d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = {
948d8c96083SRussell King 	{
949d8c96083SRussell King 		.name		= "armada-lcd",
950d8c96083SRussell King 		.driver_data	= (unsigned long)&armada510_ops,
951d8c96083SRussell King 	}, {
952d8c96083SRussell King 		.name		= "armada-510-lcd",
953d8c96083SRussell King 		.driver_data	= (unsigned long)&armada510_ops,
954d8c96083SRussell King 	},
955d8c96083SRussell King 	{ },
956d8c96083SRussell King };
957d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids);
958d8c96083SRussell King 
959d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = {
960d8c96083SRussell King 	.probe	= armada_lcd_probe,
961d8c96083SRussell King 	.remove	= armada_lcd_remove,
962d8c96083SRussell King 	.driver = {
963d8c96083SRussell King 		.name	= "armada-lcd",
964d8c96083SRussell King 		.owner	=  THIS_MODULE,
965d8c96083SRussell King 		.of_match_table = armada_lcd_of_match,
966d8c96083SRussell King 	},
967d8c96083SRussell King 	.id_table = armada_lcd_platform_ids,
968d8c96083SRussell King };
969