196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 1496f60e37SRussell King #include <drm/drm_crtc_helper.h> 153cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 1696f60e37SRussell King #include "armada_crtc.h" 1796f60e37SRussell King #include "armada_drm.h" 1896f60e37SRussell King #include "armada_fb.h" 1996f60e37SRussell King #include "armada_gem.h" 2096f60e37SRussell King #include "armada_hw.h" 2196f60e37SRussell King 2296f60e37SRussell King struct armada_frame_work { 234b5dda82SRussell King struct armada_plane_work work; 2496f60e37SRussell King struct drm_pending_vblank_event *event; 2596f60e37SRussell King struct armada_regs regs[4]; 2696f60e37SRussell King struct drm_framebuffer *old_fb; 2796f60e37SRussell King }; 2896f60e37SRussell King 2996f60e37SRussell King enum csc_mode { 3096f60e37SRussell King CSC_AUTO = 0, 3196f60e37SRussell King CSC_YUV_CCIR601 = 1, 3296f60e37SRussell King CSC_YUV_CCIR709 = 2, 3396f60e37SRussell King CSC_RGB_COMPUTER = 1, 3496f60e37SRussell King CSC_RGB_STUDIO = 2, 3596f60e37SRussell King }; 3696f60e37SRussell King 371c914cecSRussell King static const uint32_t armada_primary_formats[] = { 381c914cecSRussell King DRM_FORMAT_UYVY, 391c914cecSRussell King DRM_FORMAT_YUYV, 401c914cecSRussell King DRM_FORMAT_VYUY, 411c914cecSRussell King DRM_FORMAT_YVYU, 421c914cecSRussell King DRM_FORMAT_ARGB8888, 431c914cecSRussell King DRM_FORMAT_ABGR8888, 441c914cecSRussell King DRM_FORMAT_XRGB8888, 451c914cecSRussell King DRM_FORMAT_XBGR8888, 461c914cecSRussell King DRM_FORMAT_RGB888, 471c914cecSRussell King DRM_FORMAT_BGR888, 481c914cecSRussell King DRM_FORMAT_ARGB1555, 491c914cecSRussell King DRM_FORMAT_ABGR1555, 501c914cecSRussell King DRM_FORMAT_RGB565, 511c914cecSRussell King DRM_FORMAT_BGR565, 521c914cecSRussell King }; 531c914cecSRussell King 5496f60e37SRussell King /* 5596f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 5696f60e37SRussell King * The timing parameters we have from X are: 5796f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 5896f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 5996f60e37SRussell King * Which get translated to: 6096f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 6196f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 6296f60e37SRussell King * 6396f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 6496f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 6596f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 6696f60e37SRussell King * the even frame, the first active line is 584. 6796f60e37SRussell King * 6896f60e37SRussell King * LN: 560 561 562 563 567 568 569 6996f60e37SRussell King * DE: ~~~|____________________________//__________________________ 7096f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 7196f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 7296f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 7396f60e37SRussell King * 7496f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 7596f60e37SRussell King * DE: ~~~|____________________________//__________________________ 7696f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 7796f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 7896f60e37SRussell King * 23 blanking lines 7996f60e37SRussell King * 8096f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 8196f60e37SRussell King * referenced to the top left of the active frame. 8296f60e37SRussell King * 8396f60e37SRussell King * So, translating these to our LCD controller: 8496f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 8596f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 8696f60e37SRussell King * Note: Vsync front porch remains constant! 8796f60e37SRussell King * 8896f60e37SRussell King * if (odd_frame) { 8996f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 9096f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 9196f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 9296f60e37SRussell King * } else { 9396f60e37SRussell King * vtotal = mode->crtc_vtotal; 9496f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 9596f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 9696f60e37SRussell King * } 9796f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 9896f60e37SRussell King * 9996f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 10096f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 10196f60e37SRussell King * 10296f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 10396f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 10496f60e37SRussell King * they occur at the end of the last active line, before the vsync back 10596f60e37SRussell King * porch, which we're reprogramming.) 10696f60e37SRussell King */ 10796f60e37SRussell King 10896f60e37SRussell King void 10996f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 11096f60e37SRussell King { 11196f60e37SRussell King while (regs->offset != ~0) { 11296f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 11396f60e37SRussell King uint32_t val; 11496f60e37SRussell King 11596f60e37SRussell King val = regs->mask; 11696f60e37SRussell King if (val != 0) 11796f60e37SRussell King val &= readl_relaxed(reg); 11896f60e37SRussell King writel_relaxed(val | regs->val, reg); 11996f60e37SRussell King ++regs; 12096f60e37SRussell King } 12196f60e37SRussell King } 12296f60e37SRussell King 12396f60e37SRussell King #define dpms_blanked(dpms) ((dpms) != DRM_MODE_DPMS_ON) 12496f60e37SRussell King 12596f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc) 12696f60e37SRussell King { 12796f60e37SRussell King uint32_t dumb_ctrl; 12896f60e37SRussell King 12996f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 13096f60e37SRussell King 13196f60e37SRussell King if (!dpms_blanked(dcrtc->dpms)) 13296f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 13396f60e37SRussell King 13496f60e37SRussell King /* 13596f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 13696f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 13796f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 13896f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 13996f60e37SRussell King */ 14096f60e37SRussell King if (dpms_blanked(dcrtc->dpms) && 14196f60e37SRussell King (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 14296f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 14396f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 14496f60e37SRussell King } 14596f60e37SRussell King 14696f60e37SRussell King /* 14796f60e37SRussell King * The documentation doesn't indicate what the normal state of 14896f60e37SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 14996f60e37SRussell King * these signals on his board to determine their state. 15096f60e37SRussell King * 15196f60e37SRussell King * The non-inverted state of the sync signals is active high. 15296f60e37SRussell King * Setting these bits makes the appropriate signal active low. 15396f60e37SRussell King */ 15496f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC) 15596f60e37SRussell King dumb_ctrl |= CFG_INV_CSYNC; 15696f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC) 15796f60e37SRussell King dumb_ctrl |= CFG_INV_HSYNC; 15896f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC) 15996f60e37SRussell King dumb_ctrl |= CFG_INV_VSYNC; 16096f60e37SRussell King 16196f60e37SRussell King if (dcrtc->dumb_ctrl != dumb_ctrl) { 16296f60e37SRussell King dcrtc->dumb_ctrl = dumb_ctrl; 16396f60e37SRussell King writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL); 16496f60e37SRussell King } 16596f60e37SRussell King } 16696f60e37SRussell King 16796f60e37SRussell King static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb, 16896f60e37SRussell King int x, int y, struct armada_regs *regs, bool interlaced) 16996f60e37SRussell King { 17096f60e37SRussell King struct armada_gem_object *obj = drm_fb_obj(fb); 17196f60e37SRussell King unsigned pitch = fb->pitches[0]; 17296f60e37SRussell King unsigned offset = y * pitch + x * fb->bits_per_pixel / 8; 17396f60e37SRussell King uint32_t addr_odd, addr_even; 17496f60e37SRussell King unsigned i = 0; 17596f60e37SRussell King 17696f60e37SRussell King DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n", 17796f60e37SRussell King pitch, x, y, fb->bits_per_pixel); 17896f60e37SRussell King 17996f60e37SRussell King addr_odd = addr_even = obj->dev_addr + offset; 18096f60e37SRussell King 18196f60e37SRussell King if (interlaced) { 18296f60e37SRussell King addr_even += pitch; 18396f60e37SRussell King pitch *= 2; 18496f60e37SRussell King } 18596f60e37SRussell King 18696f60e37SRussell King /* write offset, base, and pitch */ 18796f60e37SRussell King armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0); 18896f60e37SRussell King armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1); 18996f60e37SRussell King armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH); 19096f60e37SRussell King 19196f60e37SRussell King return i; 19296f60e37SRussell King } 19396f60e37SRussell King 1944b5dda82SRussell King static void armada_drm_plane_work_run(struct armada_crtc *dcrtc, 1954b5dda82SRussell King struct armada_plane *plane) 1964b5dda82SRussell King { 1974b5dda82SRussell King struct armada_plane_work *work = xchg(&plane->work, NULL); 1984b5dda82SRussell King 1994b5dda82SRussell King /* Handle any pending frame work. */ 2004b5dda82SRussell King if (work) { 2014b5dda82SRussell King work->fn(dcrtc, plane, work); 2024b5dda82SRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 2034b5dda82SRussell King } 2047cb410cdSRussell King 2057cb410cdSRussell King wake_up(&plane->frame_wait); 2064b5dda82SRussell King } 2074b5dda82SRussell King 2084b5dda82SRussell King int armada_drm_plane_work_queue(struct armada_crtc *dcrtc, 2094b5dda82SRussell King struct armada_plane *plane, struct armada_plane_work *work) 2104b5dda82SRussell King { 2114b5dda82SRussell King int ret; 2124b5dda82SRussell King 2134b5dda82SRussell King ret = drm_vblank_get(dcrtc->crtc.dev, dcrtc->num); 2144b5dda82SRussell King if (ret) { 2154b5dda82SRussell King DRM_ERROR("failed to acquire vblank counter\n"); 2164b5dda82SRussell King return ret; 2174b5dda82SRussell King } 2184b5dda82SRussell King 2194b5dda82SRussell King ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0; 2204b5dda82SRussell King if (ret) 2214b5dda82SRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 2224b5dda82SRussell King 2234b5dda82SRussell King return ret; 2244b5dda82SRussell King } 2254b5dda82SRussell King 2264b5dda82SRussell King int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout) 2274b5dda82SRussell King { 2284b5dda82SRussell King return wait_event_timeout(plane->frame_wait, !plane->work, timeout); 2294b5dda82SRussell King } 2304b5dda82SRussell King 2314a8506d2SRussell King struct armada_plane_work *armada_drm_plane_work_cancel( 2324a8506d2SRussell King struct armada_crtc *dcrtc, struct armada_plane *plane) 2337c8f7e1aSRussell King { 2344a8506d2SRussell King struct armada_plane_work *work = xchg(&plane->work, NULL); 2357c8f7e1aSRussell King 2364a8506d2SRussell King if (work) 2377c8f7e1aSRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 2387c8f7e1aSRussell King 2394a8506d2SRussell King return work; 2407c8f7e1aSRussell King } 2417c8f7e1aSRussell King 24296f60e37SRussell King static int armada_drm_crtc_queue_frame_work(struct armada_crtc *dcrtc, 24396f60e37SRussell King struct armada_frame_work *work) 24496f60e37SRussell King { 2454b5dda82SRussell King struct armada_plane *plane = drm_to_armada_plane(dcrtc->crtc.primary); 24696f60e37SRussell King 2474b5dda82SRussell King return armada_drm_plane_work_queue(dcrtc, plane, &work->work); 24896f60e37SRussell King } 24996f60e37SRussell King 250709ffd82SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc, 2514b5dda82SRussell King struct armada_plane *plane, struct armada_plane_work *work) 25296f60e37SRussell King { 2534b5dda82SRussell King struct armada_frame_work *fwork = container_of(work, struct armada_frame_work, work); 25496f60e37SRussell King struct drm_device *dev = dcrtc->crtc.dev; 255709ffd82SRussell King unsigned long flags; 25696f60e37SRussell King 257709ffd82SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 2584b5dda82SRussell King armada_drm_crtc_update_regs(dcrtc, fwork->regs); 259709ffd82SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 26096f60e37SRussell King 2614b5dda82SRussell King if (fwork->event) { 262709ffd82SRussell King spin_lock_irqsave(&dev->event_lock, flags); 2634b5dda82SRussell King drm_send_vblank_event(dev, dcrtc->num, fwork->event); 264709ffd82SRussell King spin_unlock_irqrestore(&dev->event_lock, flags); 265709ffd82SRussell King } 26696f60e37SRussell King 26796f60e37SRussell King /* Finally, queue the process-half of the cleanup. */ 2684b5dda82SRussell King __armada_drm_queue_unref_work(dcrtc->crtc.dev, fwork->old_fb); 2694b5dda82SRussell King kfree(fwork); 27096f60e37SRussell King } 27196f60e37SRussell King 27296f60e37SRussell King static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc, 27396f60e37SRussell King struct drm_framebuffer *fb, bool force) 27496f60e37SRussell King { 27596f60e37SRussell King struct armada_frame_work *work; 27696f60e37SRussell King 27796f60e37SRussell King if (!fb) 27896f60e37SRussell King return; 27996f60e37SRussell King 28096f60e37SRussell King if (force) { 28196f60e37SRussell King /* Display is disabled, so just drop the old fb */ 28296f60e37SRussell King drm_framebuffer_unreference(fb); 28396f60e37SRussell King return; 28496f60e37SRussell King } 28596f60e37SRussell King 28696f60e37SRussell King work = kmalloc(sizeof(*work), GFP_KERNEL); 28796f60e37SRussell King if (work) { 28896f60e37SRussell King int i = 0; 2894b5dda82SRussell King work->work.fn = armada_drm_crtc_complete_frame_work; 29096f60e37SRussell King work->event = NULL; 29196f60e37SRussell King work->old_fb = fb; 29296f60e37SRussell King armada_reg_queue_end(work->regs, i); 29396f60e37SRussell King 29496f60e37SRussell King if (armada_drm_crtc_queue_frame_work(dcrtc, work) == 0) 29596f60e37SRussell King return; 29696f60e37SRussell King 29796f60e37SRussell King kfree(work); 29896f60e37SRussell King } 29996f60e37SRussell King 30096f60e37SRussell King /* 30196f60e37SRussell King * Oops - just drop the reference immediately and hope for 30296f60e37SRussell King * the best. The worst that will happen is the buffer gets 30396f60e37SRussell King * reused before it has finished being displayed. 30496f60e37SRussell King */ 30596f60e37SRussell King drm_framebuffer_unreference(fb); 30696f60e37SRussell King } 30796f60e37SRussell King 30896f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc) 30996f60e37SRussell King { 3104b5dda82SRussell King struct armada_plane *plane = drm_to_armada_plane(dcrtc->crtc.primary); 31196f60e37SRussell King 31296f60e37SRussell King /* 31396f60e37SRussell King * Tell the DRM core that vblank IRQs aren't going to happen for 31496f60e37SRussell King * a while. This cleans up any pending vblank events for us. 31596f60e37SRussell King */ 316178e561fSRussell King drm_crtc_vblank_off(&dcrtc->crtc); 3174b5dda82SRussell King armada_drm_plane_work_run(dcrtc, plane); 31896f60e37SRussell King } 31996f60e37SRussell King 32096f60e37SRussell King void armada_drm_crtc_gamma_set(struct drm_crtc *crtc, u16 r, u16 g, u16 b, 32196f60e37SRussell King int idx) 32296f60e37SRussell King { 32396f60e37SRussell King } 32496f60e37SRussell King 32596f60e37SRussell King void armada_drm_crtc_gamma_get(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b, 32696f60e37SRussell King int idx) 32796f60e37SRussell King { 32896f60e37SRussell King } 32996f60e37SRussell King 33096f60e37SRussell King /* The mode_config.mutex will be held for this call */ 33196f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms) 33296f60e37SRussell King { 33396f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 33496f60e37SRussell King 33596f60e37SRussell King if (dcrtc->dpms != dpms) { 33696f60e37SRussell King dcrtc->dpms = dpms; 337e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && !dpms_blanked(dpms)) 338e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 33996f60e37SRussell King armada_drm_crtc_update(dcrtc); 340e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dpms)) 341e0ac5e9bSRussell King clk_disable_unprepare(dcrtc->clk); 34296f60e37SRussell King if (dpms_blanked(dpms)) 34396f60e37SRussell King armada_drm_vblank_off(dcrtc); 344178e561fSRussell King else 345178e561fSRussell King drm_crtc_vblank_on(&dcrtc->crtc); 34696f60e37SRussell King } 34796f60e37SRussell King } 34896f60e37SRussell King 34996f60e37SRussell King /* 35096f60e37SRussell King * Prepare for a mode set. Turn off overlay to ensure that we don't end 35196f60e37SRussell King * up with the overlay size being bigger than the active screen size. 35296f60e37SRussell King * We rely upon X refreshing this state after the mode set has completed. 35396f60e37SRussell King * 35496f60e37SRussell King * The mode_config.mutex will be held for this call 35596f60e37SRussell King */ 35696f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc) 35796f60e37SRussell King { 35896f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 35996f60e37SRussell King struct drm_plane *plane; 36096f60e37SRussell King 36196f60e37SRussell King /* 36296f60e37SRussell King * If we have an overlay plane associated with this CRTC, disable 36396f60e37SRussell King * it before the modeset to avoid its coordinates being outside 364f8e14069SRussell King * the new mode parameters. 36596f60e37SRussell King */ 36696f60e37SRussell King plane = dcrtc->plane; 367f8e14069SRussell King if (plane) 368f8e14069SRussell King drm_plane_force_disable(plane); 36996f60e37SRussell King } 37096f60e37SRussell King 37196f60e37SRussell King /* The mode_config.mutex will be held for this call */ 37296f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc) 37396f60e37SRussell King { 37496f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 37596f60e37SRussell King 37696f60e37SRussell King if (dcrtc->dpms != DRM_MODE_DPMS_ON) { 37796f60e37SRussell King dcrtc->dpms = DRM_MODE_DPMS_ON; 37896f60e37SRussell King armada_drm_crtc_update(dcrtc); 37996f60e37SRussell King } 38096f60e37SRussell King } 38196f60e37SRussell King 38296f60e37SRussell King /* The mode_config.mutex will be held for this call */ 38396f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 38496f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 38596f60e37SRussell King { 38696f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 38796f60e37SRussell King int ret; 38896f60e37SRussell King 38996f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 39042e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 39196f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 39296f60e37SRussell King return false; 39396f60e37SRussell King 39496f60e37SRussell King /* Check whether the display mode is possible */ 39542e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 39696f60e37SRussell King if (ret) 39796f60e37SRussell King return false; 39896f60e37SRussell King 39996f60e37SRussell King return true; 40096f60e37SRussell King } 40196f60e37SRussell King 402e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 40396f60e37SRussell King { 40496f60e37SRussell King void __iomem *base = dcrtc->base; 4054a8506d2SRussell King struct drm_plane *ovl_plane; 40696f60e37SRussell King 40796f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 40896f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 40996f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 41096f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 41196f60e37SRussell King 41296f60e37SRussell King if (stat & VSYNC_IRQ) 41396f60e37SRussell King drm_handle_vblank(dcrtc->crtc.dev, dcrtc->num); 41496f60e37SRussell King 41596f60e37SRussell King spin_lock(&dcrtc->irq_lock); 4164a8506d2SRussell King ovl_plane = dcrtc->plane; 4174a8506d2SRussell King if (ovl_plane) { 4184a8506d2SRussell King struct armada_plane *plane = drm_to_armada_plane(ovl_plane); 4194a8506d2SRussell King armada_drm_plane_work_run(dcrtc, plane); 4204a8506d2SRussell King } 42196f60e37SRussell King 42296f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 42396f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 42496f60e37SRussell King uint32_t val; 42596f60e37SRussell King 42696f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 42796f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 42896f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 42996f60e37SRussell King 43096f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 43196f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 43296f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 433662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 43496f60e37SRussell King } 435662af0d8SRussell King 436662af0d8SRussell King if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) { 437662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 438662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 439662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 440662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 441662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 442662af0d8SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA, 443662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 444662af0d8SRussell King dcrtc->cursor_update = false; 445662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 446662af0d8SRussell King } 447662af0d8SRussell King 44896f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 44996f60e37SRussell King 45096f60e37SRussell King if (stat & GRA_FRAME_IRQ) { 4514b5dda82SRussell King struct armada_plane *plane = drm_to_armada_plane(dcrtc->crtc.primary); 4524b5dda82SRussell King armada_drm_plane_work_run(dcrtc, plane); 45396f60e37SRussell King } 45496f60e37SRussell King } 45596f60e37SRussell King 456e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 457e5d9ddfbSRussell King { 458e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 459e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 460e5d9ddfbSRussell King 461e5d9ddfbSRussell King /* 462e5d9ddfbSRussell King * This is rediculous - rather than writing bits to clear, we 463e5d9ddfbSRussell King * have to set the actual status register value. This is racy. 464e5d9ddfbSRussell King */ 465e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 466e5d9ddfbSRussell King 467e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 468e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 469e5d9ddfbSRussell King 470e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 471e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 472e5d9ddfbSRussell King return IRQ_HANDLED; 473e5d9ddfbSRussell King } 474e5d9ddfbSRussell King return IRQ_NONE; 475e5d9ddfbSRussell King } 476e5d9ddfbSRussell King 47796f60e37SRussell King /* These are locked by dev->vbl_lock */ 47896f60e37SRussell King void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 47996f60e37SRussell King { 48096f60e37SRussell King if (dcrtc->irq_ena & mask) { 48196f60e37SRussell King dcrtc->irq_ena &= ~mask; 48296f60e37SRussell King writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 48396f60e37SRussell King } 48496f60e37SRussell King } 48596f60e37SRussell King 48696f60e37SRussell King void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 48796f60e37SRussell King { 48896f60e37SRussell King if ((dcrtc->irq_ena & mask) != mask) { 48996f60e37SRussell King dcrtc->irq_ena |= mask; 49096f60e37SRussell King writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 49196f60e37SRussell King if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 49296f60e37SRussell King writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 49396f60e37SRussell King } 49496f60e37SRussell King } 49596f60e37SRussell King 49696f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc) 49796f60e37SRussell King { 49896f60e37SRussell King struct drm_display_mode *adj = &dcrtc->crtc.mode; 49996f60e37SRussell King uint32_t val = 0; 50096f60e37SRussell King 50196f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709) 50296f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 50396f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO) 50496f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 50596f60e37SRussell King 50696f60e37SRussell King /* 50796f60e37SRussell King * In auto mode, set the colorimetry, based upon the HDMI spec. 50896f60e37SRussell King * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use 50996f60e37SRussell King * ITU601. It may be more appropriate to set this depending on 51096f60e37SRussell King * the source - but what if the graphic frame is YUV and the 51196f60e37SRussell King * video frame is RGB? 51296f60e37SRussell King */ 51396f60e37SRussell King if ((adj->hdisplay == 1280 && adj->vdisplay == 720 && 51496f60e37SRussell King !(adj->flags & DRM_MODE_FLAG_INTERLACE)) || 51596f60e37SRussell King (adj->hdisplay == 1920 && adj->vdisplay == 1080)) { 51696f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_AUTO) 51796f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 51896f60e37SRussell King } 51996f60e37SRussell King 52096f60e37SRussell King /* 52196f60e37SRussell King * We assume we're connected to a TV-like device, so the YUV->RGB 52296f60e37SRussell King * conversion should produce a limited range. We should set this 52396f60e37SRussell King * depending on the connectors attached to this CRTC, and what 52496f60e37SRussell King * kind of device they report being connected. 52596f60e37SRussell King */ 52696f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_AUTO) 52796f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 52896f60e37SRussell King 52996f60e37SRussell King return val; 53096f60e37SRussell King } 53196f60e37SRussell King 53296f60e37SRussell King /* The mode_config.mutex will be held for this call */ 53396f60e37SRussell King static int armada_drm_crtc_mode_set(struct drm_crtc *crtc, 53496f60e37SRussell King struct drm_display_mode *mode, struct drm_display_mode *adj, 53596f60e37SRussell King int x, int y, struct drm_framebuffer *old_fb) 53696f60e37SRussell King { 53796f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 53896f60e37SRussell King struct armada_regs regs[17]; 53996f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 54096f60e37SRussell King unsigned long flags; 54196f60e37SRussell King unsigned i; 54296f60e37SRussell King bool interlaced; 54396f60e37SRussell King 544f4510a27SMatt Roper drm_framebuffer_reference(crtc->primary->fb); 54596f60e37SRussell King 54696f60e37SRussell King interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 54796f60e37SRussell King 548f4510a27SMatt Roper i = armada_drm_crtc_calc_fb(dcrtc->crtc.primary->fb, 549f4510a27SMatt Roper x, y, regs, interlaced); 55096f60e37SRussell King 55196f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 55296f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 55396f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 55496f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 55596f60e37SRussell King 55696f60e37SRussell King DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n", 55796f60e37SRussell King adj->crtc_hdisplay, 55896f60e37SRussell King adj->crtc_hsync_start, 55996f60e37SRussell King adj->crtc_hsync_end, 56096f60e37SRussell King adj->crtc_htotal, lm, rm); 56196f60e37SRussell King DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n", 56296f60e37SRussell King adj->crtc_vdisplay, 56396f60e37SRussell King adj->crtc_vsync_start, 56496f60e37SRussell King adj->crtc_vsync_end, 56596f60e37SRussell King adj->crtc_vtotal, tm, bm); 56696f60e37SRussell King 56796f60e37SRussell King /* Wait for pending flips to complete */ 5684b5dda82SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 5694b5dda82SRussell King MAX_SCHEDULE_TIMEOUT); 57096f60e37SRussell King 571178e561fSRussell King drm_crtc_vblank_off(crtc); 57296f60e37SRussell King 57396f60e37SRussell King val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA; 57496f60e37SRussell King if (val != dcrtc->dumb_ctrl) { 57596f60e37SRussell King dcrtc->dumb_ctrl = val; 57696f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL); 57796f60e37SRussell King } 57896f60e37SRussell King 579e0ac5e9bSRussell King /* 580e0ac5e9bSRussell King * If we are blanked, we would have disabled the clock. Re-enable 581e0ac5e9bSRussell King * it so that compute_clock() does the right thing. 582e0ac5e9bSRussell King */ 583e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms)) 584e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 585e0ac5e9bSRussell King 58696f60e37SRussell King /* Now compute the divider for real */ 58742e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 58896f60e37SRussell King 58996f60e37SRussell King /* Ensure graphic fifo is enabled */ 59096f60e37SRussell King armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1); 59196f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 59296f60e37SRussell King 59396f60e37SRussell King if (interlaced ^ dcrtc->interlaced) { 59496f60e37SRussell King if (adj->flags & DRM_MODE_FLAG_INTERLACE) 59596f60e37SRussell King drm_vblank_get(dcrtc->crtc.dev, dcrtc->num); 59696f60e37SRussell King else 59796f60e37SRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 59896f60e37SRussell King dcrtc->interlaced = interlaced; 59996f60e37SRussell King } 60096f60e37SRussell King 60196f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 60296f60e37SRussell King 60396f60e37SRussell King /* Even interlaced/progressive frame */ 60496f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 60596f60e37SRussell King adj->crtc_htotal; 60696f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 60796f60e37SRussell King val = adj->crtc_hsync_start; 608662af0d8SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 60942e62ba7SRussell King dcrtc->variant->spu_adv_reg; 61096f60e37SRussell King 61196f60e37SRussell King if (interlaced) { 61296f60e37SRussell King /* Odd interlaced frame */ 61396f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 61496f60e37SRussell King (1 << 16); 61596f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 61696f60e37SRussell King val = adj->crtc_hsync_start - adj->crtc_htotal / 2; 617662af0d8SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 61842e62ba7SRussell King dcrtc->variant->spu_adv_reg; 61996f60e37SRussell King } else { 62096f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 62196f60e37SRussell King } 62296f60e37SRussell King 62396f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 62496f60e37SRussell King 62596f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 62696f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_GRA_HPXL_VLN); 62796f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_GZM_HPXL_VLN); 62896f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 62996f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 63096f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 63196f60e37SRussell King LCD_SPUT_V_H_TOTAL); 63296f60e37SRussell King 63342e62ba7SRussell King if (dcrtc->variant->has_spu_adv_reg) { 63496f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 63596f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 63696f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 637662af0d8SRussell King } 63896f60e37SRussell King 63996f60e37SRussell King val = CFG_GRA_ENA | CFG_GRA_HSMOOTH; 640f4510a27SMatt Roper val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt); 641f4510a27SMatt Roper val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod); 64296f60e37SRussell King 643f4510a27SMatt Roper if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420) 64496f60e37SRussell King val |= CFG_PALETTE_ENA; 64596f60e37SRussell King 64696f60e37SRussell King if (interlaced) 64796f60e37SRussell King val |= CFG_GRA_FTOGGLE; 64896f60e37SRussell King 64996f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_GRAFORMAT | 65096f60e37SRussell King CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV | 65196f60e37SRussell King CFG_SWAPYU | CFG_YUV2RGB) | 65296f60e37SRussell King CFG_PALETTE_ENA | CFG_GRA_FTOGGLE, 65396f60e37SRussell King LCD_SPU_DMA_CTRL0); 65496f60e37SRussell King 65596f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 65696f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 65796f60e37SRussell King 65896f60e37SRussell King val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc); 65996f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL); 66096f60e37SRussell King armada_reg_queue_end(regs, i); 66196f60e37SRussell King 66296f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 66396f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 66496f60e37SRussell King 66596f60e37SRussell King armada_drm_crtc_update(dcrtc); 66696f60e37SRussell King 667178e561fSRussell King drm_crtc_vblank_on(crtc); 66896f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 66996f60e37SRussell King 67096f60e37SRussell King return 0; 67196f60e37SRussell King } 67296f60e37SRussell King 67396f60e37SRussell King /* The mode_config.mutex will be held for this call */ 67496f60e37SRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, 67596f60e37SRussell King struct drm_framebuffer *old_fb) 67696f60e37SRussell King { 67796f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 67896f60e37SRussell King struct armada_regs regs[4]; 67996f60e37SRussell King unsigned i; 68096f60e37SRussell King 681f4510a27SMatt Roper i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs, 68296f60e37SRussell King dcrtc->interlaced); 68396f60e37SRussell King armada_reg_queue_end(regs, i); 68496f60e37SRussell King 68596f60e37SRussell King /* Wait for pending flips to complete */ 6864b5dda82SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 6874b5dda82SRussell King MAX_SCHEDULE_TIMEOUT); 68896f60e37SRussell King 68996f60e37SRussell King /* Take a reference to the new fb as we're using it */ 690f4510a27SMatt Roper drm_framebuffer_reference(crtc->primary->fb); 69196f60e37SRussell King 69296f60e37SRussell King /* Update the base in the CRTC */ 69396f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 69496f60e37SRussell King 69596f60e37SRussell King /* Drop our previously held reference */ 69696f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 69796f60e37SRussell King 69896f60e37SRussell King return 0; 69996f60e37SRussell King } 70096f60e37SRussell King 70158326803SRussell King void armada_drm_crtc_plane_disable(struct armada_crtc *dcrtc, 70258326803SRussell King struct drm_plane *plane) 70358326803SRussell King { 7049099ea19SRussell King u32 sram_para1, dma_ctrl0_mask; 70558326803SRussell King 70658326803SRussell King /* 70758326803SRussell King * Drop our reference on any framebuffer attached to this plane. 70858326803SRussell King * We don't need to NULL this out as drm_plane_force_disable(), 70958326803SRussell King * and __setplane_internal() will do so for an overlay plane, and 71058326803SRussell King * __drm_helper_disable_unused_functions() will do so for the 71158326803SRussell King * primary plane. 71258326803SRussell King */ 71358326803SRussell King if (plane->fb) 71458326803SRussell King drm_framebuffer_unreference(plane->fb); 71558326803SRussell King 71658326803SRussell King /* Power down the Y/U/V FIFOs */ 71758326803SRussell King sram_para1 = CFG_PDWN16x66 | CFG_PDWN32x66; 71858326803SRussell King 71958326803SRussell King /* Power down most RAMs and FIFOs if this is the primary plane */ 7209099ea19SRussell King if (plane->type == DRM_PLANE_TYPE_PRIMARY) { 72158326803SRussell King sram_para1 |= CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 72258326803SRussell King CFG_PDWN32x32 | CFG_PDWN64x66; 7239099ea19SRussell King dma_ctrl0_mask = CFG_GRA_ENA; 7249099ea19SRussell King } else { 7259099ea19SRussell King dma_ctrl0_mask = CFG_DMA_ENA; 7269099ea19SRussell King } 7279099ea19SRussell King 7289099ea19SRussell King spin_lock_irq(&dcrtc->irq_lock); 7299099ea19SRussell King armada_updatel(0, dma_ctrl0_mask, dcrtc->base + LCD_SPU_DMA_CTRL0); 7309099ea19SRussell King spin_unlock_irq(&dcrtc->irq_lock); 73158326803SRussell King 73258326803SRussell King armada_updatel(sram_para1, 0, dcrtc->base + LCD_SPU_SRAM_PARA1); 73358326803SRussell King } 73458326803SRussell King 73596f60e37SRussell King /* The mode_config.mutex will be held for this call */ 73696f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc) 73796f60e37SRussell King { 73896f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 73996f60e37SRussell King 74096f60e37SRussell King armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); 74158326803SRussell King armada_drm_crtc_plane_disable(dcrtc, crtc->primary); 74296f60e37SRussell King } 74396f60e37SRussell King 74496f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 74596f60e37SRussell King .dpms = armada_drm_crtc_dpms, 74696f60e37SRussell King .prepare = armada_drm_crtc_prepare, 74796f60e37SRussell King .commit = armada_drm_crtc_commit, 74896f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 74996f60e37SRussell King .mode_set = armada_drm_crtc_mode_set, 75096f60e37SRussell King .mode_set_base = armada_drm_crtc_mode_set_base, 75196f60e37SRussell King .disable = armada_drm_crtc_disable, 75296f60e37SRussell King }; 75396f60e37SRussell King 754662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 755662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 756662af0d8SRussell King { 757662af0d8SRussell King uint32_t addr; 758662af0d8SRussell King unsigned y; 759662af0d8SRussell King 760662af0d8SRussell King addr = SRAM_HWC32_RAM1; 761662af0d8SRussell King for (y = 0; y < height; y++) { 762662af0d8SRussell King uint32_t *p = &pix[y * stride]; 763662af0d8SRussell King unsigned x; 764662af0d8SRussell King 765662af0d8SRussell King for (x = 0; x < width; x++, p++) { 766662af0d8SRussell King uint32_t val = *p; 767662af0d8SRussell King 768662af0d8SRussell King val = (val & 0xff00ff00) | 769662af0d8SRussell King (val & 0x000000ff) << 16 | 770662af0d8SRussell King (val & 0x00ff0000) >> 16; 771662af0d8SRussell King 772662af0d8SRussell King writel_relaxed(val, 773662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 774662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 775662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 776c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 777662af0d8SRussell King addr += 1; 778662af0d8SRussell King if ((addr & 0x00ff) == 0) 779662af0d8SRussell King addr += 0xf00; 780662af0d8SRussell King if ((addr & 0x30ff) == 0) 781662af0d8SRussell King addr = SRAM_HWC32_RAM2; 782662af0d8SRussell King } 783662af0d8SRussell King } 784662af0d8SRussell King } 785662af0d8SRussell King 786662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 787662af0d8SRussell King { 788662af0d8SRussell King unsigned addr; 789662af0d8SRussell King 790662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 791662af0d8SRussell King /* write the default value */ 792662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 793662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 794662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 795662af0d8SRussell King } 796662af0d8SRussell King } 797662af0d8SRussell King 798662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 799662af0d8SRussell King { 800662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 801662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 802662af0d8SRussell King uint32_t para1; 803662af0d8SRussell King 804662af0d8SRussell King /* 805662af0d8SRussell King * Calculate the visible width and height of the cursor, 806662af0d8SRussell King * screen position, and the position in the cursor bitmap. 807662af0d8SRussell King */ 808662af0d8SRussell King if (dcrtc->cursor_x < 0) { 809662af0d8SRussell King xoff = -dcrtc->cursor_x; 810662af0d8SRussell King xscr = 0; 811662af0d8SRussell King w -= min(xoff, w); 812662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 813662af0d8SRussell King xoff = 0; 814662af0d8SRussell King xscr = dcrtc->cursor_x; 815662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 816662af0d8SRussell King } else { 817662af0d8SRussell King xoff = 0; 818662af0d8SRussell King xscr = dcrtc->cursor_x; 819662af0d8SRussell King } 820662af0d8SRussell King 821662af0d8SRussell King if (dcrtc->cursor_y < 0) { 822662af0d8SRussell King yoff = -dcrtc->cursor_y; 823662af0d8SRussell King yscr = 0; 824662af0d8SRussell King h -= min(yoff, h); 825662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 826662af0d8SRussell King yoff = 0; 827662af0d8SRussell King yscr = dcrtc->cursor_y; 828662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 829662af0d8SRussell King } else { 830662af0d8SRussell King yoff = 0; 831662af0d8SRussell King yscr = dcrtc->cursor_y; 832662af0d8SRussell King } 833662af0d8SRussell King 834662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 835662af0d8SRussell King s = dcrtc->cursor_w; 836662af0d8SRussell King if (dcrtc->interlaced) { 837662af0d8SRussell King s *= 2; 838662af0d8SRussell King yscr /= 2; 839662af0d8SRussell King h /= 2; 840662af0d8SRussell King } 841662af0d8SRussell King 842662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 843662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 844662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 845662af0d8SRussell King dcrtc->cursor_update = false; 846662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 847662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 848662af0d8SRussell King return 0; 849662af0d8SRussell King } 850662af0d8SRussell King 851662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 852662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 853662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 854662af0d8SRussell King 855662af0d8SRussell King /* 856662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 857662af0d8SRussell King * We must also reload the cursor data as well. 858662af0d8SRussell King */ 859662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 860662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 861662af0d8SRussell King reload = true; 862662af0d8SRussell King } 863662af0d8SRussell King 864662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 865662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 866662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 867662af0d8SRussell King dcrtc->cursor_update = false; 868662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 869662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 870662af0d8SRussell King reload = true; 871662af0d8SRussell King } 872662af0d8SRussell King if (reload) { 873662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 874662af0d8SRussell King uint32_t *pix; 875662af0d8SRussell King /* Set the top-left corner of the cursor image */ 876662af0d8SRussell King pix = obj->addr; 877662af0d8SRussell King pix += yoff * s + xoff; 878662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 879662af0d8SRussell King } 880662af0d8SRussell King 881662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 882662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 883662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 884662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 885662af0d8SRussell King dcrtc->cursor_update = true; 886662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 887662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 888662af0d8SRussell King 889662af0d8SRussell King return 0; 890662af0d8SRussell King } 891662af0d8SRussell King 892662af0d8SRussell King static void cursor_update(void *data) 893662af0d8SRussell King { 894662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 895662af0d8SRussell King } 896662af0d8SRussell King 897662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 898662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 899662af0d8SRussell King { 900662af0d8SRussell King struct drm_device *dev = crtc->dev; 901662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 902662af0d8SRussell King struct armada_gem_object *obj = NULL; 903662af0d8SRussell King int ret; 904662af0d8SRussell King 905662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 90642e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 907662af0d8SRussell King return -ENXIO; 908662af0d8SRussell King 909662af0d8SRussell King if (handle && w > 0 && h > 0) { 910662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 911662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 912662af0d8SRussell King return -ENOMEM; 913662af0d8SRussell King 914662af0d8SRussell King obj = armada_gem_object_lookup(dev, file, handle); 915662af0d8SRussell King if (!obj) 916662af0d8SRussell King return -ENOENT; 917662af0d8SRussell King 918662af0d8SRussell King /* Must be a kernel-mapped object */ 919662af0d8SRussell King if (!obj->addr) { 920662af0d8SRussell King drm_gem_object_unreference_unlocked(&obj->obj); 921662af0d8SRussell King return -EINVAL; 922662af0d8SRussell King } 923662af0d8SRussell King 924662af0d8SRussell King if (obj->obj.size < w * h * 4) { 925662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 926662af0d8SRussell King drm_gem_object_unreference_unlocked(&obj->obj); 927662af0d8SRussell King return -ENOMEM; 928662af0d8SRussell King } 929662af0d8SRussell King } 930662af0d8SRussell King 931662af0d8SRussell King mutex_lock(&dev->struct_mutex); 932662af0d8SRussell King if (dcrtc->cursor_obj) { 933662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 934662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 935662af0d8SRussell King drm_gem_object_unreference(&dcrtc->cursor_obj->obj); 936662af0d8SRussell King } 937662af0d8SRussell King dcrtc->cursor_obj = obj; 938662af0d8SRussell King dcrtc->cursor_w = w; 939662af0d8SRussell King dcrtc->cursor_h = h; 940662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 941662af0d8SRussell King if (obj) { 942662af0d8SRussell King obj->update_data = dcrtc; 943662af0d8SRussell King obj->update = cursor_update; 944662af0d8SRussell King } 945662af0d8SRussell King mutex_unlock(&dev->struct_mutex); 946662af0d8SRussell King 947662af0d8SRussell King return ret; 948662af0d8SRussell King } 949662af0d8SRussell King 950662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 951662af0d8SRussell King { 952662af0d8SRussell King struct drm_device *dev = crtc->dev; 953662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 954662af0d8SRussell King int ret; 955662af0d8SRussell King 956662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 95742e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 958662af0d8SRussell King return -EFAULT; 959662af0d8SRussell King 960662af0d8SRussell King mutex_lock(&dev->struct_mutex); 961662af0d8SRussell King dcrtc->cursor_x = x; 962662af0d8SRussell King dcrtc->cursor_y = y; 963662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 964662af0d8SRussell King mutex_unlock(&dev->struct_mutex); 965662af0d8SRussell King 966662af0d8SRussell King return ret; 967662af0d8SRussell King } 968662af0d8SRussell King 96996f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 97096f60e37SRussell King { 97196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 97296f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 97396f60e37SRussell King 974662af0d8SRussell King if (dcrtc->cursor_obj) 975662af0d8SRussell King drm_gem_object_unreference(&dcrtc->cursor_obj->obj); 976662af0d8SRussell King 97796f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 97896f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 97996f60e37SRussell King 98096f60e37SRussell King if (!IS_ERR(dcrtc->clk)) 98196f60e37SRussell King clk_disable_unprepare(dcrtc->clk); 98296f60e37SRussell King 983e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 984e5d9ddfbSRussell King 9859611cb93SRussell King of_node_put(dcrtc->crtc.port); 9869611cb93SRussell King 98796f60e37SRussell King kfree(dcrtc); 98896f60e37SRussell King } 98996f60e37SRussell King 99096f60e37SRussell King /* 99196f60e37SRussell King * The mode_config lock is held here, to prevent races between this 99296f60e37SRussell King * and a mode_set. 99396f60e37SRussell King */ 99496f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc, 9955e4e3ba9SDave Airlie struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags) 99696f60e37SRussell King { 99796f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 99896f60e37SRussell King struct armada_frame_work *work; 99996f60e37SRussell King unsigned i; 100096f60e37SRussell King int ret; 100196f60e37SRussell King 100296f60e37SRussell King /* We don't support changing the pixel format */ 1003f4510a27SMatt Roper if (fb->pixel_format != crtc->primary->fb->pixel_format) 100496f60e37SRussell King return -EINVAL; 100596f60e37SRussell King 100696f60e37SRussell King work = kmalloc(sizeof(*work), GFP_KERNEL); 100796f60e37SRussell King if (!work) 100896f60e37SRussell King return -ENOMEM; 100996f60e37SRussell King 10104b5dda82SRussell King work->work.fn = armada_drm_crtc_complete_frame_work; 101196f60e37SRussell King work->event = event; 1012f4510a27SMatt Roper work->old_fb = dcrtc->crtc.primary->fb; 101396f60e37SRussell King 101496f60e37SRussell King i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs, 101596f60e37SRussell King dcrtc->interlaced); 101696f60e37SRussell King armada_reg_queue_end(work->regs, i); 101796f60e37SRussell King 101896f60e37SRussell King /* 1019c5488307SRussell King * Ensure that we hold a reference on the new framebuffer. 1020c5488307SRussell King * This has to match the behaviour in mode_set. 102196f60e37SRussell King */ 1022c5488307SRussell King drm_framebuffer_reference(fb); 102396f60e37SRussell King 102496f60e37SRussell King ret = armada_drm_crtc_queue_frame_work(dcrtc, work); 102596f60e37SRussell King if (ret) { 1026c5488307SRussell King /* Undo our reference above */ 1027c5488307SRussell King drm_framebuffer_unreference(fb); 102896f60e37SRussell King kfree(work); 102996f60e37SRussell King return ret; 103096f60e37SRussell King } 103196f60e37SRussell King 103296f60e37SRussell King /* 103396f60e37SRussell King * Don't take a reference on the new framebuffer; 103496f60e37SRussell King * drm_mode_page_flip_ioctl() has already grabbed a reference and 103596f60e37SRussell King * will _not_ drop that reference on successful return from this 103696f60e37SRussell King * function. Simply mark this new framebuffer as the current one. 103796f60e37SRussell King */ 1038f4510a27SMatt Roper dcrtc->crtc.primary->fb = fb; 103996f60e37SRussell King 104096f60e37SRussell King /* 104196f60e37SRussell King * Finally, if the display is blanked, we won't receive an 104296f60e37SRussell King * interrupt, so complete it now. 104396f60e37SRussell King */ 10444b5dda82SRussell King if (dpms_blanked(dcrtc->dpms)) 10454b5dda82SRussell King armada_drm_plane_work_run(dcrtc, drm_to_armada_plane(dcrtc->crtc.primary)); 104696f60e37SRussell King 104796f60e37SRussell King return 0; 104896f60e37SRussell King } 104996f60e37SRussell King 105096f60e37SRussell King static int 105196f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc, 105296f60e37SRussell King struct drm_property *property, uint64_t val) 105396f60e37SRussell King { 105496f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 105596f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 105696f60e37SRussell King bool update_csc = false; 105796f60e37SRussell King 105896f60e37SRussell King if (property == priv->csc_yuv_prop) { 105996f60e37SRussell King dcrtc->csc_yuv_mode = val; 106096f60e37SRussell King update_csc = true; 106196f60e37SRussell King } else if (property == priv->csc_rgb_prop) { 106296f60e37SRussell King dcrtc->csc_rgb_mode = val; 106396f60e37SRussell King update_csc = true; 106496f60e37SRussell King } 106596f60e37SRussell King 106696f60e37SRussell King if (update_csc) { 106796f60e37SRussell King uint32_t val; 106896f60e37SRussell King 106996f60e37SRussell King val = dcrtc->spu_iopad_ctrl | 107096f60e37SRussell King armada_drm_crtc_calculate_csc(dcrtc); 107196f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL); 107296f60e37SRussell King } 107396f60e37SRussell King 107496f60e37SRussell King return 0; 107596f60e37SRussell King } 107696f60e37SRussell King 107796f60e37SRussell King static struct drm_crtc_funcs armada_crtc_funcs = { 1078662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 1079662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 108096f60e37SRussell King .destroy = armada_drm_crtc_destroy, 108196f60e37SRussell King .set_config = drm_crtc_helper_set_config, 108296f60e37SRussell King .page_flip = armada_drm_crtc_page_flip, 108396f60e37SRussell King .set_property = armada_drm_crtc_set_property, 108496f60e37SRussell King }; 108596f60e37SRussell King 1086de32301bSRussell King static const struct drm_plane_funcs armada_primary_plane_funcs = { 1087de32301bSRussell King .update_plane = drm_primary_helper_update, 1088de32301bSRussell King .disable_plane = drm_primary_helper_disable, 1089de32301bSRussell King .destroy = drm_primary_helper_destroy, 1090de32301bSRussell King }; 1091de32301bSRussell King 10925740d27fSRussell King int armada_drm_plane_init(struct armada_plane *plane) 10935740d27fSRussell King { 10945740d27fSRussell King init_waitqueue_head(&plane->frame_wait); 10955740d27fSRussell King 10965740d27fSRussell King return 0; 10975740d27fSRussell King } 10985740d27fSRussell King 109996f60e37SRussell King static struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = { 110096f60e37SRussell King { CSC_AUTO, "Auto" }, 110196f60e37SRussell King { CSC_YUV_CCIR601, "CCIR601" }, 110296f60e37SRussell King { CSC_YUV_CCIR709, "CCIR709" }, 110396f60e37SRussell King }; 110496f60e37SRussell King 110596f60e37SRussell King static struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = { 110696f60e37SRussell King { CSC_AUTO, "Auto" }, 110796f60e37SRussell King { CSC_RGB_COMPUTER, "Computer system" }, 110896f60e37SRussell King { CSC_RGB_STUDIO, "Studio" }, 110996f60e37SRussell King }; 111096f60e37SRussell King 111196f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev) 111296f60e37SRussell King { 111396f60e37SRussell King struct armada_private *priv = dev->dev_private; 111496f60e37SRussell King 111596f60e37SRussell King if (priv->csc_yuv_prop) 111696f60e37SRussell King return 0; 111796f60e37SRussell King 111896f60e37SRussell King priv->csc_yuv_prop = drm_property_create_enum(dev, 0, 111996f60e37SRussell King "CSC_YUV", armada_drm_csc_yuv_enum_list, 112096f60e37SRussell King ARRAY_SIZE(armada_drm_csc_yuv_enum_list)); 112196f60e37SRussell King priv->csc_rgb_prop = drm_property_create_enum(dev, 0, 112296f60e37SRussell King "CSC_RGB", armada_drm_csc_rgb_enum_list, 112396f60e37SRussell King ARRAY_SIZE(armada_drm_csc_rgb_enum_list)); 112496f60e37SRussell King 112596f60e37SRussell King if (!priv->csc_yuv_prop || !priv->csc_rgb_prop) 112696f60e37SRussell King return -ENOMEM; 112796f60e37SRussell King 112896f60e37SRussell King return 0; 112996f60e37SRussell King } 113096f60e37SRussell King 11310fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 11329611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 11339611cb93SRussell King struct device_node *port) 113496f60e37SRussell King { 1135d8c96083SRussell King struct armada_private *priv = drm->dev_private; 113696f60e37SRussell King struct armada_crtc *dcrtc; 1137de32301bSRussell King struct armada_plane *primary; 113896f60e37SRussell King void __iomem *base; 113996f60e37SRussell King int ret; 114096f60e37SRussell King 1141d8c96083SRussell King ret = armada_drm_crtc_create_properties(drm); 114296f60e37SRussell King if (ret) 114396f60e37SRussell King return ret; 114496f60e37SRussell King 1145a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 1146c9d53c0fSJingoo Han if (IS_ERR(base)) 1147c9d53c0fSJingoo Han return PTR_ERR(base); 114896f60e37SRussell King 114996f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 115096f60e37SRussell King if (!dcrtc) { 115196f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 115296f60e37SRussell King return -ENOMEM; 115396f60e37SRussell King } 115496f60e37SRussell King 1155d8c96083SRussell King if (dev != drm->dev) 1156d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 1157d8c96083SRussell King 115842e62ba7SRussell King dcrtc->variant = variant; 115996f60e37SRussell King dcrtc->base = base; 1160d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 116196f60e37SRussell King dcrtc->clk = ERR_PTR(-EINVAL); 116296f60e37SRussell King dcrtc->csc_yuv_mode = CSC_AUTO; 116396f60e37SRussell King dcrtc->csc_rgb_mode = CSC_AUTO; 116496f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 116596f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 116696f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 116796f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 116896f60e37SRussell King 116996f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 117096f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 117196f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 117296f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 117396f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 117496f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 117596f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 117696f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 117796f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 117896f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 117996f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_GRA_OVSA_HPXL_VLN); 1180e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 1181e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 118296f60e37SRussell King 1183e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 1184e5d9ddfbSRussell King dcrtc); 1185e5d9ddfbSRussell King if (ret < 0) { 1186e5d9ddfbSRussell King kfree(dcrtc); 1187e5d9ddfbSRussell King return ret; 1188e5d9ddfbSRussell King } 118996f60e37SRussell King 119042e62ba7SRussell King if (dcrtc->variant->init) { 1191d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 119296f60e37SRussell King if (ret) { 119396f60e37SRussell King kfree(dcrtc); 119496f60e37SRussell King return ret; 119596f60e37SRussell King } 119696f60e37SRussell King } 119796f60e37SRussell King 119896f60e37SRussell King /* Ensure AXI pipeline is enabled */ 119996f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 120096f60e37SRussell King 120196f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 120296f60e37SRussell King 12039611cb93SRussell King dcrtc->crtc.port = port; 12041c914cecSRussell King 1205de32301bSRussell King primary = kzalloc(sizeof(*primary), GFP_KERNEL); 12061c914cecSRussell King if (!primary) 12071c914cecSRussell King return -ENOMEM; 12081c914cecSRussell King 12095740d27fSRussell King ret = armada_drm_plane_init(primary); 12105740d27fSRussell King if (ret) { 12115740d27fSRussell King kfree(primary); 12125740d27fSRussell King return ret; 12135740d27fSRussell King } 12145740d27fSRussell King 1215de32301bSRussell King ret = drm_universal_plane_init(drm, &primary->base, 0, 1216de32301bSRussell King &armada_primary_plane_funcs, 1217de32301bSRussell King armada_primary_formats, 1218de32301bSRussell King ARRAY_SIZE(armada_primary_formats), 1219*b0b3b795SVille Syrjälä DRM_PLANE_TYPE_PRIMARY, NULL); 1220de32301bSRussell King if (ret) { 1221de32301bSRussell King kfree(primary); 1222de32301bSRussell King return ret; 1223de32301bSRussell King } 1224de32301bSRussell King 1225de32301bSRussell King ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL, 1226f9882876SVille Syrjälä &armada_crtc_funcs, NULL); 12271c914cecSRussell King if (ret) 12281c914cecSRussell King goto err_crtc_init; 12291c914cecSRussell King 123096f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 123196f60e37SRussell King 123296f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop, 123396f60e37SRussell King dcrtc->csc_yuv_mode); 123496f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop, 123596f60e37SRussell King dcrtc->csc_rgb_mode); 123696f60e37SRussell King 1237d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 12381c914cecSRussell King 12391c914cecSRussell King err_crtc_init: 1240de32301bSRussell King primary->base.funcs->destroy(&primary->base); 12411c914cecSRussell King return ret; 124296f60e37SRussell King } 1243d8c96083SRussell King 1244d8c96083SRussell King static int 1245d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 1246d8c96083SRussell King { 1247d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 1248d8c96083SRussell King struct drm_device *drm = data; 1249d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1250d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 1251d8c96083SRussell King const struct armada_variant *variant; 12529611cb93SRussell King struct device_node *port = NULL; 1253d8c96083SRussell King 1254d8c96083SRussell King if (irq < 0) 1255d8c96083SRussell King return irq; 1256d8c96083SRussell King 1257d8c96083SRussell King if (!dev->of_node) { 1258d8c96083SRussell King const struct platform_device_id *id; 1259d8c96083SRussell King 1260d8c96083SRussell King id = platform_get_device_id(pdev); 1261d8c96083SRussell King if (!id) 1262d8c96083SRussell King return -ENXIO; 1263d8c96083SRussell King 1264d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 1265d8c96083SRussell King } else { 1266d8c96083SRussell King const struct of_device_id *match; 12679611cb93SRussell King struct device_node *np, *parent = dev->of_node; 1268d8c96083SRussell King 1269d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 1270d8c96083SRussell King if (!match) 1271d8c96083SRussell King return -ENXIO; 1272d8c96083SRussell King 12739611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 12749611cb93SRussell King if (np) 12759611cb93SRussell King parent = np; 12769611cb93SRussell King port = of_get_child_by_name(parent, "port"); 12779611cb93SRussell King of_node_put(np); 12789611cb93SRussell King if (!port) { 12799611cb93SRussell King dev_err(dev, "no port node found in %s\n", 12809611cb93SRussell King parent->full_name); 12819611cb93SRussell King return -ENXIO; 12829611cb93SRussell King } 12839611cb93SRussell King 1284d8c96083SRussell King variant = match->data; 1285d8c96083SRussell King } 1286d8c96083SRussell King 12879611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1288d8c96083SRussell King } 1289d8c96083SRussell King 1290d8c96083SRussell King static void 1291d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1292d8c96083SRussell King { 1293d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1294d8c96083SRussell King 1295d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 1296d8c96083SRussell King } 1297d8c96083SRussell King 1298d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 1299d8c96083SRussell King .bind = armada_lcd_bind, 1300d8c96083SRussell King .unbind = armada_lcd_unbind, 1301d8c96083SRussell King }; 1302d8c96083SRussell King 1303d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 1304d8c96083SRussell King { 1305d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 1306d8c96083SRussell King } 1307d8c96083SRussell King 1308d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 1309d8c96083SRussell King { 1310d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 1311d8c96083SRussell King return 0; 1312d8c96083SRussell King } 1313d8c96083SRussell King 1314d8c96083SRussell King static struct of_device_id armada_lcd_of_match[] = { 1315d8c96083SRussell King { 1316d8c96083SRussell King .compatible = "marvell,dove-lcd", 1317d8c96083SRussell King .data = &armada510_ops, 1318d8c96083SRussell King }, 1319d8c96083SRussell King {} 1320d8c96083SRussell King }; 1321d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1322d8c96083SRussell King 1323d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 1324d8c96083SRussell King { 1325d8c96083SRussell King .name = "armada-lcd", 1326d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1327d8c96083SRussell King }, { 1328d8c96083SRussell King .name = "armada-510-lcd", 1329d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1330d8c96083SRussell King }, 1331d8c96083SRussell King { }, 1332d8c96083SRussell King }; 1333d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1334d8c96083SRussell King 1335d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 1336d8c96083SRussell King .probe = armada_lcd_probe, 1337d8c96083SRussell King .remove = armada_lcd_remove, 1338d8c96083SRussell King .driver = { 1339d8c96083SRussell King .name = "armada-lcd", 1340d8c96083SRussell King .owner = THIS_MODULE, 1341d8c96083SRussell King .of_match_table = armada_lcd_of_match, 1342d8c96083SRussell King }, 1343d8c96083SRussell King .id_table = armada_lcd_platform_ids, 1344d8c96083SRussell King }; 1345