xref: /openbmc/linux/drivers/gpu/drm/armada/armada_crtc.c (revision 9099ea19ca8ad21ab7f2a7abc06e270adeb8b02f)
196f60e37SRussell King /*
296f60e37SRussell King  * Copyright (C) 2012 Russell King
396f60e37SRussell King  *  Rewritten from the dovefb driver, and Armada510 manuals.
496f60e37SRussell King  *
596f60e37SRussell King  * This program is free software; you can redistribute it and/or modify
696f60e37SRussell King  * it under the terms of the GNU General Public License version 2 as
796f60e37SRussell King  * published by the Free Software Foundation.
896f60e37SRussell King  */
996f60e37SRussell King #include <linux/clk.h>
10d8c96083SRussell King #include <linux/component.h>
11d8c96083SRussell King #include <linux/of_device.h>
12d8c96083SRussell King #include <linux/platform_device.h>
1396f60e37SRussell King #include <drm/drmP.h>
1496f60e37SRussell King #include <drm/drm_crtc_helper.h>
153cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h>
1696f60e37SRussell King #include "armada_crtc.h"
1796f60e37SRussell King #include "armada_drm.h"
1896f60e37SRussell King #include "armada_fb.h"
1996f60e37SRussell King #include "armada_gem.h"
2096f60e37SRussell King #include "armada_hw.h"
2196f60e37SRussell King 
2296f60e37SRussell King struct armada_frame_work {
2396f60e37SRussell King 	struct drm_pending_vblank_event *event;
2496f60e37SRussell King 	struct armada_regs regs[4];
2596f60e37SRussell King 	struct drm_framebuffer *old_fb;
2696f60e37SRussell King };
2796f60e37SRussell King 
2896f60e37SRussell King enum csc_mode {
2996f60e37SRussell King 	CSC_AUTO = 0,
3096f60e37SRussell King 	CSC_YUV_CCIR601 = 1,
3196f60e37SRussell King 	CSC_YUV_CCIR709 = 2,
3296f60e37SRussell King 	CSC_RGB_COMPUTER = 1,
3396f60e37SRussell King 	CSC_RGB_STUDIO = 2,
3496f60e37SRussell King };
3596f60e37SRussell King 
361c914cecSRussell King static const uint32_t armada_primary_formats[] = {
371c914cecSRussell King 	DRM_FORMAT_UYVY,
381c914cecSRussell King 	DRM_FORMAT_YUYV,
391c914cecSRussell King 	DRM_FORMAT_VYUY,
401c914cecSRussell King 	DRM_FORMAT_YVYU,
411c914cecSRussell King 	DRM_FORMAT_ARGB8888,
421c914cecSRussell King 	DRM_FORMAT_ABGR8888,
431c914cecSRussell King 	DRM_FORMAT_XRGB8888,
441c914cecSRussell King 	DRM_FORMAT_XBGR8888,
451c914cecSRussell King 	DRM_FORMAT_RGB888,
461c914cecSRussell King 	DRM_FORMAT_BGR888,
471c914cecSRussell King 	DRM_FORMAT_ARGB1555,
481c914cecSRussell King 	DRM_FORMAT_ABGR1555,
491c914cecSRussell King 	DRM_FORMAT_RGB565,
501c914cecSRussell King 	DRM_FORMAT_BGR565,
511c914cecSRussell King };
521c914cecSRussell King 
5396f60e37SRussell King /*
5496f60e37SRussell King  * A note about interlacing.  Let's consider HDMI 1920x1080i.
5596f60e37SRussell King  * The timing parameters we have from X are:
5696f60e37SRussell King  *  Hact HsyA HsyI Htot  Vact VsyA VsyI Vtot
5796f60e37SRussell King  *  1920 2448 2492 2640  1080 1084 1094 1125
5896f60e37SRussell King  * Which get translated to:
5996f60e37SRussell King  *  Hact HsyA HsyI Htot  Vact VsyA VsyI Vtot
6096f60e37SRussell King  *  1920 2448 2492 2640   540  542  547  562
6196f60e37SRussell King  *
6296f60e37SRussell King  * This is how it is defined by CEA-861-D - line and pixel numbers are
6396f60e37SRussell King  * referenced to the rising edge of VSYNC and HSYNC.  Total clocks per
6496f60e37SRussell King  * line: 2640.  The odd frame, the first active line is at line 21, and
6596f60e37SRussell King  * the even frame, the first active line is 584.
6696f60e37SRussell King  *
6796f60e37SRussell King  * LN:    560     561     562     563             567     568    569
6896f60e37SRussell King  * DE:    ~~~|____________________________//__________________________
6996f60e37SRussell King  * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
7096f60e37SRussell King  * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________
7196f60e37SRussell King  *  22 blanking lines.  VSYNC at 1320 (referenced to the HSYNC rising edge).
7296f60e37SRussell King  *
7396f60e37SRussell King  * LN:    1123   1124    1125      1               5       6      7
7496f60e37SRussell King  * DE:    ~~~|____________________________//__________________________
7596f60e37SRussell King  * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
7696f60e37SRussell King  * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________
7796f60e37SRussell King  *  23 blanking lines
7896f60e37SRussell King  *
7996f60e37SRussell King  * The Armada LCD Controller line and pixel numbers are, like X timings,
8096f60e37SRussell King  * referenced to the top left of the active frame.
8196f60e37SRussell King  *
8296f60e37SRussell King  * So, translating these to our LCD controller:
8396f60e37SRussell King  *  Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128.
8496f60e37SRussell King  *  Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448.
8596f60e37SRussell King  * Note: Vsync front porch remains constant!
8696f60e37SRussell King  *
8796f60e37SRussell King  * if (odd_frame) {
8896f60e37SRussell King  *   vtotal = mode->crtc_vtotal + 1;
8996f60e37SRussell King  *   vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1;
9096f60e37SRussell King  *   vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2
9196f60e37SRussell King  * } else {
9296f60e37SRussell King  *   vtotal = mode->crtc_vtotal;
9396f60e37SRussell King  *   vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay;
9496f60e37SRussell King  *   vhorizpos = mode->crtc_hsync_start;
9596f60e37SRussell King  * }
9696f60e37SRussell King  * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end;
9796f60e37SRussell King  *
9896f60e37SRussell King  * So, we need to reprogram these registers on each vsync event:
9996f60e37SRussell King  *  LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL
10096f60e37SRussell King  *
10196f60e37SRussell King  * Note: we do not use the frame done interrupts because these appear
10296f60e37SRussell King  * to happen too early, and lead to jitter on the display (presumably
10396f60e37SRussell King  * they occur at the end of the last active line, before the vsync back
10496f60e37SRussell King  * porch, which we're reprogramming.)
10596f60e37SRussell King  */
10696f60e37SRussell King 
10796f60e37SRussell King void
10896f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs)
10996f60e37SRussell King {
11096f60e37SRussell King 	while (regs->offset != ~0) {
11196f60e37SRussell King 		void __iomem *reg = dcrtc->base + regs->offset;
11296f60e37SRussell King 		uint32_t val;
11396f60e37SRussell King 
11496f60e37SRussell King 		val = regs->mask;
11596f60e37SRussell King 		if (val != 0)
11696f60e37SRussell King 			val &= readl_relaxed(reg);
11796f60e37SRussell King 		writel_relaxed(val | regs->val, reg);
11896f60e37SRussell King 		++regs;
11996f60e37SRussell King 	}
12096f60e37SRussell King }
12196f60e37SRussell King 
12296f60e37SRussell King #define dpms_blanked(dpms)	((dpms) != DRM_MODE_DPMS_ON)
12396f60e37SRussell King 
12496f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc)
12596f60e37SRussell King {
12696f60e37SRussell King 	uint32_t dumb_ctrl;
12796f60e37SRussell King 
12896f60e37SRussell King 	dumb_ctrl = dcrtc->cfg_dumb_ctrl;
12996f60e37SRussell King 
13096f60e37SRussell King 	if (!dpms_blanked(dcrtc->dpms))
13196f60e37SRussell King 		dumb_ctrl |= CFG_DUMB_ENA;
13296f60e37SRussell King 
13396f60e37SRussell King 	/*
13496f60e37SRussell King 	 * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might
13596f60e37SRussell King 	 * be using SPI or GPIO.  If we set this to DUMB_BLANK, we will
13696f60e37SRussell King 	 * force LCD_D[23:0] to output blank color, overriding the GPIO or
13796f60e37SRussell King 	 * SPI usage.  So leave it as-is unless in DUMB24_RGB888_0 mode.
13896f60e37SRussell King 	 */
13996f60e37SRussell King 	if (dpms_blanked(dcrtc->dpms) &&
14096f60e37SRussell King 	    (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) {
14196f60e37SRussell King 		dumb_ctrl &= ~DUMB_MASK;
14296f60e37SRussell King 		dumb_ctrl |= DUMB_BLANK;
14396f60e37SRussell King 	}
14496f60e37SRussell King 
14596f60e37SRussell King 	/*
14696f60e37SRussell King 	 * The documentation doesn't indicate what the normal state of
14796f60e37SRussell King 	 * the sync signals are.  Sebastian Hesselbart kindly probed
14896f60e37SRussell King 	 * these signals on his board to determine their state.
14996f60e37SRussell King 	 *
15096f60e37SRussell King 	 * The non-inverted state of the sync signals is active high.
15196f60e37SRussell King 	 * Setting these bits makes the appropriate signal active low.
15296f60e37SRussell King 	 */
15396f60e37SRussell King 	if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC)
15496f60e37SRussell King 		dumb_ctrl |= CFG_INV_CSYNC;
15596f60e37SRussell King 	if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC)
15696f60e37SRussell King 		dumb_ctrl |= CFG_INV_HSYNC;
15796f60e37SRussell King 	if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC)
15896f60e37SRussell King 		dumb_ctrl |= CFG_INV_VSYNC;
15996f60e37SRussell King 
16096f60e37SRussell King 	if (dcrtc->dumb_ctrl != dumb_ctrl) {
16196f60e37SRussell King 		dcrtc->dumb_ctrl = dumb_ctrl;
16296f60e37SRussell King 		writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL);
16396f60e37SRussell King 	}
16496f60e37SRussell King }
16596f60e37SRussell King 
16696f60e37SRussell King static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb,
16796f60e37SRussell King 	int x, int y, struct armada_regs *regs, bool interlaced)
16896f60e37SRussell King {
16996f60e37SRussell King 	struct armada_gem_object *obj = drm_fb_obj(fb);
17096f60e37SRussell King 	unsigned pitch = fb->pitches[0];
17196f60e37SRussell King 	unsigned offset = y * pitch + x * fb->bits_per_pixel / 8;
17296f60e37SRussell King 	uint32_t addr_odd, addr_even;
17396f60e37SRussell King 	unsigned i = 0;
17496f60e37SRussell King 
17596f60e37SRussell King 	DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n",
17696f60e37SRussell King 		pitch, x, y, fb->bits_per_pixel);
17796f60e37SRussell King 
17896f60e37SRussell King 	addr_odd = addr_even = obj->dev_addr + offset;
17996f60e37SRussell King 
18096f60e37SRussell King 	if (interlaced) {
18196f60e37SRussell King 		addr_even += pitch;
18296f60e37SRussell King 		pitch *= 2;
18396f60e37SRussell King 	}
18496f60e37SRussell King 
18596f60e37SRussell King 	/* write offset, base, and pitch */
18696f60e37SRussell King 	armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0);
18796f60e37SRussell King 	armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1);
18896f60e37SRussell King 	armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH);
18996f60e37SRussell King 
19096f60e37SRussell King 	return i;
19196f60e37SRussell King }
19296f60e37SRussell King 
1937c8f7e1aSRussell King void armada_drm_vbl_event_add(struct armada_crtc *dcrtc,
1947c8f7e1aSRussell King 	struct armada_vbl_event *evt)
1957c8f7e1aSRussell King {
1967c8f7e1aSRussell King 	unsigned long flags;
1977c8f7e1aSRussell King 	bool not_on_list;
1987c8f7e1aSRussell King 
1997c8f7e1aSRussell King 	WARN_ON(drm_vblank_get(dcrtc->crtc.dev, dcrtc->num));
2007c8f7e1aSRussell King 
2017c8f7e1aSRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
2027c8f7e1aSRussell King 	not_on_list = list_empty(&evt->node);
2037c8f7e1aSRussell King 	if (not_on_list)
2047c8f7e1aSRussell King 		list_add_tail(&evt->node, &dcrtc->vbl_list);
2057c8f7e1aSRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
2067c8f7e1aSRussell King 
2077c8f7e1aSRussell King 	if (!not_on_list)
2087c8f7e1aSRussell King 		drm_vblank_put(dcrtc->crtc.dev, dcrtc->num);
2097c8f7e1aSRussell King }
2107c8f7e1aSRussell King 
2117c8f7e1aSRussell King void armada_drm_vbl_event_remove(struct armada_crtc *dcrtc,
2127c8f7e1aSRussell King 	struct armada_vbl_event *evt)
2137c8f7e1aSRussell King {
2147c8f7e1aSRussell King 	if (!list_empty(&evt->node)) {
2157c8f7e1aSRussell King 		list_del_init(&evt->node);
2167c8f7e1aSRussell King 		drm_vblank_put(dcrtc->crtc.dev, dcrtc->num);
2177c8f7e1aSRussell King 	}
2187c8f7e1aSRussell King }
2197c8f7e1aSRussell King 
2207c8f7e1aSRussell King static void armada_drm_vbl_event_run(struct armada_crtc *dcrtc)
2217c8f7e1aSRussell King {
2227c8f7e1aSRussell King 	struct armada_vbl_event *e, *n;
2237c8f7e1aSRussell King 
2247c8f7e1aSRussell King 	list_for_each_entry_safe(e, n, &dcrtc->vbl_list, node) {
2257c8f7e1aSRussell King 		list_del_init(&e->node);
2267c8f7e1aSRussell King 		drm_vblank_put(dcrtc->crtc.dev, dcrtc->num);
2277c8f7e1aSRussell King 		e->fn(dcrtc, e->data);
2287c8f7e1aSRussell King 	}
2297c8f7e1aSRussell King }
2307c8f7e1aSRussell King 
23196f60e37SRussell King static int armada_drm_crtc_queue_frame_work(struct armada_crtc *dcrtc,
23296f60e37SRussell King 	struct armada_frame_work *work)
23396f60e37SRussell King {
23496f60e37SRussell King 	struct drm_device *dev = dcrtc->crtc.dev;
23596f60e37SRussell King 	int ret;
23696f60e37SRussell King 
23796f60e37SRussell King 	ret = drm_vblank_get(dev, dcrtc->num);
23896f60e37SRussell King 	if (ret) {
23996f60e37SRussell King 		DRM_ERROR("failed to acquire vblank counter\n");
24096f60e37SRussell King 		return ret;
24196f60e37SRussell King 	}
24296f60e37SRussell King 
243709ffd82SRussell King 	if (cmpxchg(&dcrtc->frame_work, NULL, work)) {
24496f60e37SRussell King 		drm_vblank_put(dev, dcrtc->num);
245709ffd82SRussell King 		ret = -EBUSY;
246709ffd82SRussell King 	}
24796f60e37SRussell King 
24896f60e37SRussell King 	return ret;
24996f60e37SRussell King }
25096f60e37SRussell King 
251709ffd82SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc,
252709ffd82SRussell King 	struct armada_frame_work *work)
25396f60e37SRussell King {
25496f60e37SRussell King 	struct drm_device *dev = dcrtc->crtc.dev;
255709ffd82SRussell King 	unsigned long flags;
25696f60e37SRussell King 
257709ffd82SRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
25896f60e37SRussell King 	armada_drm_crtc_update_regs(dcrtc, work->regs);
259709ffd82SRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
26096f60e37SRussell King 
261709ffd82SRussell King 	if (work->event) {
262709ffd82SRussell King 		spin_lock_irqsave(&dev->event_lock, flags);
26396f60e37SRussell King 		drm_send_vblank_event(dev, dcrtc->num, work->event);
264709ffd82SRussell King 		spin_unlock_irqrestore(&dev->event_lock, flags);
265709ffd82SRussell King 	}
26696f60e37SRussell King 
26796f60e37SRussell King 	drm_vblank_put(dev, dcrtc->num);
26896f60e37SRussell King 
26996f60e37SRussell King 	/* Finally, queue the process-half of the cleanup. */
27096f60e37SRussell King 	__armada_drm_queue_unref_work(dcrtc->crtc.dev, work->old_fb);
27196f60e37SRussell King 	kfree(work);
27296f60e37SRussell King }
27396f60e37SRussell King 
27496f60e37SRussell King static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc,
27596f60e37SRussell King 	struct drm_framebuffer *fb, bool force)
27696f60e37SRussell King {
27796f60e37SRussell King 	struct armada_frame_work *work;
27896f60e37SRussell King 
27996f60e37SRussell King 	if (!fb)
28096f60e37SRussell King 		return;
28196f60e37SRussell King 
28296f60e37SRussell King 	if (force) {
28396f60e37SRussell King 		/* Display is disabled, so just drop the old fb */
28496f60e37SRussell King 		drm_framebuffer_unreference(fb);
28596f60e37SRussell King 		return;
28696f60e37SRussell King 	}
28796f60e37SRussell King 
28896f60e37SRussell King 	work = kmalloc(sizeof(*work), GFP_KERNEL);
28996f60e37SRussell King 	if (work) {
29096f60e37SRussell King 		int i = 0;
29196f60e37SRussell King 		work->event = NULL;
29296f60e37SRussell King 		work->old_fb = fb;
29396f60e37SRussell King 		armada_reg_queue_end(work->regs, i);
29496f60e37SRussell King 
29596f60e37SRussell King 		if (armada_drm_crtc_queue_frame_work(dcrtc, work) == 0)
29696f60e37SRussell King 			return;
29796f60e37SRussell King 
29896f60e37SRussell King 		kfree(work);
29996f60e37SRussell King 	}
30096f60e37SRussell King 
30196f60e37SRussell King 	/*
30296f60e37SRussell King 	 * Oops - just drop the reference immediately and hope for
30396f60e37SRussell King 	 * the best.  The worst that will happen is the buffer gets
30496f60e37SRussell King 	 * reused before it has finished being displayed.
30596f60e37SRussell King 	 */
30696f60e37SRussell King 	drm_framebuffer_unreference(fb);
30796f60e37SRussell King }
30896f60e37SRussell King 
30996f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc)
31096f60e37SRussell King {
311709ffd82SRussell King 	struct armada_frame_work *work;
31296f60e37SRussell King 
31396f60e37SRussell King 	/*
31496f60e37SRussell King 	 * Tell the DRM core that vblank IRQs aren't going to happen for
31596f60e37SRussell King 	 * a while.  This cleans up any pending vblank events for us.
31696f60e37SRussell King 	 */
317178e561fSRussell King 	drm_crtc_vblank_off(&dcrtc->crtc);
31896f60e37SRussell King 
31996f60e37SRussell King 	/* Handle any pending flip event. */
320709ffd82SRussell King 	work = xchg(&dcrtc->frame_work, NULL);
321709ffd82SRussell King 	if (work)
322709ffd82SRussell King 		armada_drm_crtc_complete_frame_work(dcrtc, work);
32396f60e37SRussell King }
32496f60e37SRussell King 
32596f60e37SRussell King void armada_drm_crtc_gamma_set(struct drm_crtc *crtc, u16 r, u16 g, u16 b,
32696f60e37SRussell King 	int idx)
32796f60e37SRussell King {
32896f60e37SRussell King }
32996f60e37SRussell King 
33096f60e37SRussell King void armada_drm_crtc_gamma_get(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
33196f60e37SRussell King 	int idx)
33296f60e37SRussell King {
33396f60e37SRussell King }
33496f60e37SRussell King 
33596f60e37SRussell King /* The mode_config.mutex will be held for this call */
33696f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms)
33796f60e37SRussell King {
33896f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
33996f60e37SRussell King 
34096f60e37SRussell King 	if (dcrtc->dpms != dpms) {
34196f60e37SRussell King 		dcrtc->dpms = dpms;
342e0ac5e9bSRussell King 		if (!IS_ERR(dcrtc->clk) && !dpms_blanked(dpms))
343e0ac5e9bSRussell King 			WARN_ON(clk_prepare_enable(dcrtc->clk));
34496f60e37SRussell King 		armada_drm_crtc_update(dcrtc);
345e0ac5e9bSRussell King 		if (!IS_ERR(dcrtc->clk) && dpms_blanked(dpms))
346e0ac5e9bSRussell King 			clk_disable_unprepare(dcrtc->clk);
34796f60e37SRussell King 		if (dpms_blanked(dpms))
34896f60e37SRussell King 			armada_drm_vblank_off(dcrtc);
349178e561fSRussell King 		else
350178e561fSRussell King 			drm_crtc_vblank_on(&dcrtc->crtc);
35196f60e37SRussell King 	}
35296f60e37SRussell King }
35396f60e37SRussell King 
35496f60e37SRussell King /*
35596f60e37SRussell King  * Prepare for a mode set.  Turn off overlay to ensure that we don't end
35696f60e37SRussell King  * up with the overlay size being bigger than the active screen size.
35796f60e37SRussell King  * We rely upon X refreshing this state after the mode set has completed.
35896f60e37SRussell King  *
35996f60e37SRussell King  * The mode_config.mutex will be held for this call
36096f60e37SRussell King  */
36196f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc)
36296f60e37SRussell King {
36396f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
36496f60e37SRussell King 	struct drm_plane *plane;
36596f60e37SRussell King 
36696f60e37SRussell King 	/*
36796f60e37SRussell King 	 * If we have an overlay plane associated with this CRTC, disable
36896f60e37SRussell King 	 * it before the modeset to avoid its coordinates being outside
369f8e14069SRussell King 	 * the new mode parameters.
37096f60e37SRussell King 	 */
37196f60e37SRussell King 	plane = dcrtc->plane;
372f8e14069SRussell King 	if (plane)
373f8e14069SRussell King 		drm_plane_force_disable(plane);
37496f60e37SRussell King }
37596f60e37SRussell King 
37696f60e37SRussell King /* The mode_config.mutex will be held for this call */
37796f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc)
37896f60e37SRussell King {
37996f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
38096f60e37SRussell King 
38196f60e37SRussell King 	if (dcrtc->dpms != DRM_MODE_DPMS_ON) {
38296f60e37SRussell King 		dcrtc->dpms = DRM_MODE_DPMS_ON;
38396f60e37SRussell King 		armada_drm_crtc_update(dcrtc);
38496f60e37SRussell King 	}
38596f60e37SRussell King }
38696f60e37SRussell King 
38796f60e37SRussell King /* The mode_config.mutex will be held for this call */
38896f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc,
38996f60e37SRussell King 	const struct drm_display_mode *mode, struct drm_display_mode *adj)
39096f60e37SRussell King {
39196f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
39296f60e37SRussell King 	int ret;
39396f60e37SRussell King 
39496f60e37SRussell King 	/* We can't do interlaced modes if we don't have the SPU_ADV_REG */
39542e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg &&
39696f60e37SRussell King 	    adj->flags & DRM_MODE_FLAG_INTERLACE)
39796f60e37SRussell King 		return false;
39896f60e37SRussell King 
39996f60e37SRussell King 	/* Check whether the display mode is possible */
40042e62ba7SRussell King 	ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL);
40196f60e37SRussell King 	if (ret)
40296f60e37SRussell King 		return false;
40396f60e37SRussell King 
40496f60e37SRussell King 	return true;
40596f60e37SRussell King }
40696f60e37SRussell King 
407e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat)
40896f60e37SRussell King {
40996f60e37SRussell King 	void __iomem *base = dcrtc->base;
41096f60e37SRussell King 
41196f60e37SRussell King 	if (stat & DMA_FF_UNDERFLOW)
41296f60e37SRussell King 		DRM_ERROR("video underflow on crtc %u\n", dcrtc->num);
41396f60e37SRussell King 	if (stat & GRA_FF_UNDERFLOW)
41496f60e37SRussell King 		DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num);
41596f60e37SRussell King 
41696f60e37SRussell King 	if (stat & VSYNC_IRQ)
41796f60e37SRussell King 		drm_handle_vblank(dcrtc->crtc.dev, dcrtc->num);
41896f60e37SRussell King 
41996f60e37SRussell King 	spin_lock(&dcrtc->irq_lock);
4207c8f7e1aSRussell King 	armada_drm_vbl_event_run(dcrtc);
42196f60e37SRussell King 
42296f60e37SRussell King 	if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) {
42396f60e37SRussell King 		int i = stat & GRA_FRAME_IRQ0 ? 0 : 1;
42496f60e37SRussell King 		uint32_t val;
42596f60e37SRussell King 
42696f60e37SRussell King 		writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH);
42796f60e37SRussell King 		writel_relaxed(dcrtc->v[i].spu_v_h_total,
42896f60e37SRussell King 			       base + LCD_SPUT_V_H_TOTAL);
42996f60e37SRussell King 
43096f60e37SRussell King 		val = readl_relaxed(base + LCD_SPU_ADV_REG);
43196f60e37SRussell King 		val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN);
43296f60e37SRussell King 		val |= dcrtc->v[i].spu_adv_reg;
433662af0d8SRussell King 		writel_relaxed(val, base + LCD_SPU_ADV_REG);
43496f60e37SRussell King 	}
435662af0d8SRussell King 
436662af0d8SRussell King 	if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) {
437662af0d8SRussell King 		writel_relaxed(dcrtc->cursor_hw_pos,
438662af0d8SRussell King 			       base + LCD_SPU_HWC_OVSA_HPXL_VLN);
439662af0d8SRussell King 		writel_relaxed(dcrtc->cursor_hw_sz,
440662af0d8SRussell King 			       base + LCD_SPU_HWC_HPXL_VLN);
441662af0d8SRussell King 		armada_updatel(CFG_HWC_ENA,
442662af0d8SRussell King 			       CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA,
443662af0d8SRussell King 			       base + LCD_SPU_DMA_CTRL0);
444662af0d8SRussell King 		dcrtc->cursor_update = false;
445662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
446662af0d8SRussell King 	}
447662af0d8SRussell King 
44896f60e37SRussell King 	spin_unlock(&dcrtc->irq_lock);
44996f60e37SRussell King 
45096f60e37SRussell King 	if (stat & GRA_FRAME_IRQ) {
451709ffd82SRussell King 		struct armada_frame_work *work = xchg(&dcrtc->frame_work, NULL);
45296f60e37SRussell King 
453709ffd82SRussell King 		if (work)
454709ffd82SRussell King 			armada_drm_crtc_complete_frame_work(dcrtc, work);
45596f60e37SRussell King 
45696f60e37SRussell King 		wake_up(&dcrtc->frame_wait);
45796f60e37SRussell King 	}
45896f60e37SRussell King }
45996f60e37SRussell King 
460e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg)
461e5d9ddfbSRussell King {
462e5d9ddfbSRussell King 	struct armada_crtc *dcrtc = arg;
463e5d9ddfbSRussell King 	u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
464e5d9ddfbSRussell King 
465e5d9ddfbSRussell King 	/*
466e5d9ddfbSRussell King 	 * This is rediculous - rather than writing bits to clear, we
467e5d9ddfbSRussell King 	 * have to set the actual status register value.  This is racy.
468e5d9ddfbSRussell King 	 */
469e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
470e5d9ddfbSRussell King 
471e5d9ddfbSRussell King 	/* Mask out those interrupts we haven't enabled */
472e5d9ddfbSRussell King 	v = stat & dcrtc->irq_ena;
473e5d9ddfbSRussell King 
474e5d9ddfbSRussell King 	if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) {
475e5d9ddfbSRussell King 		armada_drm_crtc_irq(dcrtc, stat);
476e5d9ddfbSRussell King 		return IRQ_HANDLED;
477e5d9ddfbSRussell King 	}
478e5d9ddfbSRussell King 	return IRQ_NONE;
479e5d9ddfbSRussell King }
480e5d9ddfbSRussell King 
48196f60e37SRussell King /* These are locked by dev->vbl_lock */
48296f60e37SRussell King void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask)
48396f60e37SRussell King {
48496f60e37SRussell King 	if (dcrtc->irq_ena & mask) {
48596f60e37SRussell King 		dcrtc->irq_ena &= ~mask;
48696f60e37SRussell King 		writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
48796f60e37SRussell King 	}
48896f60e37SRussell King }
48996f60e37SRussell King 
49096f60e37SRussell King void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask)
49196f60e37SRussell King {
49296f60e37SRussell King 	if ((dcrtc->irq_ena & mask) != mask) {
49396f60e37SRussell King 		dcrtc->irq_ena |= mask;
49496f60e37SRussell King 		writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
49596f60e37SRussell King 		if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask)
49696f60e37SRussell King 			writel(0, dcrtc->base + LCD_SPU_IRQ_ISR);
49796f60e37SRussell King 	}
49896f60e37SRussell King }
49996f60e37SRussell King 
50096f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc)
50196f60e37SRussell King {
50296f60e37SRussell King 	struct drm_display_mode *adj = &dcrtc->crtc.mode;
50396f60e37SRussell King 	uint32_t val = 0;
50496f60e37SRussell King 
50596f60e37SRussell King 	if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709)
50696f60e37SRussell King 		val |= CFG_CSC_YUV_CCIR709;
50796f60e37SRussell King 	if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO)
50896f60e37SRussell King 		val |= CFG_CSC_RGB_STUDIO;
50996f60e37SRussell King 
51096f60e37SRussell King 	/*
51196f60e37SRussell King 	 * In auto mode, set the colorimetry, based upon the HDMI spec.
51296f60e37SRussell King 	 * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use
51396f60e37SRussell King 	 * ITU601.  It may be more appropriate to set this depending on
51496f60e37SRussell King 	 * the source - but what if the graphic frame is YUV and the
51596f60e37SRussell King 	 * video frame is RGB?
51696f60e37SRussell King 	 */
51796f60e37SRussell King 	if ((adj->hdisplay == 1280 && adj->vdisplay == 720 &&
51896f60e37SRussell King 	     !(adj->flags & DRM_MODE_FLAG_INTERLACE)) ||
51996f60e37SRussell King 	    (adj->hdisplay == 1920 && adj->vdisplay == 1080)) {
52096f60e37SRussell King 		if (dcrtc->csc_yuv_mode == CSC_AUTO)
52196f60e37SRussell King 			val |= CFG_CSC_YUV_CCIR709;
52296f60e37SRussell King 	}
52396f60e37SRussell King 
52496f60e37SRussell King 	/*
52596f60e37SRussell King 	 * We assume we're connected to a TV-like device, so the YUV->RGB
52696f60e37SRussell King 	 * conversion should produce a limited range.  We should set this
52796f60e37SRussell King 	 * depending on the connectors attached to this CRTC, and what
52896f60e37SRussell King 	 * kind of device they report being connected.
52996f60e37SRussell King 	 */
53096f60e37SRussell King 	if (dcrtc->csc_rgb_mode == CSC_AUTO)
53196f60e37SRussell King 		val |= CFG_CSC_RGB_STUDIO;
53296f60e37SRussell King 
53396f60e37SRussell King 	return val;
53496f60e37SRussell King }
53596f60e37SRussell King 
53696f60e37SRussell King /* The mode_config.mutex will be held for this call */
53796f60e37SRussell King static int armada_drm_crtc_mode_set(struct drm_crtc *crtc,
53896f60e37SRussell King 	struct drm_display_mode *mode, struct drm_display_mode *adj,
53996f60e37SRussell King 	int x, int y, struct drm_framebuffer *old_fb)
54096f60e37SRussell King {
54196f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
54296f60e37SRussell King 	struct armada_regs regs[17];
54396f60e37SRussell King 	uint32_t lm, rm, tm, bm, val, sclk;
54496f60e37SRussell King 	unsigned long flags;
54596f60e37SRussell King 	unsigned i;
54696f60e37SRussell King 	bool interlaced;
54796f60e37SRussell King 
548f4510a27SMatt Roper 	drm_framebuffer_reference(crtc->primary->fb);
54996f60e37SRussell King 
55096f60e37SRussell King 	interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE);
55196f60e37SRussell King 
552f4510a27SMatt Roper 	i = armada_drm_crtc_calc_fb(dcrtc->crtc.primary->fb,
553f4510a27SMatt Roper 				    x, y, regs, interlaced);
55496f60e37SRussell King 
55596f60e37SRussell King 	rm = adj->crtc_hsync_start - adj->crtc_hdisplay;
55696f60e37SRussell King 	lm = adj->crtc_htotal - adj->crtc_hsync_end;
55796f60e37SRussell King 	bm = adj->crtc_vsync_start - adj->crtc_vdisplay;
55896f60e37SRussell King 	tm = adj->crtc_vtotal - adj->crtc_vsync_end;
55996f60e37SRussell King 
56096f60e37SRussell King 	DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n",
56196f60e37SRussell King 		adj->crtc_hdisplay,
56296f60e37SRussell King 		adj->crtc_hsync_start,
56396f60e37SRussell King 		adj->crtc_hsync_end,
56496f60e37SRussell King 		adj->crtc_htotal, lm, rm);
56596f60e37SRussell King 	DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n",
56696f60e37SRussell King 		adj->crtc_vdisplay,
56796f60e37SRussell King 		adj->crtc_vsync_start,
56896f60e37SRussell King 		adj->crtc_vsync_end,
56996f60e37SRussell King 		adj->crtc_vtotal, tm, bm);
57096f60e37SRussell King 
57196f60e37SRussell King 	/* Wait for pending flips to complete */
57296f60e37SRussell King 	wait_event(dcrtc->frame_wait, !dcrtc->frame_work);
57396f60e37SRussell King 
574178e561fSRussell King 	drm_crtc_vblank_off(crtc);
57596f60e37SRussell King 
57696f60e37SRussell King 	val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA;
57796f60e37SRussell King 	if (val != dcrtc->dumb_ctrl) {
57896f60e37SRussell King 		dcrtc->dumb_ctrl = val;
57996f60e37SRussell King 		writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL);
58096f60e37SRussell King 	}
58196f60e37SRussell King 
582e0ac5e9bSRussell King 	/*
583e0ac5e9bSRussell King 	 * If we are blanked, we would have disabled the clock.  Re-enable
584e0ac5e9bSRussell King 	 * it so that compute_clock() does the right thing.
585e0ac5e9bSRussell King 	 */
586e0ac5e9bSRussell King 	if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms))
587e0ac5e9bSRussell King 		WARN_ON(clk_prepare_enable(dcrtc->clk));
588e0ac5e9bSRussell King 
58996f60e37SRussell King 	/* Now compute the divider for real */
59042e62ba7SRussell King 	dcrtc->variant->compute_clock(dcrtc, adj, &sclk);
59196f60e37SRussell King 
59296f60e37SRussell King 	/* Ensure graphic fifo is enabled */
59396f60e37SRussell King 	armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1);
59496f60e37SRussell King 	armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV);
59596f60e37SRussell King 
59696f60e37SRussell King 	if (interlaced ^ dcrtc->interlaced) {
59796f60e37SRussell King 		if (adj->flags & DRM_MODE_FLAG_INTERLACE)
59896f60e37SRussell King 			drm_vblank_get(dcrtc->crtc.dev, dcrtc->num);
59996f60e37SRussell King 		else
60096f60e37SRussell King 			drm_vblank_put(dcrtc->crtc.dev, dcrtc->num);
60196f60e37SRussell King 		dcrtc->interlaced = interlaced;
60296f60e37SRussell King 	}
60396f60e37SRussell King 
60496f60e37SRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
60596f60e37SRussell King 
60696f60e37SRussell King 	/* Even interlaced/progressive frame */
60796f60e37SRussell King 	dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 |
60896f60e37SRussell King 				    adj->crtc_htotal;
60996f60e37SRussell King 	dcrtc->v[1].spu_v_porch = tm << 16 | bm;
61096f60e37SRussell King 	val = adj->crtc_hsync_start;
611662af0d8SRussell King 	dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN |
61242e62ba7SRussell King 		dcrtc->variant->spu_adv_reg;
61396f60e37SRussell King 
61496f60e37SRussell King 	if (interlaced) {
61596f60e37SRussell King 		/* Odd interlaced frame */
61696f60e37SRussell King 		dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total +
61796f60e37SRussell King 						(1 << 16);
61896f60e37SRussell King 		dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1;
61996f60e37SRussell King 		val = adj->crtc_hsync_start - adj->crtc_htotal / 2;
620662af0d8SRussell King 		dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN |
62142e62ba7SRussell King 			dcrtc->variant->spu_adv_reg;
62296f60e37SRussell King 	} else {
62396f60e37SRussell King 		dcrtc->v[0] = dcrtc->v[1];
62496f60e37SRussell King 	}
62596f60e37SRussell King 
62696f60e37SRussell King 	val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay;
62796f60e37SRussell King 
62896f60e37SRussell King 	armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE);
62996f60e37SRussell King 	armada_reg_queue_set(regs, i, val, LCD_SPU_GRA_HPXL_VLN);
63096f60e37SRussell King 	armada_reg_queue_set(regs, i, val, LCD_SPU_GZM_HPXL_VLN);
63196f60e37SRussell King 	armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH);
63296f60e37SRussell King 	armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH);
63396f60e37SRussell King 	armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total,
63496f60e37SRussell King 			   LCD_SPUT_V_H_TOTAL);
63596f60e37SRussell King 
63642e62ba7SRussell King 	if (dcrtc->variant->has_spu_adv_reg) {
63796f60e37SRussell King 		armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg,
63896f60e37SRussell King 				     ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF |
63996f60e37SRussell King 				     ADV_VSYNCOFFEN, LCD_SPU_ADV_REG);
640662af0d8SRussell King 	}
64196f60e37SRussell King 
64296f60e37SRussell King 	val = CFG_GRA_ENA | CFG_GRA_HSMOOTH;
643f4510a27SMatt Roper 	val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt);
644f4510a27SMatt Roper 	val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod);
64596f60e37SRussell King 
646f4510a27SMatt Roper 	if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420)
64796f60e37SRussell King 		val |= CFG_PALETTE_ENA;
64896f60e37SRussell King 
64996f60e37SRussell King 	if (interlaced)
65096f60e37SRussell King 		val |= CFG_GRA_FTOGGLE;
65196f60e37SRussell King 
65296f60e37SRussell King 	armada_reg_queue_mod(regs, i, val, CFG_GRAFORMAT |
65396f60e37SRussell King 			     CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV |
65496f60e37SRussell King 					 CFG_SWAPYU | CFG_YUV2RGB) |
65596f60e37SRussell King 			     CFG_PALETTE_ENA | CFG_GRA_FTOGGLE,
65696f60e37SRussell King 			     LCD_SPU_DMA_CTRL0);
65796f60e37SRussell King 
65896f60e37SRussell King 	val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0;
65996f60e37SRussell King 	armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1);
66096f60e37SRussell King 
66196f60e37SRussell King 	val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc);
66296f60e37SRussell King 	armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL);
66396f60e37SRussell King 	armada_reg_queue_end(regs, i);
66496f60e37SRussell King 
66596f60e37SRussell King 	armada_drm_crtc_update_regs(dcrtc, regs);
66696f60e37SRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
66796f60e37SRussell King 
66896f60e37SRussell King 	armada_drm_crtc_update(dcrtc);
66996f60e37SRussell King 
670178e561fSRussell King 	drm_crtc_vblank_on(crtc);
67196f60e37SRussell King 	armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms));
67296f60e37SRussell King 
67396f60e37SRussell King 	return 0;
67496f60e37SRussell King }
67596f60e37SRussell King 
67696f60e37SRussell King /* The mode_config.mutex will be held for this call */
67796f60e37SRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
67896f60e37SRussell King 	struct drm_framebuffer *old_fb)
67996f60e37SRussell King {
68096f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
68196f60e37SRussell King 	struct armada_regs regs[4];
68296f60e37SRussell King 	unsigned i;
68396f60e37SRussell King 
684f4510a27SMatt Roper 	i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs,
68596f60e37SRussell King 				    dcrtc->interlaced);
68696f60e37SRussell King 	armada_reg_queue_end(regs, i);
68796f60e37SRussell King 
68896f60e37SRussell King 	/* Wait for pending flips to complete */
68996f60e37SRussell King 	wait_event(dcrtc->frame_wait, !dcrtc->frame_work);
69096f60e37SRussell King 
69196f60e37SRussell King 	/* Take a reference to the new fb as we're using it */
692f4510a27SMatt Roper 	drm_framebuffer_reference(crtc->primary->fb);
69396f60e37SRussell King 
69496f60e37SRussell King 	/* Update the base in the CRTC */
69596f60e37SRussell King 	armada_drm_crtc_update_regs(dcrtc, regs);
69696f60e37SRussell King 
69796f60e37SRussell King 	/* Drop our previously held reference */
69896f60e37SRussell King 	armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms));
69996f60e37SRussell King 
70096f60e37SRussell King 	return 0;
70196f60e37SRussell King }
70296f60e37SRussell King 
70358326803SRussell King void armada_drm_crtc_plane_disable(struct armada_crtc *dcrtc,
70458326803SRussell King 	struct drm_plane *plane)
70558326803SRussell King {
706*9099ea19SRussell King 	u32 sram_para1, dma_ctrl0_mask;
70758326803SRussell King 
70858326803SRussell King 	/*
70958326803SRussell King 	 * Drop our reference on any framebuffer attached to this plane.
71058326803SRussell King 	 * We don't need to NULL this out as drm_plane_force_disable(),
71158326803SRussell King 	 * and __setplane_internal() will do so for an overlay plane, and
71258326803SRussell King 	 * __drm_helper_disable_unused_functions() will do so for the
71358326803SRussell King 	 * primary plane.
71458326803SRussell King 	 */
71558326803SRussell King 	if (plane->fb)
71658326803SRussell King 		drm_framebuffer_unreference(plane->fb);
71758326803SRussell King 
71858326803SRussell King 	/* Power down the Y/U/V FIFOs */
71958326803SRussell King 	sram_para1 = CFG_PDWN16x66 | CFG_PDWN32x66;
72058326803SRussell King 
72158326803SRussell King 	/* Power down most RAMs and FIFOs if this is the primary plane */
722*9099ea19SRussell King 	if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
72358326803SRussell King 		sram_para1 |= CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
72458326803SRussell King 			      CFG_PDWN32x32 | CFG_PDWN64x66;
725*9099ea19SRussell King 		dma_ctrl0_mask = CFG_GRA_ENA;
726*9099ea19SRussell King 	} else {
727*9099ea19SRussell King 		dma_ctrl0_mask = CFG_DMA_ENA;
728*9099ea19SRussell King 	}
729*9099ea19SRussell King 
730*9099ea19SRussell King 	spin_lock_irq(&dcrtc->irq_lock);
731*9099ea19SRussell King 	armada_updatel(0, dma_ctrl0_mask, dcrtc->base + LCD_SPU_DMA_CTRL0);
732*9099ea19SRussell King 	spin_unlock_irq(&dcrtc->irq_lock);
73358326803SRussell King 
73458326803SRussell King 	armada_updatel(sram_para1, 0, dcrtc->base + LCD_SPU_SRAM_PARA1);
73558326803SRussell King }
73658326803SRussell King 
73796f60e37SRussell King /* The mode_config.mutex will be held for this call */
73896f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc)
73996f60e37SRussell King {
74096f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
74196f60e37SRussell King 
74296f60e37SRussell King 	armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
74358326803SRussell King 	armada_drm_crtc_plane_disable(dcrtc, crtc->primary);
74496f60e37SRussell King }
74596f60e37SRussell King 
74696f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = {
74796f60e37SRussell King 	.dpms		= armada_drm_crtc_dpms,
74896f60e37SRussell King 	.prepare	= armada_drm_crtc_prepare,
74996f60e37SRussell King 	.commit		= armada_drm_crtc_commit,
75096f60e37SRussell King 	.mode_fixup	= armada_drm_crtc_mode_fixup,
75196f60e37SRussell King 	.mode_set	= armada_drm_crtc_mode_set,
75296f60e37SRussell King 	.mode_set_base	= armada_drm_crtc_mode_set_base,
75396f60e37SRussell King 	.disable	= armada_drm_crtc_disable,
75496f60e37SRussell King };
75596f60e37SRussell King 
756662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix,
757662af0d8SRussell King 	unsigned stride, unsigned width, unsigned height)
758662af0d8SRussell King {
759662af0d8SRussell King 	uint32_t addr;
760662af0d8SRussell King 	unsigned y;
761662af0d8SRussell King 
762662af0d8SRussell King 	addr = SRAM_HWC32_RAM1;
763662af0d8SRussell King 	for (y = 0; y < height; y++) {
764662af0d8SRussell King 		uint32_t *p = &pix[y * stride];
765662af0d8SRussell King 		unsigned x;
766662af0d8SRussell King 
767662af0d8SRussell King 		for (x = 0; x < width; x++, p++) {
768662af0d8SRussell King 			uint32_t val = *p;
769662af0d8SRussell King 
770662af0d8SRussell King 			val = (val & 0xff00ff00) |
771662af0d8SRussell King 			      (val & 0x000000ff) << 16 |
772662af0d8SRussell King 			      (val & 0x00ff0000) >> 16;
773662af0d8SRussell King 
774662af0d8SRussell King 			writel_relaxed(val,
775662af0d8SRussell King 				       base + LCD_SPU_SRAM_WRDAT);
776662af0d8SRussell King 			writel_relaxed(addr | SRAM_WRITE,
777662af0d8SRussell King 				       base + LCD_SPU_SRAM_CTRL);
778c39b0695SRussell King 			readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
779662af0d8SRussell King 			addr += 1;
780662af0d8SRussell King 			if ((addr & 0x00ff) == 0)
781662af0d8SRussell King 				addr += 0xf00;
782662af0d8SRussell King 			if ((addr & 0x30ff) == 0)
783662af0d8SRussell King 				addr = SRAM_HWC32_RAM2;
784662af0d8SRussell King 		}
785662af0d8SRussell King 	}
786662af0d8SRussell King }
787662af0d8SRussell King 
788662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base)
789662af0d8SRussell King {
790662af0d8SRussell King 	unsigned addr;
791662af0d8SRussell King 
792662af0d8SRussell King 	for (addr = 0; addr < 256; addr++) {
793662af0d8SRussell King 		/* write the default value */
794662af0d8SRussell King 		writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT);
795662af0d8SRussell King 		writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN,
796662af0d8SRussell King 			       base + LCD_SPU_SRAM_CTRL);
797662af0d8SRussell King 	}
798662af0d8SRussell King }
799662af0d8SRussell King 
800662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload)
801662af0d8SRussell King {
802662af0d8SRussell King 	uint32_t xoff, xscr, w = dcrtc->cursor_w, s;
803662af0d8SRussell King 	uint32_t yoff, yscr, h = dcrtc->cursor_h;
804662af0d8SRussell King 	uint32_t para1;
805662af0d8SRussell King 
806662af0d8SRussell King 	/*
807662af0d8SRussell King 	 * Calculate the visible width and height of the cursor,
808662af0d8SRussell King 	 * screen position, and the position in the cursor bitmap.
809662af0d8SRussell King 	 */
810662af0d8SRussell King 	if (dcrtc->cursor_x < 0) {
811662af0d8SRussell King 		xoff = -dcrtc->cursor_x;
812662af0d8SRussell King 		xscr = 0;
813662af0d8SRussell King 		w -= min(xoff, w);
814662af0d8SRussell King 	} else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) {
815662af0d8SRussell King 		xoff = 0;
816662af0d8SRussell King 		xscr = dcrtc->cursor_x;
817662af0d8SRussell King 		w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0);
818662af0d8SRussell King 	} else {
819662af0d8SRussell King 		xoff = 0;
820662af0d8SRussell King 		xscr = dcrtc->cursor_x;
821662af0d8SRussell King 	}
822662af0d8SRussell King 
823662af0d8SRussell King 	if (dcrtc->cursor_y < 0) {
824662af0d8SRussell King 		yoff = -dcrtc->cursor_y;
825662af0d8SRussell King 		yscr = 0;
826662af0d8SRussell King 		h -= min(yoff, h);
827662af0d8SRussell King 	} else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) {
828662af0d8SRussell King 		yoff = 0;
829662af0d8SRussell King 		yscr = dcrtc->cursor_y;
830662af0d8SRussell King 		h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0);
831662af0d8SRussell King 	} else {
832662af0d8SRussell King 		yoff = 0;
833662af0d8SRussell King 		yscr = dcrtc->cursor_y;
834662af0d8SRussell King 	}
835662af0d8SRussell King 
836662af0d8SRussell King 	/* On interlaced modes, the vertical cursor size must be halved */
837662af0d8SRussell King 	s = dcrtc->cursor_w;
838662af0d8SRussell King 	if (dcrtc->interlaced) {
839662af0d8SRussell King 		s *= 2;
840662af0d8SRussell King 		yscr /= 2;
841662af0d8SRussell King 		h /= 2;
842662af0d8SRussell King 	}
843662af0d8SRussell King 
844662af0d8SRussell King 	if (!dcrtc->cursor_obj || !h || !w) {
845662af0d8SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
846662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
847662af0d8SRussell King 		dcrtc->cursor_update = false;
848662af0d8SRussell King 		armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
849662af0d8SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
850662af0d8SRussell King 		return 0;
851662af0d8SRussell King 	}
852662af0d8SRussell King 
853662af0d8SRussell King 	para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1);
854662af0d8SRussell King 	armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32,
855662af0d8SRussell King 		       dcrtc->base + LCD_SPU_SRAM_PARA1);
856662af0d8SRussell King 
857662af0d8SRussell King 	/*
858662af0d8SRussell King 	 * Initialize the transparency if the SRAM was powered down.
859662af0d8SRussell King 	 * We must also reload the cursor data as well.
860662af0d8SRussell King 	 */
861662af0d8SRussell King 	if (!(para1 & CFG_CSB_256x32)) {
862662af0d8SRussell King 		armada_drm_crtc_cursor_tran(dcrtc->base);
863662af0d8SRussell King 		reload = true;
864662af0d8SRussell King 	}
865662af0d8SRussell King 
866662af0d8SRussell King 	if (dcrtc->cursor_hw_sz != (h << 16 | w)) {
867662af0d8SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
868662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
869662af0d8SRussell King 		dcrtc->cursor_update = false;
870662af0d8SRussell King 		armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
871662af0d8SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
872662af0d8SRussell King 		reload = true;
873662af0d8SRussell King 	}
874662af0d8SRussell King 	if (reload) {
875662af0d8SRussell King 		struct armada_gem_object *obj = dcrtc->cursor_obj;
876662af0d8SRussell King 		uint32_t *pix;
877662af0d8SRussell King 		/* Set the top-left corner of the cursor image */
878662af0d8SRussell King 		pix = obj->addr;
879662af0d8SRussell King 		pix += yoff * s + xoff;
880662af0d8SRussell King 		armada_load_cursor_argb(dcrtc->base, pix, s, w, h);
881662af0d8SRussell King 	}
882662af0d8SRussell King 
883662af0d8SRussell King 	/* Reload the cursor position, size and enable in the IRQ handler */
884662af0d8SRussell King 	spin_lock_irq(&dcrtc->irq_lock);
885662af0d8SRussell King 	dcrtc->cursor_hw_pos = yscr << 16 | xscr;
886662af0d8SRussell King 	dcrtc->cursor_hw_sz = h << 16 | w;
887662af0d8SRussell King 	dcrtc->cursor_update = true;
888662af0d8SRussell King 	armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
889662af0d8SRussell King 	spin_unlock_irq(&dcrtc->irq_lock);
890662af0d8SRussell King 
891662af0d8SRussell King 	return 0;
892662af0d8SRussell King }
893662af0d8SRussell King 
894662af0d8SRussell King static void cursor_update(void *data)
895662af0d8SRussell King {
896662af0d8SRussell King 	armada_drm_crtc_cursor_update(data, true);
897662af0d8SRussell King }
898662af0d8SRussell King 
899662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc,
900662af0d8SRussell King 	struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h)
901662af0d8SRussell King {
902662af0d8SRussell King 	struct drm_device *dev = crtc->dev;
903662af0d8SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
904662af0d8SRussell King 	struct armada_gem_object *obj = NULL;
905662af0d8SRussell King 	int ret;
906662af0d8SRussell King 
907662af0d8SRussell King 	/* If no cursor support, replicate drm's return value */
90842e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg)
909662af0d8SRussell King 		return -ENXIO;
910662af0d8SRussell King 
911662af0d8SRussell King 	if (handle && w > 0 && h > 0) {
912662af0d8SRussell King 		/* maximum size is 64x32 or 32x64 */
913662af0d8SRussell King 		if (w > 64 || h > 64 || (w > 32 && h > 32))
914662af0d8SRussell King 			return -ENOMEM;
915662af0d8SRussell King 
916662af0d8SRussell King 		obj = armada_gem_object_lookup(dev, file, handle);
917662af0d8SRussell King 		if (!obj)
918662af0d8SRussell King 			return -ENOENT;
919662af0d8SRussell King 
920662af0d8SRussell King 		/* Must be a kernel-mapped object */
921662af0d8SRussell King 		if (!obj->addr) {
922662af0d8SRussell King 			drm_gem_object_unreference_unlocked(&obj->obj);
923662af0d8SRussell King 			return -EINVAL;
924662af0d8SRussell King 		}
925662af0d8SRussell King 
926662af0d8SRussell King 		if (obj->obj.size < w * h * 4) {
927662af0d8SRussell King 			DRM_ERROR("buffer is too small\n");
928662af0d8SRussell King 			drm_gem_object_unreference_unlocked(&obj->obj);
929662af0d8SRussell King 			return -ENOMEM;
930662af0d8SRussell King 		}
931662af0d8SRussell King 	}
932662af0d8SRussell King 
933662af0d8SRussell King 	mutex_lock(&dev->struct_mutex);
934662af0d8SRussell King 	if (dcrtc->cursor_obj) {
935662af0d8SRussell King 		dcrtc->cursor_obj->update = NULL;
936662af0d8SRussell King 		dcrtc->cursor_obj->update_data = NULL;
937662af0d8SRussell King 		drm_gem_object_unreference(&dcrtc->cursor_obj->obj);
938662af0d8SRussell King 	}
939662af0d8SRussell King 	dcrtc->cursor_obj = obj;
940662af0d8SRussell King 	dcrtc->cursor_w = w;
941662af0d8SRussell King 	dcrtc->cursor_h = h;
942662af0d8SRussell King 	ret = armada_drm_crtc_cursor_update(dcrtc, true);
943662af0d8SRussell King 	if (obj) {
944662af0d8SRussell King 		obj->update_data = dcrtc;
945662af0d8SRussell King 		obj->update = cursor_update;
946662af0d8SRussell King 	}
947662af0d8SRussell King 	mutex_unlock(&dev->struct_mutex);
948662af0d8SRussell King 
949662af0d8SRussell King 	return ret;
950662af0d8SRussell King }
951662af0d8SRussell King 
952662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
953662af0d8SRussell King {
954662af0d8SRussell King 	struct drm_device *dev = crtc->dev;
955662af0d8SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
956662af0d8SRussell King 	int ret;
957662af0d8SRussell King 
958662af0d8SRussell King 	/* If no cursor support, replicate drm's return value */
95942e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg)
960662af0d8SRussell King 		return -EFAULT;
961662af0d8SRussell King 
962662af0d8SRussell King 	mutex_lock(&dev->struct_mutex);
963662af0d8SRussell King 	dcrtc->cursor_x = x;
964662af0d8SRussell King 	dcrtc->cursor_y = y;
965662af0d8SRussell King 	ret = armada_drm_crtc_cursor_update(dcrtc, false);
966662af0d8SRussell King 	mutex_unlock(&dev->struct_mutex);
967662af0d8SRussell King 
968662af0d8SRussell King 	return ret;
969662af0d8SRussell King }
970662af0d8SRussell King 
97196f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc)
97296f60e37SRussell King {
97396f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
97496f60e37SRussell King 	struct armada_private *priv = crtc->dev->dev_private;
97596f60e37SRussell King 
976662af0d8SRussell King 	if (dcrtc->cursor_obj)
977662af0d8SRussell King 		drm_gem_object_unreference(&dcrtc->cursor_obj->obj);
978662af0d8SRussell King 
97996f60e37SRussell King 	priv->dcrtc[dcrtc->num] = NULL;
98096f60e37SRussell King 	drm_crtc_cleanup(&dcrtc->crtc);
98196f60e37SRussell King 
98296f60e37SRussell King 	if (!IS_ERR(dcrtc->clk))
98396f60e37SRussell King 		clk_disable_unprepare(dcrtc->clk);
98496f60e37SRussell King 
985e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA);
986e5d9ddfbSRussell King 
9879611cb93SRussell King 	of_node_put(dcrtc->crtc.port);
9889611cb93SRussell King 
98996f60e37SRussell King 	kfree(dcrtc);
99096f60e37SRussell King }
99196f60e37SRussell King 
99296f60e37SRussell King /*
99396f60e37SRussell King  * The mode_config lock is held here, to prevent races between this
99496f60e37SRussell King  * and a mode_set.
99596f60e37SRussell King  */
99696f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc,
9975e4e3ba9SDave Airlie 	struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags)
99896f60e37SRussell King {
99996f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
100096f60e37SRussell King 	struct armada_frame_work *work;
100196f60e37SRussell King 	unsigned i;
100296f60e37SRussell King 	int ret;
100396f60e37SRussell King 
100496f60e37SRussell King 	/* We don't support changing the pixel format */
1005f4510a27SMatt Roper 	if (fb->pixel_format != crtc->primary->fb->pixel_format)
100696f60e37SRussell King 		return -EINVAL;
100796f60e37SRussell King 
100896f60e37SRussell King 	work = kmalloc(sizeof(*work), GFP_KERNEL);
100996f60e37SRussell King 	if (!work)
101096f60e37SRussell King 		return -ENOMEM;
101196f60e37SRussell King 
101296f60e37SRussell King 	work->event = event;
1013f4510a27SMatt Roper 	work->old_fb = dcrtc->crtc.primary->fb;
101496f60e37SRussell King 
101596f60e37SRussell King 	i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs,
101696f60e37SRussell King 				    dcrtc->interlaced);
101796f60e37SRussell King 	armada_reg_queue_end(work->regs, i);
101896f60e37SRussell King 
101996f60e37SRussell King 	/*
1020c5488307SRussell King 	 * Ensure that we hold a reference on the new framebuffer.
1021c5488307SRussell King 	 * This has to match the behaviour in mode_set.
102296f60e37SRussell King 	 */
1023c5488307SRussell King 	drm_framebuffer_reference(fb);
102496f60e37SRussell King 
102596f60e37SRussell King 	ret = armada_drm_crtc_queue_frame_work(dcrtc, work);
102696f60e37SRussell King 	if (ret) {
1027c5488307SRussell King 		/* Undo our reference above */
1028c5488307SRussell King 		drm_framebuffer_unreference(fb);
102996f60e37SRussell King 		kfree(work);
103096f60e37SRussell King 		return ret;
103196f60e37SRussell King 	}
103296f60e37SRussell King 
103396f60e37SRussell King 	/*
103496f60e37SRussell King 	 * Don't take a reference on the new framebuffer;
103596f60e37SRussell King 	 * drm_mode_page_flip_ioctl() has already grabbed a reference and
103696f60e37SRussell King 	 * will _not_ drop that reference on successful return from this
103796f60e37SRussell King 	 * function.  Simply mark this new framebuffer as the current one.
103896f60e37SRussell King 	 */
1039f4510a27SMatt Roper 	dcrtc->crtc.primary->fb = fb;
104096f60e37SRussell King 
104196f60e37SRussell King 	/*
104296f60e37SRussell King 	 * Finally, if the display is blanked, we won't receive an
104396f60e37SRussell King 	 * interrupt, so complete it now.
104496f60e37SRussell King 	 */
104596f60e37SRussell King 	if (dpms_blanked(dcrtc->dpms)) {
1046709ffd82SRussell King 		struct armada_frame_work *work = xchg(&dcrtc->frame_work, NULL);
1047709ffd82SRussell King 
1048709ffd82SRussell King 		if (work)
1049709ffd82SRussell King 			armada_drm_crtc_complete_frame_work(dcrtc, work);
105096f60e37SRussell King 	}
105196f60e37SRussell King 
105296f60e37SRussell King 	return 0;
105396f60e37SRussell King }
105496f60e37SRussell King 
105596f60e37SRussell King static int
105696f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc,
105796f60e37SRussell King 	struct drm_property *property, uint64_t val)
105896f60e37SRussell King {
105996f60e37SRussell King 	struct armada_private *priv = crtc->dev->dev_private;
106096f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
106196f60e37SRussell King 	bool update_csc = false;
106296f60e37SRussell King 
106396f60e37SRussell King 	if (property == priv->csc_yuv_prop) {
106496f60e37SRussell King 		dcrtc->csc_yuv_mode = val;
106596f60e37SRussell King 		update_csc = true;
106696f60e37SRussell King 	} else if (property == priv->csc_rgb_prop) {
106796f60e37SRussell King 		dcrtc->csc_rgb_mode = val;
106896f60e37SRussell King 		update_csc = true;
106996f60e37SRussell King 	}
107096f60e37SRussell King 
107196f60e37SRussell King 	if (update_csc) {
107296f60e37SRussell King 		uint32_t val;
107396f60e37SRussell King 
107496f60e37SRussell King 		val = dcrtc->spu_iopad_ctrl |
107596f60e37SRussell King 		      armada_drm_crtc_calculate_csc(dcrtc);
107696f60e37SRussell King 		writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL);
107796f60e37SRussell King 	}
107896f60e37SRussell King 
107996f60e37SRussell King 	return 0;
108096f60e37SRussell King }
108196f60e37SRussell King 
108296f60e37SRussell King static struct drm_crtc_funcs armada_crtc_funcs = {
1083662af0d8SRussell King 	.cursor_set	= armada_drm_crtc_cursor_set,
1084662af0d8SRussell King 	.cursor_move	= armada_drm_crtc_cursor_move,
108596f60e37SRussell King 	.destroy	= armada_drm_crtc_destroy,
108696f60e37SRussell King 	.set_config	= drm_crtc_helper_set_config,
108796f60e37SRussell King 	.page_flip	= armada_drm_crtc_page_flip,
108896f60e37SRussell King 	.set_property	= armada_drm_crtc_set_property,
108996f60e37SRussell King };
109096f60e37SRussell King 
1091de32301bSRussell King static const struct drm_plane_funcs armada_primary_plane_funcs = {
1092de32301bSRussell King 	.update_plane	= drm_primary_helper_update,
1093de32301bSRussell King 	.disable_plane	= drm_primary_helper_disable,
1094de32301bSRussell King 	.destroy	= drm_primary_helper_destroy,
1095de32301bSRussell King };
1096de32301bSRussell King 
109796f60e37SRussell King static struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = {
109896f60e37SRussell King 	{ CSC_AUTO,        "Auto" },
109996f60e37SRussell King 	{ CSC_YUV_CCIR601, "CCIR601" },
110096f60e37SRussell King 	{ CSC_YUV_CCIR709, "CCIR709" },
110196f60e37SRussell King };
110296f60e37SRussell King 
110396f60e37SRussell King static struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = {
110496f60e37SRussell King 	{ CSC_AUTO,         "Auto" },
110596f60e37SRussell King 	{ CSC_RGB_COMPUTER, "Computer system" },
110696f60e37SRussell King 	{ CSC_RGB_STUDIO,   "Studio" },
110796f60e37SRussell King };
110896f60e37SRussell King 
110996f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev)
111096f60e37SRussell King {
111196f60e37SRussell King 	struct armada_private *priv = dev->dev_private;
111296f60e37SRussell King 
111396f60e37SRussell King 	if (priv->csc_yuv_prop)
111496f60e37SRussell King 		return 0;
111596f60e37SRussell King 
111696f60e37SRussell King 	priv->csc_yuv_prop = drm_property_create_enum(dev, 0,
111796f60e37SRussell King 				"CSC_YUV", armada_drm_csc_yuv_enum_list,
111896f60e37SRussell King 				ARRAY_SIZE(armada_drm_csc_yuv_enum_list));
111996f60e37SRussell King 	priv->csc_rgb_prop = drm_property_create_enum(dev, 0,
112096f60e37SRussell King 				"CSC_RGB", armada_drm_csc_rgb_enum_list,
112196f60e37SRussell King 				ARRAY_SIZE(armada_drm_csc_rgb_enum_list));
112296f60e37SRussell King 
112396f60e37SRussell King 	if (!priv->csc_yuv_prop || !priv->csc_rgb_prop)
112496f60e37SRussell King 		return -ENOMEM;
112596f60e37SRussell King 
112696f60e37SRussell King 	return 0;
112796f60e37SRussell King }
112896f60e37SRussell King 
11290fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev,
11309611cb93SRussell King 	struct resource *res, int irq, const struct armada_variant *variant,
11319611cb93SRussell King 	struct device_node *port)
113296f60e37SRussell King {
1133d8c96083SRussell King 	struct armada_private *priv = drm->dev_private;
113496f60e37SRussell King 	struct armada_crtc *dcrtc;
1135de32301bSRussell King 	struct armada_plane *primary;
113696f60e37SRussell King 	void __iomem *base;
113796f60e37SRussell King 	int ret;
113896f60e37SRussell King 
1139d8c96083SRussell King 	ret = armada_drm_crtc_create_properties(drm);
114096f60e37SRussell King 	if (ret)
114196f60e37SRussell King 		return ret;
114296f60e37SRussell King 
1143a7d7a143SLinus Torvalds 	base = devm_ioremap_resource(dev, res);
1144c9d53c0fSJingoo Han 	if (IS_ERR(base))
1145c9d53c0fSJingoo Han 		return PTR_ERR(base);
114696f60e37SRussell King 
114796f60e37SRussell King 	dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL);
114896f60e37SRussell King 	if (!dcrtc) {
114996f60e37SRussell King 		DRM_ERROR("failed to allocate Armada crtc\n");
115096f60e37SRussell King 		return -ENOMEM;
115196f60e37SRussell King 	}
115296f60e37SRussell King 
1153d8c96083SRussell King 	if (dev != drm->dev)
1154d8c96083SRussell King 		dev_set_drvdata(dev, dcrtc);
1155d8c96083SRussell King 
115642e62ba7SRussell King 	dcrtc->variant = variant;
115796f60e37SRussell King 	dcrtc->base = base;
1158d8c96083SRussell King 	dcrtc->num = drm->mode_config.num_crtc;
115996f60e37SRussell King 	dcrtc->clk = ERR_PTR(-EINVAL);
116096f60e37SRussell King 	dcrtc->csc_yuv_mode = CSC_AUTO;
116196f60e37SRussell King 	dcrtc->csc_rgb_mode = CSC_AUTO;
116296f60e37SRussell King 	dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0;
116396f60e37SRussell King 	dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24;
116496f60e37SRussell King 	spin_lock_init(&dcrtc->irq_lock);
116596f60e37SRussell King 	dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR;
116696f60e37SRussell King 	INIT_LIST_HEAD(&dcrtc->vbl_list);
116796f60e37SRussell King 	init_waitqueue_head(&dcrtc->frame_wait);
116896f60e37SRussell King 
116996f60e37SRussell King 	/* Initialize some registers which we don't otherwise set */
117096f60e37SRussell King 	writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV);
117196f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR);
117296f60e37SRussell King 	writel_relaxed(dcrtc->spu_iopad_ctrl,
117396f60e37SRussell King 		       dcrtc->base + LCD_SPU_IOPAD_CONTROL);
117496f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0);
117596f60e37SRussell King 	writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
117696f60e37SRussell King 		       CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 |
117796f60e37SRussell King 		       CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1);
117896f60e37SRussell King 	writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1);
117996f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_GRA_OVSA_HPXL_VLN);
1180e5d9ddfbSRussell King 	writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
1181e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
118296f60e37SRussell King 
1183e5d9ddfbSRussell King 	ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc",
1184e5d9ddfbSRussell King 			       dcrtc);
1185e5d9ddfbSRussell King 	if (ret < 0) {
1186e5d9ddfbSRussell King 		kfree(dcrtc);
1187e5d9ddfbSRussell King 		return ret;
1188e5d9ddfbSRussell King 	}
118996f60e37SRussell King 
119042e62ba7SRussell King 	if (dcrtc->variant->init) {
1191d8c96083SRussell King 		ret = dcrtc->variant->init(dcrtc, dev);
119296f60e37SRussell King 		if (ret) {
119396f60e37SRussell King 			kfree(dcrtc);
119496f60e37SRussell King 			return ret;
119596f60e37SRussell King 		}
119696f60e37SRussell King 	}
119796f60e37SRussell King 
119896f60e37SRussell King 	/* Ensure AXI pipeline is enabled */
119996f60e37SRussell King 	armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0);
120096f60e37SRussell King 
120196f60e37SRussell King 	priv->dcrtc[dcrtc->num] = dcrtc;
120296f60e37SRussell King 
12039611cb93SRussell King 	dcrtc->crtc.port = port;
12041c914cecSRussell King 
1205de32301bSRussell King 	primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12061c914cecSRussell King 	if (!primary)
12071c914cecSRussell King 		return -ENOMEM;
12081c914cecSRussell King 
1209de32301bSRussell King 	ret = drm_universal_plane_init(drm, &primary->base, 0,
1210de32301bSRussell King 				       &armada_primary_plane_funcs,
1211de32301bSRussell King 				       armada_primary_formats,
1212de32301bSRussell King 				       ARRAY_SIZE(armada_primary_formats),
1213de32301bSRussell King 				       DRM_PLANE_TYPE_PRIMARY);
1214de32301bSRussell King 	if (ret) {
1215de32301bSRussell King 		kfree(primary);
1216de32301bSRussell King 		return ret;
1217de32301bSRussell King 	}
1218de32301bSRussell King 
1219de32301bSRussell King 	ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL,
12201c914cecSRussell King 					&armada_crtc_funcs);
12211c914cecSRussell King 	if (ret)
12221c914cecSRussell King 		goto err_crtc_init;
12231c914cecSRussell King 
122496f60e37SRussell King 	drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs);
122596f60e37SRussell King 
122696f60e37SRussell King 	drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop,
122796f60e37SRussell King 				   dcrtc->csc_yuv_mode);
122896f60e37SRussell King 	drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop,
122996f60e37SRussell King 				   dcrtc->csc_rgb_mode);
123096f60e37SRussell King 
1231d8c96083SRussell King 	return armada_overlay_plane_create(drm, 1 << dcrtc->num);
12321c914cecSRussell King 
12331c914cecSRussell King err_crtc_init:
1234de32301bSRussell King 	primary->base.funcs->destroy(&primary->base);
12351c914cecSRussell King 	return ret;
123696f60e37SRussell King }
1237d8c96083SRussell King 
1238d8c96083SRussell King static int
1239d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data)
1240d8c96083SRussell King {
1241d8c96083SRussell King 	struct platform_device *pdev = to_platform_device(dev);
1242d8c96083SRussell King 	struct drm_device *drm = data;
1243d8c96083SRussell King 	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1244d8c96083SRussell King 	int irq = platform_get_irq(pdev, 0);
1245d8c96083SRussell King 	const struct armada_variant *variant;
12469611cb93SRussell King 	struct device_node *port = NULL;
1247d8c96083SRussell King 
1248d8c96083SRussell King 	if (irq < 0)
1249d8c96083SRussell King 		return irq;
1250d8c96083SRussell King 
1251d8c96083SRussell King 	if (!dev->of_node) {
1252d8c96083SRussell King 		const struct platform_device_id *id;
1253d8c96083SRussell King 
1254d8c96083SRussell King 		id = platform_get_device_id(pdev);
1255d8c96083SRussell King 		if (!id)
1256d8c96083SRussell King 			return -ENXIO;
1257d8c96083SRussell King 
1258d8c96083SRussell King 		variant = (const struct armada_variant *)id->driver_data;
1259d8c96083SRussell King 	} else {
1260d8c96083SRussell King 		const struct of_device_id *match;
12619611cb93SRussell King 		struct device_node *np, *parent = dev->of_node;
1262d8c96083SRussell King 
1263d8c96083SRussell King 		match = of_match_device(dev->driver->of_match_table, dev);
1264d8c96083SRussell King 		if (!match)
1265d8c96083SRussell King 			return -ENXIO;
1266d8c96083SRussell King 
12679611cb93SRussell King 		np = of_get_child_by_name(parent, "ports");
12689611cb93SRussell King 		if (np)
12699611cb93SRussell King 			parent = np;
12709611cb93SRussell King 		port = of_get_child_by_name(parent, "port");
12719611cb93SRussell King 		of_node_put(np);
12729611cb93SRussell King 		if (!port) {
12739611cb93SRussell King 			dev_err(dev, "no port node found in %s\n",
12749611cb93SRussell King 				parent->full_name);
12759611cb93SRussell King 			return -ENXIO;
12769611cb93SRussell King 		}
12779611cb93SRussell King 
1278d8c96083SRussell King 		variant = match->data;
1279d8c96083SRussell King 	}
1280d8c96083SRussell King 
12819611cb93SRussell King 	return armada_drm_crtc_create(drm, dev, res, irq, variant, port);
1282d8c96083SRussell King }
1283d8c96083SRussell King 
1284d8c96083SRussell King static void
1285d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data)
1286d8c96083SRussell King {
1287d8c96083SRussell King 	struct armada_crtc *dcrtc = dev_get_drvdata(dev);
1288d8c96083SRussell King 
1289d8c96083SRussell King 	armada_drm_crtc_destroy(&dcrtc->crtc);
1290d8c96083SRussell King }
1291d8c96083SRussell King 
1292d8c96083SRussell King static const struct component_ops armada_lcd_ops = {
1293d8c96083SRussell King 	.bind = armada_lcd_bind,
1294d8c96083SRussell King 	.unbind = armada_lcd_unbind,
1295d8c96083SRussell King };
1296d8c96083SRussell King 
1297d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev)
1298d8c96083SRussell King {
1299d8c96083SRussell King 	return component_add(&pdev->dev, &armada_lcd_ops);
1300d8c96083SRussell King }
1301d8c96083SRussell King 
1302d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev)
1303d8c96083SRussell King {
1304d8c96083SRussell King 	component_del(&pdev->dev, &armada_lcd_ops);
1305d8c96083SRussell King 	return 0;
1306d8c96083SRussell King }
1307d8c96083SRussell King 
1308d8c96083SRussell King static struct of_device_id armada_lcd_of_match[] = {
1309d8c96083SRussell King 	{
1310d8c96083SRussell King 		.compatible	= "marvell,dove-lcd",
1311d8c96083SRussell King 		.data		= &armada510_ops,
1312d8c96083SRussell King 	},
1313d8c96083SRussell King 	{}
1314d8c96083SRussell King };
1315d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match);
1316d8c96083SRussell King 
1317d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = {
1318d8c96083SRussell King 	{
1319d8c96083SRussell King 		.name		= "armada-lcd",
1320d8c96083SRussell King 		.driver_data	= (unsigned long)&armada510_ops,
1321d8c96083SRussell King 	}, {
1322d8c96083SRussell King 		.name		= "armada-510-lcd",
1323d8c96083SRussell King 		.driver_data	= (unsigned long)&armada510_ops,
1324d8c96083SRussell King 	},
1325d8c96083SRussell King 	{ },
1326d8c96083SRussell King };
1327d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids);
1328d8c96083SRussell King 
1329d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = {
1330d8c96083SRussell King 	.probe	= armada_lcd_probe,
1331d8c96083SRussell King 	.remove	= armada_lcd_remove,
1332d8c96083SRussell King 	.driver = {
1333d8c96083SRussell King 		.name	= "armada-lcd",
1334d8c96083SRussell King 		.owner	=  THIS_MODULE,
1335d8c96083SRussell King 		.of_match_table = armada_lcd_of_match,
1336d8c96083SRussell King 	},
1337d8c96083SRussell King 	.id_table = armada_lcd_platform_ids,
1338d8c96083SRussell King };
1339