xref: /openbmc/linux/drivers/gpu/drm/armada/armada_crtc.c (revision 8be523db65ad41b6119f59e5a7136c85aad6da29)
196f60e37SRussell King /*
296f60e37SRussell King  * Copyright (C) 2012 Russell King
396f60e37SRussell King  *  Rewritten from the dovefb driver, and Armada510 manuals.
496f60e37SRussell King  *
596f60e37SRussell King  * This program is free software; you can redistribute it and/or modify
696f60e37SRussell King  * it under the terms of the GNU General Public License version 2 as
796f60e37SRussell King  * published by the Free Software Foundation.
896f60e37SRussell King  */
996f60e37SRussell King #include <linux/clk.h>
10d8c96083SRussell King #include <linux/component.h>
11d8c96083SRussell King #include <linux/of_device.h>
12d8c96083SRussell King #include <linux/platform_device.h>
1396f60e37SRussell King #include <drm/drmP.h>
1496f60e37SRussell King #include <drm/drm_crtc_helper.h>
153cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h>
1696f60e37SRussell King #include "armada_crtc.h"
1796f60e37SRussell King #include "armada_drm.h"
1896f60e37SRussell King #include "armada_fb.h"
1996f60e37SRussell King #include "armada_gem.h"
2096f60e37SRussell King #include "armada_hw.h"
21c8a220c6SRussell King #include "armada_trace.h"
2296f60e37SRussell King 
2396f60e37SRussell King struct armada_frame_work {
244b5dda82SRussell King 	struct armada_plane_work work;
2596f60e37SRussell King 	struct drm_pending_vblank_event *event;
2696f60e37SRussell King 	struct armada_regs regs[4];
2796f60e37SRussell King 	struct drm_framebuffer *old_fb;
2896f60e37SRussell King };
2996f60e37SRussell King 
3096f60e37SRussell King enum csc_mode {
3196f60e37SRussell King 	CSC_AUTO = 0,
3296f60e37SRussell King 	CSC_YUV_CCIR601 = 1,
3396f60e37SRussell King 	CSC_YUV_CCIR709 = 2,
3496f60e37SRussell King 	CSC_RGB_COMPUTER = 1,
3596f60e37SRussell King 	CSC_RGB_STUDIO = 2,
3696f60e37SRussell King };
3796f60e37SRussell King 
381c914cecSRussell King static const uint32_t armada_primary_formats[] = {
391c914cecSRussell King 	DRM_FORMAT_UYVY,
401c914cecSRussell King 	DRM_FORMAT_YUYV,
411c914cecSRussell King 	DRM_FORMAT_VYUY,
421c914cecSRussell King 	DRM_FORMAT_YVYU,
431c914cecSRussell King 	DRM_FORMAT_ARGB8888,
441c914cecSRussell King 	DRM_FORMAT_ABGR8888,
451c914cecSRussell King 	DRM_FORMAT_XRGB8888,
461c914cecSRussell King 	DRM_FORMAT_XBGR8888,
471c914cecSRussell King 	DRM_FORMAT_RGB888,
481c914cecSRussell King 	DRM_FORMAT_BGR888,
491c914cecSRussell King 	DRM_FORMAT_ARGB1555,
501c914cecSRussell King 	DRM_FORMAT_ABGR1555,
511c914cecSRussell King 	DRM_FORMAT_RGB565,
521c914cecSRussell King 	DRM_FORMAT_BGR565,
531c914cecSRussell King };
541c914cecSRussell King 
5596f60e37SRussell King /*
5696f60e37SRussell King  * A note about interlacing.  Let's consider HDMI 1920x1080i.
5796f60e37SRussell King  * The timing parameters we have from X are:
5896f60e37SRussell King  *  Hact HsyA HsyI Htot  Vact VsyA VsyI Vtot
5996f60e37SRussell King  *  1920 2448 2492 2640  1080 1084 1094 1125
6096f60e37SRussell King  * Which get translated to:
6196f60e37SRussell King  *  Hact HsyA HsyI Htot  Vact VsyA VsyI Vtot
6296f60e37SRussell King  *  1920 2448 2492 2640   540  542  547  562
6396f60e37SRussell King  *
6496f60e37SRussell King  * This is how it is defined by CEA-861-D - line and pixel numbers are
6596f60e37SRussell King  * referenced to the rising edge of VSYNC and HSYNC.  Total clocks per
6696f60e37SRussell King  * line: 2640.  The odd frame, the first active line is at line 21, and
6796f60e37SRussell King  * the even frame, the first active line is 584.
6896f60e37SRussell King  *
6996f60e37SRussell King  * LN:    560     561     562     563             567     568    569
7096f60e37SRussell King  * DE:    ~~~|____________________________//__________________________
7196f60e37SRussell King  * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
7296f60e37SRussell King  * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________
7396f60e37SRussell King  *  22 blanking lines.  VSYNC at 1320 (referenced to the HSYNC rising edge).
7496f60e37SRussell King  *
7596f60e37SRussell King  * LN:    1123   1124    1125      1               5       6      7
7696f60e37SRussell King  * DE:    ~~~|____________________________//__________________________
7796f60e37SRussell King  * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
7896f60e37SRussell King  * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________
7996f60e37SRussell King  *  23 blanking lines
8096f60e37SRussell King  *
8196f60e37SRussell King  * The Armada LCD Controller line and pixel numbers are, like X timings,
8296f60e37SRussell King  * referenced to the top left of the active frame.
8396f60e37SRussell King  *
8496f60e37SRussell King  * So, translating these to our LCD controller:
8596f60e37SRussell King  *  Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128.
8696f60e37SRussell King  *  Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448.
8796f60e37SRussell King  * Note: Vsync front porch remains constant!
8896f60e37SRussell King  *
8996f60e37SRussell King  * if (odd_frame) {
9096f60e37SRussell King  *   vtotal = mode->crtc_vtotal + 1;
9196f60e37SRussell King  *   vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1;
9296f60e37SRussell King  *   vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2
9396f60e37SRussell King  * } else {
9496f60e37SRussell King  *   vtotal = mode->crtc_vtotal;
9596f60e37SRussell King  *   vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay;
9696f60e37SRussell King  *   vhorizpos = mode->crtc_hsync_start;
9796f60e37SRussell King  * }
9896f60e37SRussell King  * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end;
9996f60e37SRussell King  *
10096f60e37SRussell King  * So, we need to reprogram these registers on each vsync event:
10196f60e37SRussell King  *  LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL
10296f60e37SRussell King  *
10396f60e37SRussell King  * Note: we do not use the frame done interrupts because these appear
10496f60e37SRussell King  * to happen too early, and lead to jitter on the display (presumably
10596f60e37SRussell King  * they occur at the end of the last active line, before the vsync back
10696f60e37SRussell King  * porch, which we're reprogramming.)
10796f60e37SRussell King  */
10896f60e37SRussell King 
10996f60e37SRussell King void
11096f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs)
11196f60e37SRussell King {
11296f60e37SRussell King 	while (regs->offset != ~0) {
11396f60e37SRussell King 		void __iomem *reg = dcrtc->base + regs->offset;
11496f60e37SRussell King 		uint32_t val;
11596f60e37SRussell King 
11696f60e37SRussell King 		val = regs->mask;
11796f60e37SRussell King 		if (val != 0)
11896f60e37SRussell King 			val &= readl_relaxed(reg);
11996f60e37SRussell King 		writel_relaxed(val | regs->val, reg);
12096f60e37SRussell King 		++regs;
12196f60e37SRussell King 	}
12296f60e37SRussell King }
12396f60e37SRussell King 
12496f60e37SRussell King #define dpms_blanked(dpms)	((dpms) != DRM_MODE_DPMS_ON)
12596f60e37SRussell King 
12696f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc)
12796f60e37SRussell King {
12896f60e37SRussell King 	uint32_t dumb_ctrl;
12996f60e37SRussell King 
13096f60e37SRussell King 	dumb_ctrl = dcrtc->cfg_dumb_ctrl;
13196f60e37SRussell King 
13296f60e37SRussell King 	if (!dpms_blanked(dcrtc->dpms))
13396f60e37SRussell King 		dumb_ctrl |= CFG_DUMB_ENA;
13496f60e37SRussell King 
13596f60e37SRussell King 	/*
13696f60e37SRussell King 	 * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might
13796f60e37SRussell King 	 * be using SPI or GPIO.  If we set this to DUMB_BLANK, we will
13896f60e37SRussell King 	 * force LCD_D[23:0] to output blank color, overriding the GPIO or
13996f60e37SRussell King 	 * SPI usage.  So leave it as-is unless in DUMB24_RGB888_0 mode.
14096f60e37SRussell King 	 */
14196f60e37SRussell King 	if (dpms_blanked(dcrtc->dpms) &&
14296f60e37SRussell King 	    (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) {
14396f60e37SRussell King 		dumb_ctrl &= ~DUMB_MASK;
14496f60e37SRussell King 		dumb_ctrl |= DUMB_BLANK;
14596f60e37SRussell King 	}
14696f60e37SRussell King 
14796f60e37SRussell King 	/*
14896f60e37SRussell King 	 * The documentation doesn't indicate what the normal state of
14996f60e37SRussell King 	 * the sync signals are.  Sebastian Hesselbart kindly probed
15096f60e37SRussell King 	 * these signals on his board to determine their state.
15196f60e37SRussell King 	 *
15296f60e37SRussell King 	 * The non-inverted state of the sync signals is active high.
15396f60e37SRussell King 	 * Setting these bits makes the appropriate signal active low.
15496f60e37SRussell King 	 */
15596f60e37SRussell King 	if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC)
15696f60e37SRussell King 		dumb_ctrl |= CFG_INV_CSYNC;
15796f60e37SRussell King 	if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC)
15896f60e37SRussell King 		dumb_ctrl |= CFG_INV_HSYNC;
15996f60e37SRussell King 	if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC)
16096f60e37SRussell King 		dumb_ctrl |= CFG_INV_VSYNC;
16196f60e37SRussell King 
16296f60e37SRussell King 	if (dcrtc->dumb_ctrl != dumb_ctrl) {
16396f60e37SRussell King 		dcrtc->dumb_ctrl = dumb_ctrl;
16496f60e37SRussell King 		writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL);
16596f60e37SRussell King 	}
16696f60e37SRussell King }
16796f60e37SRussell King 
16896f60e37SRussell King static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb,
16996f60e37SRussell King 	int x, int y, struct armada_regs *regs, bool interlaced)
17096f60e37SRussell King {
17196f60e37SRussell King 	struct armada_gem_object *obj = drm_fb_obj(fb);
17296f60e37SRussell King 	unsigned pitch = fb->pitches[0];
17396f60e37SRussell King 	unsigned offset = y * pitch + x * fb->bits_per_pixel / 8;
17496f60e37SRussell King 	uint32_t addr_odd, addr_even;
17596f60e37SRussell King 	unsigned i = 0;
17696f60e37SRussell King 
17796f60e37SRussell King 	DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n",
17896f60e37SRussell King 		pitch, x, y, fb->bits_per_pixel);
17996f60e37SRussell King 
18096f60e37SRussell King 	addr_odd = addr_even = obj->dev_addr + offset;
18196f60e37SRussell King 
18296f60e37SRussell King 	if (interlaced) {
18396f60e37SRussell King 		addr_even += pitch;
18496f60e37SRussell King 		pitch *= 2;
18596f60e37SRussell King 	}
18696f60e37SRussell King 
18796f60e37SRussell King 	/* write offset, base, and pitch */
18896f60e37SRussell King 	armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0);
18996f60e37SRussell King 	armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1);
19096f60e37SRussell King 	armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH);
19196f60e37SRussell King 
19296f60e37SRussell King 	return i;
19396f60e37SRussell King }
19496f60e37SRussell King 
1954b5dda82SRussell King static void armada_drm_plane_work_run(struct armada_crtc *dcrtc,
196ec6fb159SRussell King 	struct drm_plane *plane)
1974b5dda82SRussell King {
198ec6fb159SRussell King 	struct armada_plane *dplane = drm_to_armada_plane(plane);
199ec6fb159SRussell King 	struct armada_plane_work *work = xchg(&dplane->work, NULL);
2004b5dda82SRussell King 
2014b5dda82SRussell King 	/* Handle any pending frame work. */
2024b5dda82SRussell King 	if (work) {
203ec6fb159SRussell King 		work->fn(dcrtc, dplane, work);
204accbaf6eSGustavo Padovan 		drm_crtc_vblank_put(&dcrtc->crtc);
2054b5dda82SRussell King 	}
2067cb410cdSRussell King 
207ec6fb159SRussell King 	wake_up(&dplane->frame_wait);
2084b5dda82SRussell King }
2094b5dda82SRussell King 
2104b5dda82SRussell King int armada_drm_plane_work_queue(struct armada_crtc *dcrtc,
2114b5dda82SRussell King 	struct armada_plane *plane, struct armada_plane_work *work)
2124b5dda82SRussell King {
2134b5dda82SRussell King 	int ret;
2144b5dda82SRussell King 
215accbaf6eSGustavo Padovan 	ret = drm_crtc_vblank_get(&dcrtc->crtc);
2164b5dda82SRussell King 	if (ret) {
2174b5dda82SRussell King 		DRM_ERROR("failed to acquire vblank counter\n");
2184b5dda82SRussell King 		return ret;
2194b5dda82SRussell King 	}
2204b5dda82SRussell King 
2214b5dda82SRussell King 	ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0;
2224b5dda82SRussell King 	if (ret)
223accbaf6eSGustavo Padovan 		drm_crtc_vblank_put(&dcrtc->crtc);
2244b5dda82SRussell King 
2254b5dda82SRussell King 	return ret;
2264b5dda82SRussell King }
2274b5dda82SRussell King 
2284b5dda82SRussell King int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout)
2294b5dda82SRussell King {
2304b5dda82SRussell King 	return wait_event_timeout(plane->frame_wait, !plane->work, timeout);
2314b5dda82SRussell King }
2324b5dda82SRussell King 
2334a8506d2SRussell King struct armada_plane_work *armada_drm_plane_work_cancel(
2344a8506d2SRussell King 	struct armada_crtc *dcrtc, struct armada_plane *plane)
2357c8f7e1aSRussell King {
2364a8506d2SRussell King 	struct armada_plane_work *work = xchg(&plane->work, NULL);
2377c8f7e1aSRussell King 
2384a8506d2SRussell King 	if (work)
239accbaf6eSGustavo Padovan 		drm_crtc_vblank_put(&dcrtc->crtc);
2407c8f7e1aSRussell King 
2414a8506d2SRussell King 	return work;
2427c8f7e1aSRussell King }
2437c8f7e1aSRussell King 
24496f60e37SRussell King static int armada_drm_crtc_queue_frame_work(struct armada_crtc *dcrtc,
24596f60e37SRussell King 	struct armada_frame_work *work)
24696f60e37SRussell King {
2474b5dda82SRussell King 	struct armada_plane *plane = drm_to_armada_plane(dcrtc->crtc.primary);
24896f60e37SRussell King 
2494b5dda82SRussell King 	return armada_drm_plane_work_queue(dcrtc, plane, &work->work);
25096f60e37SRussell King }
25196f60e37SRussell King 
252709ffd82SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc,
2534b5dda82SRussell King 	struct armada_plane *plane, struct armada_plane_work *work)
25496f60e37SRussell King {
2554b5dda82SRussell King 	struct armada_frame_work *fwork = container_of(work, struct armada_frame_work, work);
25696f60e37SRussell King 	struct drm_device *dev = dcrtc->crtc.dev;
257709ffd82SRussell King 	unsigned long flags;
25896f60e37SRussell King 
259709ffd82SRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
2604b5dda82SRussell King 	armada_drm_crtc_update_regs(dcrtc, fwork->regs);
261709ffd82SRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
26296f60e37SRussell King 
2634b5dda82SRussell King 	if (fwork->event) {
264709ffd82SRussell King 		spin_lock_irqsave(&dev->event_lock, flags);
265dd54b806SGustavo Padovan 		drm_crtc_send_vblank_event(&dcrtc->crtc, fwork->event);
266709ffd82SRussell King 		spin_unlock_irqrestore(&dev->event_lock, flags);
267709ffd82SRussell King 	}
26896f60e37SRussell King 
26996f60e37SRussell King 	/* Finally, queue the process-half of the cleanup. */
2704b5dda82SRussell King 	__armada_drm_queue_unref_work(dcrtc->crtc.dev, fwork->old_fb);
2714b5dda82SRussell King 	kfree(fwork);
27296f60e37SRussell King }
27396f60e37SRussell King 
27496f60e37SRussell King static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc,
27596f60e37SRussell King 	struct drm_framebuffer *fb, bool force)
27696f60e37SRussell King {
27796f60e37SRussell King 	struct armada_frame_work *work;
27896f60e37SRussell King 
27996f60e37SRussell King 	if (!fb)
28096f60e37SRussell King 		return;
28196f60e37SRussell King 
28296f60e37SRussell King 	if (force) {
28396f60e37SRussell King 		/* Display is disabled, so just drop the old fb */
28496f60e37SRussell King 		drm_framebuffer_unreference(fb);
28596f60e37SRussell King 		return;
28696f60e37SRussell King 	}
28796f60e37SRussell King 
28896f60e37SRussell King 	work = kmalloc(sizeof(*work), GFP_KERNEL);
28996f60e37SRussell King 	if (work) {
29096f60e37SRussell King 		int i = 0;
2914b5dda82SRussell King 		work->work.fn = armada_drm_crtc_complete_frame_work;
29296f60e37SRussell King 		work->event = NULL;
29396f60e37SRussell King 		work->old_fb = fb;
29496f60e37SRussell King 		armada_reg_queue_end(work->regs, i);
29596f60e37SRussell King 
29696f60e37SRussell King 		if (armada_drm_crtc_queue_frame_work(dcrtc, work) == 0)
29796f60e37SRussell King 			return;
29896f60e37SRussell King 
29996f60e37SRussell King 		kfree(work);
30096f60e37SRussell King 	}
30196f60e37SRussell King 
30296f60e37SRussell King 	/*
30396f60e37SRussell King 	 * Oops - just drop the reference immediately and hope for
30496f60e37SRussell King 	 * the best.  The worst that will happen is the buffer gets
30596f60e37SRussell King 	 * reused before it has finished being displayed.
30696f60e37SRussell King 	 */
30796f60e37SRussell King 	drm_framebuffer_unreference(fb);
30896f60e37SRussell King }
30996f60e37SRussell King 
31096f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc)
31196f60e37SRussell King {
31296f60e37SRussell King 	/*
31396f60e37SRussell King 	 * Tell the DRM core that vblank IRQs aren't going to happen for
31496f60e37SRussell King 	 * a while.  This cleans up any pending vblank events for us.
31596f60e37SRussell King 	 */
316178e561fSRussell King 	drm_crtc_vblank_off(&dcrtc->crtc);
317ec6fb159SRussell King 	armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary);
31896f60e37SRussell King }
31996f60e37SRussell King 
32096f60e37SRussell King void armada_drm_crtc_gamma_set(struct drm_crtc *crtc, u16 r, u16 g, u16 b,
32196f60e37SRussell King 	int idx)
32296f60e37SRussell King {
32396f60e37SRussell King }
32496f60e37SRussell King 
32596f60e37SRussell King void armada_drm_crtc_gamma_get(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
32696f60e37SRussell King 	int idx)
32796f60e37SRussell King {
32896f60e37SRussell King }
32996f60e37SRussell King 
33096f60e37SRussell King /* The mode_config.mutex will be held for this call */
33196f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms)
33296f60e37SRussell King {
33396f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
33496f60e37SRussell King 
33596f60e37SRussell King 	if (dcrtc->dpms != dpms) {
33696f60e37SRussell King 		dcrtc->dpms = dpms;
337e0ac5e9bSRussell King 		if (!IS_ERR(dcrtc->clk) && !dpms_blanked(dpms))
338e0ac5e9bSRussell King 			WARN_ON(clk_prepare_enable(dcrtc->clk));
33996f60e37SRussell King 		armada_drm_crtc_update(dcrtc);
340e0ac5e9bSRussell King 		if (!IS_ERR(dcrtc->clk) && dpms_blanked(dpms))
341e0ac5e9bSRussell King 			clk_disable_unprepare(dcrtc->clk);
34296f60e37SRussell King 		if (dpms_blanked(dpms))
34396f60e37SRussell King 			armada_drm_vblank_off(dcrtc);
344178e561fSRussell King 		else
345178e561fSRussell King 			drm_crtc_vblank_on(&dcrtc->crtc);
34696f60e37SRussell King 	}
34796f60e37SRussell King }
34896f60e37SRussell King 
34996f60e37SRussell King /*
35096f60e37SRussell King  * Prepare for a mode set.  Turn off overlay to ensure that we don't end
35196f60e37SRussell King  * up with the overlay size being bigger than the active screen size.
35296f60e37SRussell King  * We rely upon X refreshing this state after the mode set has completed.
35396f60e37SRussell King  *
35496f60e37SRussell King  * The mode_config.mutex will be held for this call
35596f60e37SRussell King  */
35696f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc)
35796f60e37SRussell King {
35896f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
35996f60e37SRussell King 	struct drm_plane *plane;
36096f60e37SRussell King 
36196f60e37SRussell King 	/*
36296f60e37SRussell King 	 * If we have an overlay plane associated with this CRTC, disable
36396f60e37SRussell King 	 * it before the modeset to avoid its coordinates being outside
364f8e14069SRussell King 	 * the new mode parameters.
36596f60e37SRussell King 	 */
36696f60e37SRussell King 	plane = dcrtc->plane;
367f8e14069SRussell King 	if (plane)
368f8e14069SRussell King 		drm_plane_force_disable(plane);
36996f60e37SRussell King }
37096f60e37SRussell King 
37196f60e37SRussell King /* The mode_config.mutex will be held for this call */
37296f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc)
37396f60e37SRussell King {
37496f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
37596f60e37SRussell King 
37696f60e37SRussell King 	if (dcrtc->dpms != DRM_MODE_DPMS_ON) {
37796f60e37SRussell King 		dcrtc->dpms = DRM_MODE_DPMS_ON;
37896f60e37SRussell King 		armada_drm_crtc_update(dcrtc);
37996f60e37SRussell King 	}
38096f60e37SRussell King }
38196f60e37SRussell King 
38296f60e37SRussell King /* The mode_config.mutex will be held for this call */
38396f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc,
38496f60e37SRussell King 	const struct drm_display_mode *mode, struct drm_display_mode *adj)
38596f60e37SRussell King {
38696f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
38796f60e37SRussell King 	int ret;
38896f60e37SRussell King 
38996f60e37SRussell King 	/* We can't do interlaced modes if we don't have the SPU_ADV_REG */
39042e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg &&
39196f60e37SRussell King 	    adj->flags & DRM_MODE_FLAG_INTERLACE)
39296f60e37SRussell King 		return false;
39396f60e37SRussell King 
39496f60e37SRussell King 	/* Check whether the display mode is possible */
39542e62ba7SRussell King 	ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL);
39696f60e37SRussell King 	if (ret)
39796f60e37SRussell King 		return false;
39896f60e37SRussell King 
39996f60e37SRussell King 	return true;
40096f60e37SRussell King }
40196f60e37SRussell King 
402e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat)
40396f60e37SRussell King {
40496f60e37SRussell King 	void __iomem *base = dcrtc->base;
4054a8506d2SRussell King 	struct drm_plane *ovl_plane;
40696f60e37SRussell King 
40796f60e37SRussell King 	if (stat & DMA_FF_UNDERFLOW)
40896f60e37SRussell King 		DRM_ERROR("video underflow on crtc %u\n", dcrtc->num);
40996f60e37SRussell King 	if (stat & GRA_FF_UNDERFLOW)
41096f60e37SRussell King 		DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num);
41196f60e37SRussell King 
41296f60e37SRussell King 	if (stat & VSYNC_IRQ)
4130ac28c57SGustavo Padovan 		drm_crtc_handle_vblank(&dcrtc->crtc);
41496f60e37SRussell King 
41596f60e37SRussell King 	spin_lock(&dcrtc->irq_lock);
4164a8506d2SRussell King 	ovl_plane = dcrtc->plane;
417ec6fb159SRussell King 	if (ovl_plane)
418ec6fb159SRussell King 		armada_drm_plane_work_run(dcrtc, ovl_plane);
41996f60e37SRussell King 
42096f60e37SRussell King 	if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) {
42196f60e37SRussell King 		int i = stat & GRA_FRAME_IRQ0 ? 0 : 1;
42296f60e37SRussell King 		uint32_t val;
42396f60e37SRussell King 
42496f60e37SRussell King 		writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH);
42596f60e37SRussell King 		writel_relaxed(dcrtc->v[i].spu_v_h_total,
42696f60e37SRussell King 			       base + LCD_SPUT_V_H_TOTAL);
42796f60e37SRussell King 
42896f60e37SRussell King 		val = readl_relaxed(base + LCD_SPU_ADV_REG);
42996f60e37SRussell King 		val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN);
43096f60e37SRussell King 		val |= dcrtc->v[i].spu_adv_reg;
431662af0d8SRussell King 		writel_relaxed(val, base + LCD_SPU_ADV_REG);
43296f60e37SRussell King 	}
433662af0d8SRussell King 
434662af0d8SRussell King 	if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) {
435662af0d8SRussell King 		writel_relaxed(dcrtc->cursor_hw_pos,
436662af0d8SRussell King 			       base + LCD_SPU_HWC_OVSA_HPXL_VLN);
437662af0d8SRussell King 		writel_relaxed(dcrtc->cursor_hw_sz,
438662af0d8SRussell King 			       base + LCD_SPU_HWC_HPXL_VLN);
439662af0d8SRussell King 		armada_updatel(CFG_HWC_ENA,
440662af0d8SRussell King 			       CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA,
441662af0d8SRussell King 			       base + LCD_SPU_DMA_CTRL0);
442662af0d8SRussell King 		dcrtc->cursor_update = false;
443662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
444662af0d8SRussell King 	}
445662af0d8SRussell King 
44696f60e37SRussell King 	spin_unlock(&dcrtc->irq_lock);
44796f60e37SRussell King 
448ec6fb159SRussell King 	if (stat & GRA_FRAME_IRQ)
449ec6fb159SRussell King 		armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary);
45096f60e37SRussell King }
45196f60e37SRussell King 
452e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg)
453e5d9ddfbSRussell King {
454e5d9ddfbSRussell King 	struct armada_crtc *dcrtc = arg;
455e5d9ddfbSRussell King 	u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
456e5d9ddfbSRussell King 
457e5d9ddfbSRussell King 	/*
458e5d9ddfbSRussell King 	 * This is rediculous - rather than writing bits to clear, we
459e5d9ddfbSRussell King 	 * have to set the actual status register value.  This is racy.
460e5d9ddfbSRussell King 	 */
461e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
462e5d9ddfbSRussell King 
463c8a220c6SRussell King 	trace_armada_drm_irq(&dcrtc->crtc, stat);
464c8a220c6SRussell King 
465e5d9ddfbSRussell King 	/* Mask out those interrupts we haven't enabled */
466e5d9ddfbSRussell King 	v = stat & dcrtc->irq_ena;
467e5d9ddfbSRussell King 
468e5d9ddfbSRussell King 	if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) {
469e5d9ddfbSRussell King 		armada_drm_crtc_irq(dcrtc, stat);
470e5d9ddfbSRussell King 		return IRQ_HANDLED;
471e5d9ddfbSRussell King 	}
472e5d9ddfbSRussell King 	return IRQ_NONE;
473e5d9ddfbSRussell King }
474e5d9ddfbSRussell King 
47596f60e37SRussell King /* These are locked by dev->vbl_lock */
47696f60e37SRussell King void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask)
47796f60e37SRussell King {
47896f60e37SRussell King 	if (dcrtc->irq_ena & mask) {
47996f60e37SRussell King 		dcrtc->irq_ena &= ~mask;
48096f60e37SRussell King 		writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
48196f60e37SRussell King 	}
48296f60e37SRussell King }
48396f60e37SRussell King 
48496f60e37SRussell King void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask)
48596f60e37SRussell King {
48696f60e37SRussell King 	if ((dcrtc->irq_ena & mask) != mask) {
48796f60e37SRussell King 		dcrtc->irq_ena |= mask;
48896f60e37SRussell King 		writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
48996f60e37SRussell King 		if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask)
49096f60e37SRussell King 			writel(0, dcrtc->base + LCD_SPU_IRQ_ISR);
49196f60e37SRussell King 	}
49296f60e37SRussell King }
49396f60e37SRussell King 
49496f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc)
49596f60e37SRussell King {
49696f60e37SRussell King 	struct drm_display_mode *adj = &dcrtc->crtc.mode;
49796f60e37SRussell King 	uint32_t val = 0;
49896f60e37SRussell King 
49996f60e37SRussell King 	if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709)
50096f60e37SRussell King 		val |= CFG_CSC_YUV_CCIR709;
50196f60e37SRussell King 	if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO)
50296f60e37SRussell King 		val |= CFG_CSC_RGB_STUDIO;
50396f60e37SRussell King 
50496f60e37SRussell King 	/*
50596f60e37SRussell King 	 * In auto mode, set the colorimetry, based upon the HDMI spec.
50696f60e37SRussell King 	 * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use
50796f60e37SRussell King 	 * ITU601.  It may be more appropriate to set this depending on
50896f60e37SRussell King 	 * the source - but what if the graphic frame is YUV and the
50996f60e37SRussell King 	 * video frame is RGB?
51096f60e37SRussell King 	 */
51196f60e37SRussell King 	if ((adj->hdisplay == 1280 && adj->vdisplay == 720 &&
51296f60e37SRussell King 	     !(adj->flags & DRM_MODE_FLAG_INTERLACE)) ||
51396f60e37SRussell King 	    (adj->hdisplay == 1920 && adj->vdisplay == 1080)) {
51496f60e37SRussell King 		if (dcrtc->csc_yuv_mode == CSC_AUTO)
51596f60e37SRussell King 			val |= CFG_CSC_YUV_CCIR709;
51696f60e37SRussell King 	}
51796f60e37SRussell King 
51896f60e37SRussell King 	/*
51996f60e37SRussell King 	 * We assume we're connected to a TV-like device, so the YUV->RGB
52096f60e37SRussell King 	 * conversion should produce a limited range.  We should set this
52196f60e37SRussell King 	 * depending on the connectors attached to this CRTC, and what
52296f60e37SRussell King 	 * kind of device they report being connected.
52396f60e37SRussell King 	 */
52496f60e37SRussell King 	if (dcrtc->csc_rgb_mode == CSC_AUTO)
52596f60e37SRussell King 		val |= CFG_CSC_RGB_STUDIO;
52696f60e37SRussell King 
52796f60e37SRussell King 	return val;
52896f60e37SRussell King }
52996f60e37SRussell King 
53096f60e37SRussell King /* The mode_config.mutex will be held for this call */
53196f60e37SRussell King static int armada_drm_crtc_mode_set(struct drm_crtc *crtc,
53296f60e37SRussell King 	struct drm_display_mode *mode, struct drm_display_mode *adj,
53396f60e37SRussell King 	int x, int y, struct drm_framebuffer *old_fb)
53496f60e37SRussell King {
53596f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
53696f60e37SRussell King 	struct armada_regs regs[17];
53796f60e37SRussell King 	uint32_t lm, rm, tm, bm, val, sclk;
53896f60e37SRussell King 	unsigned long flags;
53996f60e37SRussell King 	unsigned i;
54096f60e37SRussell King 	bool interlaced;
54196f60e37SRussell King 
542f4510a27SMatt Roper 	drm_framebuffer_reference(crtc->primary->fb);
54396f60e37SRussell King 
54496f60e37SRussell King 	interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE);
54596f60e37SRussell King 
546*8be523dbSRussell King 	val = CFG_GRA_ENA | CFG_GRA_HSMOOTH;
547*8be523dbSRussell King 	val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt);
548*8be523dbSRussell King 	val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod);
549*8be523dbSRussell King 
550*8be523dbSRussell King 	if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420)
551*8be523dbSRussell King 		val |= CFG_PALETTE_ENA;
552*8be523dbSRussell King 
553*8be523dbSRussell King 	drm_to_armada_plane(crtc->primary)->state.ctrl0 = val;
554*8be523dbSRussell King 	drm_to_armada_plane(crtc->primary)->state.src_hw =
555*8be523dbSRussell King 	drm_to_armada_plane(crtc->primary)->state.dst_hw =
556*8be523dbSRussell King 		adj->crtc_hdisplay << 16 | adj->crtc_vdisplay;
557*8be523dbSRussell King 	drm_to_armada_plane(crtc->primary)->state.dst_yx = 0;
558*8be523dbSRussell King 
559f4510a27SMatt Roper 	i = armada_drm_crtc_calc_fb(dcrtc->crtc.primary->fb,
560f4510a27SMatt Roper 				    x, y, regs, interlaced);
56196f60e37SRussell King 
56296f60e37SRussell King 	rm = adj->crtc_hsync_start - adj->crtc_hdisplay;
56396f60e37SRussell King 	lm = adj->crtc_htotal - adj->crtc_hsync_end;
56496f60e37SRussell King 	bm = adj->crtc_vsync_start - adj->crtc_vdisplay;
56596f60e37SRussell King 	tm = adj->crtc_vtotal - adj->crtc_vsync_end;
56696f60e37SRussell King 
56796f60e37SRussell King 	DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n",
56896f60e37SRussell King 		adj->crtc_hdisplay,
56996f60e37SRussell King 		adj->crtc_hsync_start,
57096f60e37SRussell King 		adj->crtc_hsync_end,
57196f60e37SRussell King 		adj->crtc_htotal, lm, rm);
57296f60e37SRussell King 	DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n",
57396f60e37SRussell King 		adj->crtc_vdisplay,
57496f60e37SRussell King 		adj->crtc_vsync_start,
57596f60e37SRussell King 		adj->crtc_vsync_end,
57696f60e37SRussell King 		adj->crtc_vtotal, tm, bm);
57796f60e37SRussell King 
57896f60e37SRussell King 	/* Wait for pending flips to complete */
5794b5dda82SRussell King 	armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary),
5804b5dda82SRussell King 				   MAX_SCHEDULE_TIMEOUT);
58196f60e37SRussell King 
582178e561fSRussell King 	drm_crtc_vblank_off(crtc);
58396f60e37SRussell King 
58496f60e37SRussell King 	val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA;
58596f60e37SRussell King 	if (val != dcrtc->dumb_ctrl) {
58696f60e37SRussell King 		dcrtc->dumb_ctrl = val;
58796f60e37SRussell King 		writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL);
58896f60e37SRussell King 	}
58996f60e37SRussell King 
590e0ac5e9bSRussell King 	/*
591e0ac5e9bSRussell King 	 * If we are blanked, we would have disabled the clock.  Re-enable
592e0ac5e9bSRussell King 	 * it so that compute_clock() does the right thing.
593e0ac5e9bSRussell King 	 */
594e0ac5e9bSRussell King 	if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms))
595e0ac5e9bSRussell King 		WARN_ON(clk_prepare_enable(dcrtc->clk));
596e0ac5e9bSRussell King 
59796f60e37SRussell King 	/* Now compute the divider for real */
59842e62ba7SRussell King 	dcrtc->variant->compute_clock(dcrtc, adj, &sclk);
59996f60e37SRussell King 
60096f60e37SRussell King 	/* Ensure graphic fifo is enabled */
60196f60e37SRussell King 	armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1);
60296f60e37SRussell King 	armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV);
60396f60e37SRussell King 
60496f60e37SRussell King 	if (interlaced ^ dcrtc->interlaced) {
60596f60e37SRussell King 		if (adj->flags & DRM_MODE_FLAG_INTERLACE)
606accbaf6eSGustavo Padovan 			drm_crtc_vblank_get(&dcrtc->crtc);
60796f60e37SRussell King 		else
608accbaf6eSGustavo Padovan 			drm_crtc_vblank_put(&dcrtc->crtc);
60996f60e37SRussell King 		dcrtc->interlaced = interlaced;
61096f60e37SRussell King 	}
61196f60e37SRussell King 
61296f60e37SRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
61396f60e37SRussell King 
61496f60e37SRussell King 	/* Even interlaced/progressive frame */
61596f60e37SRussell King 	dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 |
61696f60e37SRussell King 				    adj->crtc_htotal;
61796f60e37SRussell King 	dcrtc->v[1].spu_v_porch = tm << 16 | bm;
61896f60e37SRussell King 	val = adj->crtc_hsync_start;
619662af0d8SRussell King 	dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN |
62042e62ba7SRussell King 		dcrtc->variant->spu_adv_reg;
62196f60e37SRussell King 
62296f60e37SRussell King 	if (interlaced) {
62396f60e37SRussell King 		/* Odd interlaced frame */
62496f60e37SRussell King 		dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total +
62596f60e37SRussell King 						(1 << 16);
62696f60e37SRussell King 		dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1;
62796f60e37SRussell King 		val = adj->crtc_hsync_start - adj->crtc_htotal / 2;
628662af0d8SRussell King 		dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN |
62942e62ba7SRussell King 			dcrtc->variant->spu_adv_reg;
63096f60e37SRussell King 	} else {
63196f60e37SRussell King 		dcrtc->v[0] = dcrtc->v[1];
63296f60e37SRussell King 	}
63396f60e37SRussell King 
63496f60e37SRussell King 	val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay;
63596f60e37SRussell King 
63696f60e37SRussell King 	armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE);
637*8be523dbSRussell King 	armada_reg_queue_set(regs, i,
638*8be523dbSRussell King 			     drm_to_armada_plane(crtc->primary)->state.src_hw,
639*8be523dbSRussell King 			     LCD_SPU_GRA_HPXL_VLN);
640*8be523dbSRussell King 	armada_reg_queue_set(regs, i,
641*8be523dbSRussell King 			     drm_to_armada_plane(crtc->primary)->state.dst_hw,
642*8be523dbSRussell King 			     LCD_SPU_GZM_HPXL_VLN);
64396f60e37SRussell King 	armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH);
64496f60e37SRussell King 	armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH);
64596f60e37SRussell King 	armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total,
64696f60e37SRussell King 			   LCD_SPUT_V_H_TOTAL);
64796f60e37SRussell King 
64842e62ba7SRussell King 	if (dcrtc->variant->has_spu_adv_reg) {
64996f60e37SRussell King 		armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg,
65096f60e37SRussell King 				     ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF |
65196f60e37SRussell King 				     ADV_VSYNCOFFEN, LCD_SPU_ADV_REG);
652662af0d8SRussell King 	}
65396f60e37SRussell King 
654*8be523dbSRussell King 	val = drm_to_armada_plane(crtc->primary)->state.ctrl0;
65596f60e37SRussell King 	if (interlaced)
65696f60e37SRussell King 		val |= CFG_GRA_FTOGGLE;
65796f60e37SRussell King 
65896f60e37SRussell King 	armada_reg_queue_mod(regs, i, val, CFG_GRAFORMAT |
65996f60e37SRussell King 			     CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV |
66096f60e37SRussell King 					 CFG_SWAPYU | CFG_YUV2RGB) |
66196f60e37SRussell King 			     CFG_PALETTE_ENA | CFG_GRA_FTOGGLE,
66296f60e37SRussell King 			     LCD_SPU_DMA_CTRL0);
66396f60e37SRussell King 
66496f60e37SRussell King 	val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0;
66596f60e37SRussell King 	armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1);
66696f60e37SRussell King 
66796f60e37SRussell King 	val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc);
66896f60e37SRussell King 	armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL);
66996f60e37SRussell King 	armada_reg_queue_end(regs, i);
67096f60e37SRussell King 
67196f60e37SRussell King 	armada_drm_crtc_update_regs(dcrtc, regs);
67296f60e37SRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
67396f60e37SRussell King 
67496f60e37SRussell King 	armada_drm_crtc_update(dcrtc);
67596f60e37SRussell King 
676178e561fSRussell King 	drm_crtc_vblank_on(crtc);
67796f60e37SRussell King 	armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms));
67896f60e37SRussell King 
67996f60e37SRussell King 	return 0;
68096f60e37SRussell King }
68196f60e37SRussell King 
68296f60e37SRussell King /* The mode_config.mutex will be held for this call */
68396f60e37SRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
68496f60e37SRussell King 	struct drm_framebuffer *old_fb)
68596f60e37SRussell King {
68696f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
68796f60e37SRussell King 	struct armada_regs regs[4];
68896f60e37SRussell King 	unsigned i;
68996f60e37SRussell King 
690f4510a27SMatt Roper 	i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs,
69196f60e37SRussell King 				    dcrtc->interlaced);
69296f60e37SRussell King 	armada_reg_queue_end(regs, i);
69396f60e37SRussell King 
69496f60e37SRussell King 	/* Wait for pending flips to complete */
6954b5dda82SRussell King 	armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary),
6964b5dda82SRussell King 				   MAX_SCHEDULE_TIMEOUT);
69796f60e37SRussell King 
69896f60e37SRussell King 	/* Take a reference to the new fb as we're using it */
699f4510a27SMatt Roper 	drm_framebuffer_reference(crtc->primary->fb);
70096f60e37SRussell King 
70196f60e37SRussell King 	/* Update the base in the CRTC */
70296f60e37SRussell King 	armada_drm_crtc_update_regs(dcrtc, regs);
70396f60e37SRussell King 
70496f60e37SRussell King 	/* Drop our previously held reference */
70596f60e37SRussell King 	armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms));
70696f60e37SRussell King 
70796f60e37SRussell King 	return 0;
70896f60e37SRussell King }
70996f60e37SRussell King 
71058326803SRussell King void armada_drm_crtc_plane_disable(struct armada_crtc *dcrtc,
71158326803SRussell King 	struct drm_plane *plane)
71258326803SRussell King {
7139099ea19SRussell King 	u32 sram_para1, dma_ctrl0_mask;
71458326803SRussell King 
71558326803SRussell King 	/*
71658326803SRussell King 	 * Drop our reference on any framebuffer attached to this plane.
71758326803SRussell King 	 * We don't need to NULL this out as drm_plane_force_disable(),
71858326803SRussell King 	 * and __setplane_internal() will do so for an overlay plane, and
71958326803SRussell King 	 * __drm_helper_disable_unused_functions() will do so for the
72058326803SRussell King 	 * primary plane.
72158326803SRussell King 	 */
72258326803SRussell King 	if (plane->fb)
72358326803SRussell King 		drm_framebuffer_unreference(plane->fb);
72458326803SRussell King 
72558326803SRussell King 	/* Power down the Y/U/V FIFOs */
72658326803SRussell King 	sram_para1 = CFG_PDWN16x66 | CFG_PDWN32x66;
72758326803SRussell King 
72858326803SRussell King 	/* Power down most RAMs and FIFOs if this is the primary plane */
7299099ea19SRussell King 	if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
73058326803SRussell King 		sram_para1 |= CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
73158326803SRussell King 			      CFG_PDWN32x32 | CFG_PDWN64x66;
7329099ea19SRussell King 		dma_ctrl0_mask = CFG_GRA_ENA;
7339099ea19SRussell King 	} else {
7349099ea19SRussell King 		dma_ctrl0_mask = CFG_DMA_ENA;
7359099ea19SRussell King 	}
7369099ea19SRussell King 
7379099ea19SRussell King 	spin_lock_irq(&dcrtc->irq_lock);
7389099ea19SRussell King 	armada_updatel(0, dma_ctrl0_mask, dcrtc->base + LCD_SPU_DMA_CTRL0);
7399099ea19SRussell King 	spin_unlock_irq(&dcrtc->irq_lock);
74058326803SRussell King 
74158326803SRussell King 	armada_updatel(sram_para1, 0, dcrtc->base + LCD_SPU_SRAM_PARA1);
74258326803SRussell King }
74358326803SRussell King 
74496f60e37SRussell King /* The mode_config.mutex will be held for this call */
74596f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc)
74696f60e37SRussell King {
74796f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
74896f60e37SRussell King 
74996f60e37SRussell King 	armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
75058326803SRussell King 	armada_drm_crtc_plane_disable(dcrtc, crtc->primary);
75196f60e37SRussell King }
75296f60e37SRussell King 
75396f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = {
75496f60e37SRussell King 	.dpms		= armada_drm_crtc_dpms,
75596f60e37SRussell King 	.prepare	= armada_drm_crtc_prepare,
75696f60e37SRussell King 	.commit		= armada_drm_crtc_commit,
75796f60e37SRussell King 	.mode_fixup	= armada_drm_crtc_mode_fixup,
75896f60e37SRussell King 	.mode_set	= armada_drm_crtc_mode_set,
75996f60e37SRussell King 	.mode_set_base	= armada_drm_crtc_mode_set_base,
76096f60e37SRussell King 	.disable	= armada_drm_crtc_disable,
76196f60e37SRussell King };
76296f60e37SRussell King 
763662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix,
764662af0d8SRussell King 	unsigned stride, unsigned width, unsigned height)
765662af0d8SRussell King {
766662af0d8SRussell King 	uint32_t addr;
767662af0d8SRussell King 	unsigned y;
768662af0d8SRussell King 
769662af0d8SRussell King 	addr = SRAM_HWC32_RAM1;
770662af0d8SRussell King 	for (y = 0; y < height; y++) {
771662af0d8SRussell King 		uint32_t *p = &pix[y * stride];
772662af0d8SRussell King 		unsigned x;
773662af0d8SRussell King 
774662af0d8SRussell King 		for (x = 0; x < width; x++, p++) {
775662af0d8SRussell King 			uint32_t val = *p;
776662af0d8SRussell King 
777662af0d8SRussell King 			val = (val & 0xff00ff00) |
778662af0d8SRussell King 			      (val & 0x000000ff) << 16 |
779662af0d8SRussell King 			      (val & 0x00ff0000) >> 16;
780662af0d8SRussell King 
781662af0d8SRussell King 			writel_relaxed(val,
782662af0d8SRussell King 				       base + LCD_SPU_SRAM_WRDAT);
783662af0d8SRussell King 			writel_relaxed(addr | SRAM_WRITE,
784662af0d8SRussell King 				       base + LCD_SPU_SRAM_CTRL);
785c39b0695SRussell King 			readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
786662af0d8SRussell King 			addr += 1;
787662af0d8SRussell King 			if ((addr & 0x00ff) == 0)
788662af0d8SRussell King 				addr += 0xf00;
789662af0d8SRussell King 			if ((addr & 0x30ff) == 0)
790662af0d8SRussell King 				addr = SRAM_HWC32_RAM2;
791662af0d8SRussell King 		}
792662af0d8SRussell King 	}
793662af0d8SRussell King }
794662af0d8SRussell King 
795662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base)
796662af0d8SRussell King {
797662af0d8SRussell King 	unsigned addr;
798662af0d8SRussell King 
799662af0d8SRussell King 	for (addr = 0; addr < 256; addr++) {
800662af0d8SRussell King 		/* write the default value */
801662af0d8SRussell King 		writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT);
802662af0d8SRussell King 		writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN,
803662af0d8SRussell King 			       base + LCD_SPU_SRAM_CTRL);
804662af0d8SRussell King 	}
805662af0d8SRussell King }
806662af0d8SRussell King 
807662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload)
808662af0d8SRussell King {
809662af0d8SRussell King 	uint32_t xoff, xscr, w = dcrtc->cursor_w, s;
810662af0d8SRussell King 	uint32_t yoff, yscr, h = dcrtc->cursor_h;
811662af0d8SRussell King 	uint32_t para1;
812662af0d8SRussell King 
813662af0d8SRussell King 	/*
814662af0d8SRussell King 	 * Calculate the visible width and height of the cursor,
815662af0d8SRussell King 	 * screen position, and the position in the cursor bitmap.
816662af0d8SRussell King 	 */
817662af0d8SRussell King 	if (dcrtc->cursor_x < 0) {
818662af0d8SRussell King 		xoff = -dcrtc->cursor_x;
819662af0d8SRussell King 		xscr = 0;
820662af0d8SRussell King 		w -= min(xoff, w);
821662af0d8SRussell King 	} else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) {
822662af0d8SRussell King 		xoff = 0;
823662af0d8SRussell King 		xscr = dcrtc->cursor_x;
824662af0d8SRussell King 		w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0);
825662af0d8SRussell King 	} else {
826662af0d8SRussell King 		xoff = 0;
827662af0d8SRussell King 		xscr = dcrtc->cursor_x;
828662af0d8SRussell King 	}
829662af0d8SRussell King 
830662af0d8SRussell King 	if (dcrtc->cursor_y < 0) {
831662af0d8SRussell King 		yoff = -dcrtc->cursor_y;
832662af0d8SRussell King 		yscr = 0;
833662af0d8SRussell King 		h -= min(yoff, h);
834662af0d8SRussell King 	} else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) {
835662af0d8SRussell King 		yoff = 0;
836662af0d8SRussell King 		yscr = dcrtc->cursor_y;
837662af0d8SRussell King 		h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0);
838662af0d8SRussell King 	} else {
839662af0d8SRussell King 		yoff = 0;
840662af0d8SRussell King 		yscr = dcrtc->cursor_y;
841662af0d8SRussell King 	}
842662af0d8SRussell King 
843662af0d8SRussell King 	/* On interlaced modes, the vertical cursor size must be halved */
844662af0d8SRussell King 	s = dcrtc->cursor_w;
845662af0d8SRussell King 	if (dcrtc->interlaced) {
846662af0d8SRussell King 		s *= 2;
847662af0d8SRussell King 		yscr /= 2;
848662af0d8SRussell King 		h /= 2;
849662af0d8SRussell King 	}
850662af0d8SRussell King 
851662af0d8SRussell King 	if (!dcrtc->cursor_obj || !h || !w) {
852662af0d8SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
853662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
854662af0d8SRussell King 		dcrtc->cursor_update = false;
855662af0d8SRussell King 		armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
856662af0d8SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
857662af0d8SRussell King 		return 0;
858662af0d8SRussell King 	}
859662af0d8SRussell King 
860662af0d8SRussell King 	para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1);
861662af0d8SRussell King 	armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32,
862662af0d8SRussell King 		       dcrtc->base + LCD_SPU_SRAM_PARA1);
863662af0d8SRussell King 
864662af0d8SRussell King 	/*
865662af0d8SRussell King 	 * Initialize the transparency if the SRAM was powered down.
866662af0d8SRussell King 	 * We must also reload the cursor data as well.
867662af0d8SRussell King 	 */
868662af0d8SRussell King 	if (!(para1 & CFG_CSB_256x32)) {
869662af0d8SRussell King 		armada_drm_crtc_cursor_tran(dcrtc->base);
870662af0d8SRussell King 		reload = true;
871662af0d8SRussell King 	}
872662af0d8SRussell King 
873662af0d8SRussell King 	if (dcrtc->cursor_hw_sz != (h << 16 | w)) {
874662af0d8SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
875662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
876662af0d8SRussell King 		dcrtc->cursor_update = false;
877662af0d8SRussell King 		armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
878662af0d8SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
879662af0d8SRussell King 		reload = true;
880662af0d8SRussell King 	}
881662af0d8SRussell King 	if (reload) {
882662af0d8SRussell King 		struct armada_gem_object *obj = dcrtc->cursor_obj;
883662af0d8SRussell King 		uint32_t *pix;
884662af0d8SRussell King 		/* Set the top-left corner of the cursor image */
885662af0d8SRussell King 		pix = obj->addr;
886662af0d8SRussell King 		pix += yoff * s + xoff;
887662af0d8SRussell King 		armada_load_cursor_argb(dcrtc->base, pix, s, w, h);
888662af0d8SRussell King 	}
889662af0d8SRussell King 
890662af0d8SRussell King 	/* Reload the cursor position, size and enable in the IRQ handler */
891662af0d8SRussell King 	spin_lock_irq(&dcrtc->irq_lock);
892662af0d8SRussell King 	dcrtc->cursor_hw_pos = yscr << 16 | xscr;
893662af0d8SRussell King 	dcrtc->cursor_hw_sz = h << 16 | w;
894662af0d8SRussell King 	dcrtc->cursor_update = true;
895662af0d8SRussell King 	armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
896662af0d8SRussell King 	spin_unlock_irq(&dcrtc->irq_lock);
897662af0d8SRussell King 
898662af0d8SRussell King 	return 0;
899662af0d8SRussell King }
900662af0d8SRussell King 
901662af0d8SRussell King static void cursor_update(void *data)
902662af0d8SRussell King {
903662af0d8SRussell King 	armada_drm_crtc_cursor_update(data, true);
904662af0d8SRussell King }
905662af0d8SRussell King 
906662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc,
907662af0d8SRussell King 	struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h)
908662af0d8SRussell King {
909662af0d8SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
910662af0d8SRussell King 	struct armada_gem_object *obj = NULL;
911662af0d8SRussell King 	int ret;
912662af0d8SRussell King 
913662af0d8SRussell King 	/* If no cursor support, replicate drm's return value */
91442e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg)
915662af0d8SRussell King 		return -ENXIO;
916662af0d8SRussell King 
917662af0d8SRussell King 	if (handle && w > 0 && h > 0) {
918662af0d8SRussell King 		/* maximum size is 64x32 or 32x64 */
919662af0d8SRussell King 		if (w > 64 || h > 64 || (w > 32 && h > 32))
920662af0d8SRussell King 			return -ENOMEM;
921662af0d8SRussell King 
922a8ad0bd8SChris Wilson 		obj = armada_gem_object_lookup(file, handle);
923662af0d8SRussell King 		if (!obj)
924662af0d8SRussell King 			return -ENOENT;
925662af0d8SRussell King 
926662af0d8SRussell King 		/* Must be a kernel-mapped object */
927662af0d8SRussell King 		if (!obj->addr) {
928662af0d8SRussell King 			drm_gem_object_unreference_unlocked(&obj->obj);
929662af0d8SRussell King 			return -EINVAL;
930662af0d8SRussell King 		}
931662af0d8SRussell King 
932662af0d8SRussell King 		if (obj->obj.size < w * h * 4) {
933662af0d8SRussell King 			DRM_ERROR("buffer is too small\n");
934662af0d8SRussell King 			drm_gem_object_unreference_unlocked(&obj->obj);
935662af0d8SRussell King 			return -ENOMEM;
936662af0d8SRussell King 		}
937662af0d8SRussell King 	}
938662af0d8SRussell King 
939662af0d8SRussell King 	if (dcrtc->cursor_obj) {
940662af0d8SRussell King 		dcrtc->cursor_obj->update = NULL;
941662af0d8SRussell King 		dcrtc->cursor_obj->update_data = NULL;
9424bd3fd44SDaniel Vetter 		drm_gem_object_unreference_unlocked(&dcrtc->cursor_obj->obj);
943662af0d8SRussell King 	}
944662af0d8SRussell King 	dcrtc->cursor_obj = obj;
945662af0d8SRussell King 	dcrtc->cursor_w = w;
946662af0d8SRussell King 	dcrtc->cursor_h = h;
947662af0d8SRussell King 	ret = armada_drm_crtc_cursor_update(dcrtc, true);
948662af0d8SRussell King 	if (obj) {
949662af0d8SRussell King 		obj->update_data = dcrtc;
950662af0d8SRussell King 		obj->update = cursor_update;
951662af0d8SRussell King 	}
952662af0d8SRussell King 
953662af0d8SRussell King 	return ret;
954662af0d8SRussell King }
955662af0d8SRussell King 
956662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
957662af0d8SRussell King {
958662af0d8SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
959662af0d8SRussell King 	int ret;
960662af0d8SRussell King 
961662af0d8SRussell King 	/* If no cursor support, replicate drm's return value */
96242e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg)
963662af0d8SRussell King 		return -EFAULT;
964662af0d8SRussell King 
965662af0d8SRussell King 	dcrtc->cursor_x = x;
966662af0d8SRussell King 	dcrtc->cursor_y = y;
967662af0d8SRussell King 	ret = armada_drm_crtc_cursor_update(dcrtc, false);
968662af0d8SRussell King 
969662af0d8SRussell King 	return ret;
970662af0d8SRussell King }
971662af0d8SRussell King 
97296f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc)
97396f60e37SRussell King {
97496f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
97596f60e37SRussell King 	struct armada_private *priv = crtc->dev->dev_private;
97696f60e37SRussell King 
977662af0d8SRussell King 	if (dcrtc->cursor_obj)
9787a6f7133SDaniel Vetter 		drm_gem_object_unreference_unlocked(&dcrtc->cursor_obj->obj);
979662af0d8SRussell King 
98096f60e37SRussell King 	priv->dcrtc[dcrtc->num] = NULL;
98196f60e37SRussell King 	drm_crtc_cleanup(&dcrtc->crtc);
98296f60e37SRussell King 
98396f60e37SRussell King 	if (!IS_ERR(dcrtc->clk))
98496f60e37SRussell King 		clk_disable_unprepare(dcrtc->clk);
98596f60e37SRussell King 
986e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA);
987e5d9ddfbSRussell King 
9889611cb93SRussell King 	of_node_put(dcrtc->crtc.port);
9899611cb93SRussell King 
99096f60e37SRussell King 	kfree(dcrtc);
99196f60e37SRussell King }
99296f60e37SRussell King 
99396f60e37SRussell King /*
99496f60e37SRussell King  * The mode_config lock is held here, to prevent races between this
99596f60e37SRussell King  * and a mode_set.
99696f60e37SRussell King  */
99796f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc,
9985e4e3ba9SDave Airlie 	struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags)
99996f60e37SRussell King {
100096f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
100196f60e37SRussell King 	struct armada_frame_work *work;
100296f60e37SRussell King 	unsigned i;
100396f60e37SRussell King 	int ret;
100496f60e37SRussell King 
100596f60e37SRussell King 	/* We don't support changing the pixel format */
1006f4510a27SMatt Roper 	if (fb->pixel_format != crtc->primary->fb->pixel_format)
100796f60e37SRussell King 		return -EINVAL;
100896f60e37SRussell King 
100996f60e37SRussell King 	work = kmalloc(sizeof(*work), GFP_KERNEL);
101096f60e37SRussell King 	if (!work)
101196f60e37SRussell King 		return -ENOMEM;
101296f60e37SRussell King 
10134b5dda82SRussell King 	work->work.fn = armada_drm_crtc_complete_frame_work;
101496f60e37SRussell King 	work->event = event;
1015f4510a27SMatt Roper 	work->old_fb = dcrtc->crtc.primary->fb;
101696f60e37SRussell King 
101796f60e37SRussell King 	i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs,
101896f60e37SRussell King 				    dcrtc->interlaced);
101996f60e37SRussell King 	armada_reg_queue_end(work->regs, i);
102096f60e37SRussell King 
102196f60e37SRussell King 	/*
1022c5488307SRussell King 	 * Ensure that we hold a reference on the new framebuffer.
1023c5488307SRussell King 	 * This has to match the behaviour in mode_set.
102496f60e37SRussell King 	 */
1025c5488307SRussell King 	drm_framebuffer_reference(fb);
102696f60e37SRussell King 
102796f60e37SRussell King 	ret = armada_drm_crtc_queue_frame_work(dcrtc, work);
102896f60e37SRussell King 	if (ret) {
1029c5488307SRussell King 		/* Undo our reference above */
1030c5488307SRussell King 		drm_framebuffer_unreference(fb);
103196f60e37SRussell King 		kfree(work);
103296f60e37SRussell King 		return ret;
103396f60e37SRussell King 	}
103496f60e37SRussell King 
103596f60e37SRussell King 	/*
103696f60e37SRussell King 	 * Don't take a reference on the new framebuffer;
103796f60e37SRussell King 	 * drm_mode_page_flip_ioctl() has already grabbed a reference and
103896f60e37SRussell King 	 * will _not_ drop that reference on successful return from this
103996f60e37SRussell King 	 * function.  Simply mark this new framebuffer as the current one.
104096f60e37SRussell King 	 */
1041f4510a27SMatt Roper 	dcrtc->crtc.primary->fb = fb;
104296f60e37SRussell King 
104396f60e37SRussell King 	/*
104496f60e37SRussell King 	 * Finally, if the display is blanked, we won't receive an
104596f60e37SRussell King 	 * interrupt, so complete it now.
104696f60e37SRussell King 	 */
10474b5dda82SRussell King 	if (dpms_blanked(dcrtc->dpms))
1048ec6fb159SRussell King 		armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary);
104996f60e37SRussell King 
105096f60e37SRussell King 	return 0;
105196f60e37SRussell King }
105296f60e37SRussell King 
105396f60e37SRussell King static int
105496f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc,
105596f60e37SRussell King 	struct drm_property *property, uint64_t val)
105696f60e37SRussell King {
105796f60e37SRussell King 	struct armada_private *priv = crtc->dev->dev_private;
105896f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
105996f60e37SRussell King 	bool update_csc = false;
106096f60e37SRussell King 
106196f60e37SRussell King 	if (property == priv->csc_yuv_prop) {
106296f60e37SRussell King 		dcrtc->csc_yuv_mode = val;
106396f60e37SRussell King 		update_csc = true;
106496f60e37SRussell King 	} else if (property == priv->csc_rgb_prop) {
106596f60e37SRussell King 		dcrtc->csc_rgb_mode = val;
106696f60e37SRussell King 		update_csc = true;
106796f60e37SRussell King 	}
106896f60e37SRussell King 
106996f60e37SRussell King 	if (update_csc) {
107096f60e37SRussell King 		uint32_t val;
107196f60e37SRussell King 
107296f60e37SRussell King 		val = dcrtc->spu_iopad_ctrl |
107396f60e37SRussell King 		      armada_drm_crtc_calculate_csc(dcrtc);
107496f60e37SRussell King 		writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL);
107596f60e37SRussell King 	}
107696f60e37SRussell King 
107796f60e37SRussell King 	return 0;
107896f60e37SRussell King }
107996f60e37SRussell King 
1080a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = {
1081662af0d8SRussell King 	.cursor_set	= armada_drm_crtc_cursor_set,
1082662af0d8SRussell King 	.cursor_move	= armada_drm_crtc_cursor_move,
108396f60e37SRussell King 	.destroy	= armada_drm_crtc_destroy,
108496f60e37SRussell King 	.set_config	= drm_crtc_helper_set_config,
108596f60e37SRussell King 	.page_flip	= armada_drm_crtc_page_flip,
108696f60e37SRussell King 	.set_property	= armada_drm_crtc_set_property,
108796f60e37SRussell King };
108896f60e37SRussell King 
1089de32301bSRussell King static const struct drm_plane_funcs armada_primary_plane_funcs = {
1090de32301bSRussell King 	.update_plane	= drm_primary_helper_update,
1091de32301bSRussell King 	.disable_plane	= drm_primary_helper_disable,
1092de32301bSRussell King 	.destroy	= drm_primary_helper_destroy,
1093de32301bSRussell King };
1094de32301bSRussell King 
10955740d27fSRussell King int armada_drm_plane_init(struct armada_plane *plane)
10965740d27fSRussell King {
10975740d27fSRussell King 	init_waitqueue_head(&plane->frame_wait);
10985740d27fSRussell King 
10995740d27fSRussell King 	return 0;
11005740d27fSRussell King }
11015740d27fSRussell King 
110296f60e37SRussell King static struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = {
110396f60e37SRussell King 	{ CSC_AUTO,        "Auto" },
110496f60e37SRussell King 	{ CSC_YUV_CCIR601, "CCIR601" },
110596f60e37SRussell King 	{ CSC_YUV_CCIR709, "CCIR709" },
110696f60e37SRussell King };
110796f60e37SRussell King 
110896f60e37SRussell King static struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = {
110996f60e37SRussell King 	{ CSC_AUTO,         "Auto" },
111096f60e37SRussell King 	{ CSC_RGB_COMPUTER, "Computer system" },
111196f60e37SRussell King 	{ CSC_RGB_STUDIO,   "Studio" },
111296f60e37SRussell King };
111396f60e37SRussell King 
111496f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev)
111596f60e37SRussell King {
111696f60e37SRussell King 	struct armada_private *priv = dev->dev_private;
111796f60e37SRussell King 
111896f60e37SRussell King 	if (priv->csc_yuv_prop)
111996f60e37SRussell King 		return 0;
112096f60e37SRussell King 
112196f60e37SRussell King 	priv->csc_yuv_prop = drm_property_create_enum(dev, 0,
112296f60e37SRussell King 				"CSC_YUV", armada_drm_csc_yuv_enum_list,
112396f60e37SRussell King 				ARRAY_SIZE(armada_drm_csc_yuv_enum_list));
112496f60e37SRussell King 	priv->csc_rgb_prop = drm_property_create_enum(dev, 0,
112596f60e37SRussell King 				"CSC_RGB", armada_drm_csc_rgb_enum_list,
112696f60e37SRussell King 				ARRAY_SIZE(armada_drm_csc_rgb_enum_list));
112796f60e37SRussell King 
112896f60e37SRussell King 	if (!priv->csc_yuv_prop || !priv->csc_rgb_prop)
112996f60e37SRussell King 		return -ENOMEM;
113096f60e37SRussell King 
113196f60e37SRussell King 	return 0;
113296f60e37SRussell King }
113396f60e37SRussell King 
11340fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev,
11359611cb93SRussell King 	struct resource *res, int irq, const struct armada_variant *variant,
11369611cb93SRussell King 	struct device_node *port)
113796f60e37SRussell King {
1138d8c96083SRussell King 	struct armada_private *priv = drm->dev_private;
113996f60e37SRussell King 	struct armada_crtc *dcrtc;
1140de32301bSRussell King 	struct armada_plane *primary;
114196f60e37SRussell King 	void __iomem *base;
114296f60e37SRussell King 	int ret;
114396f60e37SRussell King 
1144d8c96083SRussell King 	ret = armada_drm_crtc_create_properties(drm);
114596f60e37SRussell King 	if (ret)
114696f60e37SRussell King 		return ret;
114796f60e37SRussell King 
1148a7d7a143SLinus Torvalds 	base = devm_ioremap_resource(dev, res);
1149c9d53c0fSJingoo Han 	if (IS_ERR(base))
1150c9d53c0fSJingoo Han 		return PTR_ERR(base);
115196f60e37SRussell King 
115296f60e37SRussell King 	dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL);
115396f60e37SRussell King 	if (!dcrtc) {
115496f60e37SRussell King 		DRM_ERROR("failed to allocate Armada crtc\n");
115596f60e37SRussell King 		return -ENOMEM;
115696f60e37SRussell King 	}
115796f60e37SRussell King 
1158d8c96083SRussell King 	if (dev != drm->dev)
1159d8c96083SRussell King 		dev_set_drvdata(dev, dcrtc);
1160d8c96083SRussell King 
116142e62ba7SRussell King 	dcrtc->variant = variant;
116296f60e37SRussell King 	dcrtc->base = base;
1163d8c96083SRussell King 	dcrtc->num = drm->mode_config.num_crtc;
116496f60e37SRussell King 	dcrtc->clk = ERR_PTR(-EINVAL);
116596f60e37SRussell King 	dcrtc->csc_yuv_mode = CSC_AUTO;
116696f60e37SRussell King 	dcrtc->csc_rgb_mode = CSC_AUTO;
116796f60e37SRussell King 	dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0;
116896f60e37SRussell King 	dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24;
116996f60e37SRussell King 	spin_lock_init(&dcrtc->irq_lock);
117096f60e37SRussell King 	dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR;
117196f60e37SRussell King 
117296f60e37SRussell King 	/* Initialize some registers which we don't otherwise set */
117396f60e37SRussell King 	writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV);
117496f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR);
117596f60e37SRussell King 	writel_relaxed(dcrtc->spu_iopad_ctrl,
117696f60e37SRussell King 		       dcrtc->base + LCD_SPU_IOPAD_CONTROL);
117796f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0);
117896f60e37SRussell King 	writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
117996f60e37SRussell King 		       CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 |
118096f60e37SRussell King 		       CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1);
118196f60e37SRussell King 	writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1);
118296f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_GRA_OVSA_HPXL_VLN);
1183e5d9ddfbSRussell King 	writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
1184e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
118596f60e37SRussell King 
1186e5d9ddfbSRussell King 	ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc",
1187e5d9ddfbSRussell King 			       dcrtc);
1188e5d9ddfbSRussell King 	if (ret < 0) {
1189e5d9ddfbSRussell King 		kfree(dcrtc);
1190e5d9ddfbSRussell King 		return ret;
1191e5d9ddfbSRussell King 	}
119296f60e37SRussell King 
119342e62ba7SRussell King 	if (dcrtc->variant->init) {
1194d8c96083SRussell King 		ret = dcrtc->variant->init(dcrtc, dev);
119596f60e37SRussell King 		if (ret) {
119696f60e37SRussell King 			kfree(dcrtc);
119796f60e37SRussell King 			return ret;
119896f60e37SRussell King 		}
119996f60e37SRussell King 	}
120096f60e37SRussell King 
120196f60e37SRussell King 	/* Ensure AXI pipeline is enabled */
120296f60e37SRussell King 	armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0);
120396f60e37SRussell King 
120496f60e37SRussell King 	priv->dcrtc[dcrtc->num] = dcrtc;
120596f60e37SRussell King 
12069611cb93SRussell King 	dcrtc->crtc.port = port;
12071c914cecSRussell King 
1208de32301bSRussell King 	primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12091c914cecSRussell King 	if (!primary)
12101c914cecSRussell King 		return -ENOMEM;
12111c914cecSRussell King 
12125740d27fSRussell King 	ret = armada_drm_plane_init(primary);
12135740d27fSRussell King 	if (ret) {
12145740d27fSRussell King 		kfree(primary);
12155740d27fSRussell King 		return ret;
12165740d27fSRussell King 	}
12175740d27fSRussell King 
1218de32301bSRussell King 	ret = drm_universal_plane_init(drm, &primary->base, 0,
1219de32301bSRussell King 				       &armada_primary_plane_funcs,
1220de32301bSRussell King 				       armada_primary_formats,
1221de32301bSRussell King 				       ARRAY_SIZE(armada_primary_formats),
1222b0b3b795SVille Syrjälä 				       DRM_PLANE_TYPE_PRIMARY, NULL);
1223de32301bSRussell King 	if (ret) {
1224de32301bSRussell King 		kfree(primary);
1225de32301bSRussell King 		return ret;
1226de32301bSRussell King 	}
1227de32301bSRussell King 
1228de32301bSRussell King 	ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL,
1229f9882876SVille Syrjälä 					&armada_crtc_funcs, NULL);
12301c914cecSRussell King 	if (ret)
12311c914cecSRussell King 		goto err_crtc_init;
12321c914cecSRussell King 
123396f60e37SRussell King 	drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs);
123496f60e37SRussell King 
123596f60e37SRussell King 	drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop,
123696f60e37SRussell King 				   dcrtc->csc_yuv_mode);
123796f60e37SRussell King 	drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop,
123896f60e37SRussell King 				   dcrtc->csc_rgb_mode);
123996f60e37SRussell King 
1240d8c96083SRussell King 	return armada_overlay_plane_create(drm, 1 << dcrtc->num);
12411c914cecSRussell King 
12421c914cecSRussell King err_crtc_init:
1243de32301bSRussell King 	primary->base.funcs->destroy(&primary->base);
12441c914cecSRussell King 	return ret;
124596f60e37SRussell King }
1246d8c96083SRussell King 
1247d8c96083SRussell King static int
1248d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data)
1249d8c96083SRussell King {
1250d8c96083SRussell King 	struct platform_device *pdev = to_platform_device(dev);
1251d8c96083SRussell King 	struct drm_device *drm = data;
1252d8c96083SRussell King 	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1253d8c96083SRussell King 	int irq = platform_get_irq(pdev, 0);
1254d8c96083SRussell King 	const struct armada_variant *variant;
12559611cb93SRussell King 	struct device_node *port = NULL;
1256d8c96083SRussell King 
1257d8c96083SRussell King 	if (irq < 0)
1258d8c96083SRussell King 		return irq;
1259d8c96083SRussell King 
1260d8c96083SRussell King 	if (!dev->of_node) {
1261d8c96083SRussell King 		const struct platform_device_id *id;
1262d8c96083SRussell King 
1263d8c96083SRussell King 		id = platform_get_device_id(pdev);
1264d8c96083SRussell King 		if (!id)
1265d8c96083SRussell King 			return -ENXIO;
1266d8c96083SRussell King 
1267d8c96083SRussell King 		variant = (const struct armada_variant *)id->driver_data;
1268d8c96083SRussell King 	} else {
1269d8c96083SRussell King 		const struct of_device_id *match;
12709611cb93SRussell King 		struct device_node *np, *parent = dev->of_node;
1271d8c96083SRussell King 
1272d8c96083SRussell King 		match = of_match_device(dev->driver->of_match_table, dev);
1273d8c96083SRussell King 		if (!match)
1274d8c96083SRussell King 			return -ENXIO;
1275d8c96083SRussell King 
12769611cb93SRussell King 		np = of_get_child_by_name(parent, "ports");
12779611cb93SRussell King 		if (np)
12789611cb93SRussell King 			parent = np;
12799611cb93SRussell King 		port = of_get_child_by_name(parent, "port");
12809611cb93SRussell King 		of_node_put(np);
12819611cb93SRussell King 		if (!port) {
12829611cb93SRussell King 			dev_err(dev, "no port node found in %s\n",
12839611cb93SRussell King 				parent->full_name);
12849611cb93SRussell King 			return -ENXIO;
12859611cb93SRussell King 		}
12869611cb93SRussell King 
1287d8c96083SRussell King 		variant = match->data;
1288d8c96083SRussell King 	}
1289d8c96083SRussell King 
12909611cb93SRussell King 	return armada_drm_crtc_create(drm, dev, res, irq, variant, port);
1291d8c96083SRussell King }
1292d8c96083SRussell King 
1293d8c96083SRussell King static void
1294d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data)
1295d8c96083SRussell King {
1296d8c96083SRussell King 	struct armada_crtc *dcrtc = dev_get_drvdata(dev);
1297d8c96083SRussell King 
1298d8c96083SRussell King 	armada_drm_crtc_destroy(&dcrtc->crtc);
1299d8c96083SRussell King }
1300d8c96083SRussell King 
1301d8c96083SRussell King static const struct component_ops armada_lcd_ops = {
1302d8c96083SRussell King 	.bind = armada_lcd_bind,
1303d8c96083SRussell King 	.unbind = armada_lcd_unbind,
1304d8c96083SRussell King };
1305d8c96083SRussell King 
1306d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev)
1307d8c96083SRussell King {
1308d8c96083SRussell King 	return component_add(&pdev->dev, &armada_lcd_ops);
1309d8c96083SRussell King }
1310d8c96083SRussell King 
1311d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev)
1312d8c96083SRussell King {
1313d8c96083SRussell King 	component_del(&pdev->dev, &armada_lcd_ops);
1314d8c96083SRussell King 	return 0;
1315d8c96083SRussell King }
1316d8c96083SRussell King 
1317d8c96083SRussell King static struct of_device_id armada_lcd_of_match[] = {
1318d8c96083SRussell King 	{
1319d8c96083SRussell King 		.compatible	= "marvell,dove-lcd",
1320d8c96083SRussell King 		.data		= &armada510_ops,
1321d8c96083SRussell King 	},
1322d8c96083SRussell King 	{}
1323d8c96083SRussell King };
1324d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match);
1325d8c96083SRussell King 
1326d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = {
1327d8c96083SRussell King 	{
1328d8c96083SRussell King 		.name		= "armada-lcd",
1329d8c96083SRussell King 		.driver_data	= (unsigned long)&armada510_ops,
1330d8c96083SRussell King 	}, {
1331d8c96083SRussell King 		.name		= "armada-510-lcd",
1332d8c96083SRussell King 		.driver_data	= (unsigned long)&armada510_ops,
1333d8c96083SRussell King 	},
1334d8c96083SRussell King 	{ },
1335d8c96083SRussell King };
1336d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids);
1337d8c96083SRussell King 
1338d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = {
1339d8c96083SRussell King 	.probe	= armada_lcd_probe,
1340d8c96083SRussell King 	.remove	= armada_lcd_remove,
1341d8c96083SRussell King 	.driver = {
1342d8c96083SRussell King 		.name	= "armada-lcd",
1343d8c96083SRussell King 		.owner	=  THIS_MODULE,
1344d8c96083SRussell King 		.of_match_table = armada_lcd_of_match,
1345d8c96083SRussell King 	},
1346d8c96083SRussell King 	.id_table = armada_lcd_platform_ids,
1347d8c96083SRussell King };
1348