196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 1496f60e37SRussell King #include <drm/drm_crtc_helper.h> 153cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 1696f60e37SRussell King #include "armada_crtc.h" 1796f60e37SRussell King #include "armada_drm.h" 1896f60e37SRussell King #include "armada_fb.h" 1996f60e37SRussell King #include "armada_gem.h" 2096f60e37SRussell King #include "armada_hw.h" 21c8a220c6SRussell King #include "armada_trace.h" 2296f60e37SRussell King 2396f60e37SRussell King enum csc_mode { 2496f60e37SRussell King CSC_AUTO = 0, 2596f60e37SRussell King CSC_YUV_CCIR601 = 1, 2696f60e37SRussell King CSC_YUV_CCIR709 = 2, 2796f60e37SRussell King CSC_RGB_COMPUTER = 1, 2896f60e37SRussell King CSC_RGB_STUDIO = 2, 2996f60e37SRussell King }; 3096f60e37SRussell King 311c914cecSRussell King static const uint32_t armada_primary_formats[] = { 321c914cecSRussell King DRM_FORMAT_UYVY, 331c914cecSRussell King DRM_FORMAT_YUYV, 341c914cecSRussell King DRM_FORMAT_VYUY, 351c914cecSRussell King DRM_FORMAT_YVYU, 361c914cecSRussell King DRM_FORMAT_ARGB8888, 371c914cecSRussell King DRM_FORMAT_ABGR8888, 381c914cecSRussell King DRM_FORMAT_XRGB8888, 391c914cecSRussell King DRM_FORMAT_XBGR8888, 401c914cecSRussell King DRM_FORMAT_RGB888, 411c914cecSRussell King DRM_FORMAT_BGR888, 421c914cecSRussell King DRM_FORMAT_ARGB1555, 431c914cecSRussell King DRM_FORMAT_ABGR1555, 441c914cecSRussell King DRM_FORMAT_RGB565, 451c914cecSRussell King DRM_FORMAT_BGR565, 461c914cecSRussell King }; 471c914cecSRussell King 4896f60e37SRussell King /* 4996f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 5096f60e37SRussell King * The timing parameters we have from X are: 5196f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 5296f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 5396f60e37SRussell King * Which get translated to: 5496f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 5596f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 5696f60e37SRussell King * 5796f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 5896f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 5996f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 6096f60e37SRussell King * the even frame, the first active line is 584. 6196f60e37SRussell King * 6296f60e37SRussell King * LN: 560 561 562 563 567 568 569 6396f60e37SRussell King * DE: ~~~|____________________________//__________________________ 6496f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 6596f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 6696f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 6796f60e37SRussell King * 6896f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 6996f60e37SRussell King * DE: ~~~|____________________________//__________________________ 7096f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 7196f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 7296f60e37SRussell King * 23 blanking lines 7396f60e37SRussell King * 7496f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 7596f60e37SRussell King * referenced to the top left of the active frame. 7696f60e37SRussell King * 7796f60e37SRussell King * So, translating these to our LCD controller: 7896f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 7996f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 8096f60e37SRussell King * Note: Vsync front porch remains constant! 8196f60e37SRussell King * 8296f60e37SRussell King * if (odd_frame) { 8396f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 8496f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 8596f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 8696f60e37SRussell King * } else { 8796f60e37SRussell King * vtotal = mode->crtc_vtotal; 8896f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 8996f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 9096f60e37SRussell King * } 9196f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 9296f60e37SRussell King * 9396f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 9496f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 9596f60e37SRussell King * 9696f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 9796f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 9896f60e37SRussell King * they occur at the end of the last active line, before the vsync back 9996f60e37SRussell King * porch, which we're reprogramming.) 10096f60e37SRussell King */ 10196f60e37SRussell King 10296f60e37SRussell King void 10396f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 10496f60e37SRussell King { 10596f60e37SRussell King while (regs->offset != ~0) { 10696f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 10796f60e37SRussell King uint32_t val; 10896f60e37SRussell King 10996f60e37SRussell King val = regs->mask; 11096f60e37SRussell King if (val != 0) 11196f60e37SRussell King val &= readl_relaxed(reg); 11296f60e37SRussell King writel_relaxed(val | regs->val, reg); 11396f60e37SRussell King ++regs; 11496f60e37SRussell King } 11596f60e37SRussell King } 11696f60e37SRussell King 11796f60e37SRussell King #define dpms_blanked(dpms) ((dpms) != DRM_MODE_DPMS_ON) 11896f60e37SRussell King 11996f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc) 12096f60e37SRussell King { 12196f60e37SRussell King uint32_t dumb_ctrl; 12296f60e37SRussell King 12396f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 12496f60e37SRussell King 12596f60e37SRussell King if (!dpms_blanked(dcrtc->dpms)) 12696f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 12796f60e37SRussell King 12896f60e37SRussell King /* 12996f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 13096f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 13196f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 13296f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 13396f60e37SRussell King */ 13496f60e37SRussell King if (dpms_blanked(dcrtc->dpms) && 13596f60e37SRussell King (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 13696f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 13796f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 13896f60e37SRussell King } 13996f60e37SRussell King 14096f60e37SRussell King /* 14196f60e37SRussell King * The documentation doesn't indicate what the normal state of 14296f60e37SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 14396f60e37SRussell King * these signals on his board to determine their state. 14496f60e37SRussell King * 14596f60e37SRussell King * The non-inverted state of the sync signals is active high. 14696f60e37SRussell King * Setting these bits makes the appropriate signal active low. 14796f60e37SRussell King */ 14896f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC) 14996f60e37SRussell King dumb_ctrl |= CFG_INV_CSYNC; 15096f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC) 15196f60e37SRussell King dumb_ctrl |= CFG_INV_HSYNC; 15296f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC) 15396f60e37SRussell King dumb_ctrl |= CFG_INV_VSYNC; 15496f60e37SRussell King 15596f60e37SRussell King if (dcrtc->dumb_ctrl != dumb_ctrl) { 15696f60e37SRussell King dcrtc->dumb_ctrl = dumb_ctrl; 15796f60e37SRussell King writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL); 15896f60e37SRussell King } 15996f60e37SRussell King } 16096f60e37SRussell King 161f0b24871SRussell King void armada_drm_plane_calc_addrs(u32 *addrs, struct drm_framebuffer *fb, 162f0b24871SRussell King int x, int y) 163f0b24871SRussell King { 164d6a48965SRussell King const struct drm_format_info *format = fb->format; 165d6a48965SRussell King unsigned int num_planes = format->num_planes; 166f0b24871SRussell King u32 addr = drm_fb_obj(fb)->dev_addr; 167f0b24871SRussell King int i; 168f0b24871SRussell King 169f0b24871SRussell King if (num_planes > 3) 170f0b24871SRussell King num_planes = 3; 171f0b24871SRussell King 172de0ea9adSRussell King addrs[0] = addr + fb->offsets[0] + y * fb->pitches[0] + 173de0ea9adSRussell King x * format->cpp[0]; 174de0ea9adSRussell King 175de0ea9adSRussell King y /= format->vsub; 176de0ea9adSRussell King x /= format->hsub; 177de0ea9adSRussell King 178de0ea9adSRussell King for (i = 1; i < num_planes; i++) 179f0b24871SRussell King addrs[i] = addr + fb->offsets[i] + y * fb->pitches[i] + 180d6a48965SRussell King x * format->cpp[i]; 181f0b24871SRussell King for (; i < 3; i++) 182f0b24871SRussell King addrs[i] = 0; 183f0b24871SRussell King } 184f0b24871SRussell King 18596f60e37SRussell King static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb, 18696f60e37SRussell King int x, int y, struct armada_regs *regs, bool interlaced) 18796f60e37SRussell King { 18896f60e37SRussell King unsigned pitch = fb->pitches[0]; 189f0b24871SRussell King u32 addrs[3], addr_odd, addr_even; 19096f60e37SRussell King unsigned i = 0; 19196f60e37SRussell King 19296f60e37SRussell King DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n", 193272725c7SVille Syrjälä pitch, x, y, fb->format->cpp[0] * 8); 19496f60e37SRussell King 195f0b24871SRussell King armada_drm_plane_calc_addrs(addrs, fb, x, y); 196f0b24871SRussell King 197f0b24871SRussell King addr_odd = addr_even = addrs[0]; 19896f60e37SRussell King 19996f60e37SRussell King if (interlaced) { 20096f60e37SRussell King addr_even += pitch; 20196f60e37SRussell King pitch *= 2; 20296f60e37SRussell King } 20396f60e37SRussell King 20496f60e37SRussell King /* write offset, base, and pitch */ 20596f60e37SRussell King armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0); 20696f60e37SRussell King armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1); 20796f60e37SRussell King armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH); 20896f60e37SRussell King 20996f60e37SRussell King return i; 21096f60e37SRussell King } 21196f60e37SRussell King 2122839d45cSRussell King static void armada_drm_plane_work_call(struct armada_crtc *dcrtc, 2132839d45cSRussell King struct armada_plane_work *work, 2142839d45cSRussell King void (*fn)(struct armada_crtc *, struct armada_plane_work *)) 2152839d45cSRussell King { 2162839d45cSRussell King struct armada_plane *dplane = drm_to_armada_plane(work->plane); 217d924155dSRussell King struct drm_pending_vblank_event *event; 218d924155dSRussell King struct drm_framebuffer *fb; 2192839d45cSRussell King 2202839d45cSRussell King if (fn) 2212839d45cSRussell King fn(dcrtc, work); 2222839d45cSRussell King drm_crtc_vblank_put(&dcrtc->crtc); 2232839d45cSRussell King 224d924155dSRussell King event = work->event; 225d924155dSRussell King fb = work->old_fb; 226eb19be5bSRussell King if (event || fb) { 227eb19be5bSRussell King struct drm_device *dev = dcrtc->crtc.dev; 228eb19be5bSRussell King unsigned long flags; 229eb19be5bSRussell King 230eb19be5bSRussell King spin_lock_irqsave(&dev->event_lock, flags); 231eb19be5bSRussell King if (event) 232eb19be5bSRussell King drm_crtc_send_vblank_event(&dcrtc->crtc, event); 233b972a80fSRussell King if (fb) 234eb19be5bSRussell King __armada_drm_queue_unref_work(dev, fb); 235eb19be5bSRussell King spin_unlock_irqrestore(&dev->event_lock, flags); 236eb19be5bSRussell King } 237b972a80fSRussell King 238d924155dSRussell King if (work->need_kfree) 239d924155dSRussell King kfree(work); 240d924155dSRussell King 2412839d45cSRussell King wake_up(&dplane->frame_wait); 2422839d45cSRussell King } 2432839d45cSRussell King 2444b5dda82SRussell King static void armada_drm_plane_work_run(struct armada_crtc *dcrtc, 245ec6fb159SRussell King struct drm_plane *plane) 2464b5dda82SRussell King { 247ec6fb159SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 248ec6fb159SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 2494b5dda82SRussell King 2504b5dda82SRussell King /* Handle any pending frame work. */ 2512839d45cSRussell King if (work) 2522839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->fn); 2534b5dda82SRussell King } 2544b5dda82SRussell King 2554b5dda82SRussell King int armada_drm_plane_work_queue(struct armada_crtc *dcrtc, 256eaab0130SRussell King struct armada_plane_work *work) 2574b5dda82SRussell King { 258eaab0130SRussell King struct armada_plane *plane = drm_to_armada_plane(work->plane); 2594b5dda82SRussell King int ret; 2604b5dda82SRussell King 261accbaf6eSGustavo Padovan ret = drm_crtc_vblank_get(&dcrtc->crtc); 262c93dfdcdSRussell King if (ret) 2634b5dda82SRussell King return ret; 2644b5dda82SRussell King 2654b5dda82SRussell King ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0; 2664b5dda82SRussell King if (ret) 267accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 2684b5dda82SRussell King 2694b5dda82SRussell King return ret; 2704b5dda82SRussell King } 2714b5dda82SRussell King 2724b5dda82SRussell King int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout) 2734b5dda82SRussell King { 2744b5dda82SRussell King return wait_event_timeout(plane->frame_wait, !plane->work, timeout); 2754b5dda82SRussell King } 2764b5dda82SRussell King 277d3b84215SRussell King void armada_drm_plane_work_cancel(struct armada_crtc *dcrtc, 278d3b84215SRussell King struct armada_plane *dplane) 2797c8f7e1aSRussell King { 280d3b84215SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 2817c8f7e1aSRussell King 2824a8506d2SRussell King if (work) 2832839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->cancel); 2847c8f7e1aSRussell King } 2857c8f7e1aSRussell King 28665724a19SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc, 28765724a19SRussell King struct armada_plane_work *work) 28865724a19SRussell King { 28965724a19SRussell King unsigned long flags; 29065724a19SRussell King 29165724a19SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 292eaa66279SRussell King armada_drm_crtc_update_regs(dcrtc, work->regs); 29365724a19SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 29465724a19SRussell King } 29565724a19SRussell King 296*890ca8dfSRussell King static void armada_drm_crtc_complete_disable_work(struct armada_crtc *dcrtc, 297*890ca8dfSRussell King struct armada_plane_work *work) 298*890ca8dfSRussell King { 299*890ca8dfSRussell King unsigned long flags; 300*890ca8dfSRussell King 301*890ca8dfSRussell King if (dcrtc->plane == work->plane) 302*890ca8dfSRussell King dcrtc->plane = NULL; 303*890ca8dfSRussell King 304*890ca8dfSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 305*890ca8dfSRussell King armada_drm_crtc_update_regs(dcrtc, work->regs); 306*890ca8dfSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 307*890ca8dfSRussell King } 308*890ca8dfSRussell King 309eaa66279SRussell King static struct armada_plane_work * 310eaa66279SRussell King armada_drm_crtc_alloc_plane_work(struct drm_plane *plane) 311901bb889SRussell King { 312eaa66279SRussell King struct armada_plane_work *work; 313901bb889SRussell King int i = 0; 314901bb889SRussell King 315901bb889SRussell King work = kzalloc(sizeof(*work), GFP_KERNEL); 316901bb889SRussell King if (!work) 317901bb889SRussell King return NULL; 318901bb889SRussell King 319eaa66279SRussell King work->plane = plane; 320eaa66279SRussell King work->fn = armada_drm_crtc_complete_frame_work; 321d924155dSRussell King work->need_kfree = true; 322901bb889SRussell King armada_reg_queue_end(work->regs, i); 323901bb889SRussell King 324901bb889SRussell King return work; 325901bb889SRussell King } 326901bb889SRussell King 32796f60e37SRussell King static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc, 32896f60e37SRussell King struct drm_framebuffer *fb, bool force) 32996f60e37SRussell King { 330eaa66279SRussell King struct armada_plane_work *work; 33196f60e37SRussell King 33296f60e37SRussell King if (!fb) 33396f60e37SRussell King return; 33496f60e37SRussell King 33596f60e37SRussell King if (force) { 33696f60e37SRussell King /* Display is disabled, so just drop the old fb */ 337a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 33896f60e37SRussell King return; 33996f60e37SRussell King } 34096f60e37SRussell King 341eaa66279SRussell King work = armada_drm_crtc_alloc_plane_work(dcrtc->crtc.primary); 34296f60e37SRussell King if (work) { 343eaa66279SRussell King work->old_fb = fb; 34496f60e37SRussell King 345eaa66279SRussell King if (armada_drm_plane_work_queue(dcrtc, work) == 0) 34696f60e37SRussell King return; 34796f60e37SRussell King 34896f60e37SRussell King kfree(work); 34996f60e37SRussell King } 35096f60e37SRussell King 35196f60e37SRussell King /* 35296f60e37SRussell King * Oops - just drop the reference immediately and hope for 35396f60e37SRussell King * the best. The worst that will happen is the buffer gets 35496f60e37SRussell King * reused before it has finished being displayed. 35596f60e37SRussell King */ 356a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 35796f60e37SRussell King } 35896f60e37SRussell King 35996f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc) 36096f60e37SRussell King { 36196f60e37SRussell King /* 36296f60e37SRussell King * Tell the DRM core that vblank IRQs aren't going to happen for 36396f60e37SRussell King * a while. This cleans up any pending vblank events for us. 36496f60e37SRussell King */ 365178e561fSRussell King drm_crtc_vblank_off(&dcrtc->crtc); 366ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 36796f60e37SRussell King } 36896f60e37SRussell King 36996f60e37SRussell King /* The mode_config.mutex will be held for this call */ 37096f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms) 37196f60e37SRussell King { 37296f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 37396f60e37SRussell King 374ea908ba8SRussell King if (dpms_blanked(dcrtc->dpms) != dpms_blanked(dpms)) { 37596f60e37SRussell King if (dpms_blanked(dpms)) 37696f60e37SRussell King armada_drm_vblank_off(dcrtc); 377ea908ba8SRussell King else if (!IS_ERR(dcrtc->clk)) 378ea908ba8SRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 379ea908ba8SRussell King dcrtc->dpms = dpms; 380ea908ba8SRussell King armada_drm_crtc_update(dcrtc); 381ea908ba8SRussell King if (!dpms_blanked(dpms)) 382178e561fSRussell King drm_crtc_vblank_on(&dcrtc->crtc); 383ea908ba8SRussell King else if (!IS_ERR(dcrtc->clk)) 384ea908ba8SRussell King clk_disable_unprepare(dcrtc->clk); 385ea908ba8SRussell King } else if (dcrtc->dpms != dpms) { 386ea908ba8SRussell King dcrtc->dpms = dpms; 38796f60e37SRussell King } 38896f60e37SRussell King } 38996f60e37SRussell King 39096f60e37SRussell King /* 39196f60e37SRussell King * Prepare for a mode set. Turn off overlay to ensure that we don't end 39296f60e37SRussell King * up with the overlay size being bigger than the active screen size. 39396f60e37SRussell King * We rely upon X refreshing this state after the mode set has completed. 39496f60e37SRussell King * 39596f60e37SRussell King * The mode_config.mutex will be held for this call 39696f60e37SRussell King */ 39796f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc) 39896f60e37SRussell King { 39996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 40096f60e37SRussell King struct drm_plane *plane; 40196f60e37SRussell King 40296f60e37SRussell King /* 40396f60e37SRussell King * If we have an overlay plane associated with this CRTC, disable 40496f60e37SRussell King * it before the modeset to avoid its coordinates being outside 405f8e14069SRussell King * the new mode parameters. 40696f60e37SRussell King */ 40796f60e37SRussell King plane = dcrtc->plane; 408*890ca8dfSRussell King if (plane) { 409f8e14069SRussell King drm_plane_force_disable(plane); 410*890ca8dfSRussell King WARN_ON(!armada_drm_plane_work_wait(drm_to_armada_plane(plane), 411*890ca8dfSRussell King HZ)); 412*890ca8dfSRussell King } 41396f60e37SRussell King } 41496f60e37SRussell King 41596f60e37SRussell King /* The mode_config.mutex will be held for this call */ 41696f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc) 41796f60e37SRussell King { 41896f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 41996f60e37SRussell King 42096f60e37SRussell King if (dcrtc->dpms != DRM_MODE_DPMS_ON) { 42196f60e37SRussell King dcrtc->dpms = DRM_MODE_DPMS_ON; 42296f60e37SRussell King armada_drm_crtc_update(dcrtc); 42396f60e37SRussell King } 42496f60e37SRussell King } 42596f60e37SRussell King 42696f60e37SRussell King /* The mode_config.mutex will be held for this call */ 42796f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 42896f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 42996f60e37SRussell King { 43096f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 43196f60e37SRussell King int ret; 43296f60e37SRussell King 43396f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 43442e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 43596f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 43696f60e37SRussell King return false; 43796f60e37SRussell King 43896f60e37SRussell King /* Check whether the display mode is possible */ 43942e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 44096f60e37SRussell King if (ret) 44196f60e37SRussell King return false; 44296f60e37SRussell King 44396f60e37SRussell King return true; 44496f60e37SRussell King } 44596f60e37SRussell King 4465922a7d0SShawn Guo /* These are locked by dev->vbl_lock */ 4475922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 4485922a7d0SShawn Guo { 4495922a7d0SShawn Guo if (dcrtc->irq_ena & mask) { 4505922a7d0SShawn Guo dcrtc->irq_ena &= ~mask; 4515922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 4525922a7d0SShawn Guo } 4535922a7d0SShawn Guo } 4545922a7d0SShawn Guo 4555922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 4565922a7d0SShawn Guo { 4575922a7d0SShawn Guo if ((dcrtc->irq_ena & mask) != mask) { 4585922a7d0SShawn Guo dcrtc->irq_ena |= mask; 4595922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 4605922a7d0SShawn Guo if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 4615922a7d0SShawn Guo writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 4625922a7d0SShawn Guo } 4635922a7d0SShawn Guo } 4645922a7d0SShawn Guo 465e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 46696f60e37SRussell King { 46796f60e37SRussell King void __iomem *base = dcrtc->base; 4684a8506d2SRussell King struct drm_plane *ovl_plane; 46996f60e37SRussell King 47096f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 47196f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 47296f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 47396f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 47496f60e37SRussell King 47596f60e37SRussell King if (stat & VSYNC_IRQ) 4760ac28c57SGustavo Padovan drm_crtc_handle_vblank(&dcrtc->crtc); 47796f60e37SRussell King 4784a8506d2SRussell King ovl_plane = dcrtc->plane; 479ec6fb159SRussell King if (ovl_plane) 480ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, ovl_plane); 48196f60e37SRussell King 482a3f6a18fSRussell King spin_lock(&dcrtc->irq_lock); 48396f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 48496f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 48596f60e37SRussell King uint32_t val; 48696f60e37SRussell King 48796f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 48896f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 48996f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 49096f60e37SRussell King 49196f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 49296f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 49396f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 494662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 49596f60e37SRussell King } 496662af0d8SRussell King 497662af0d8SRussell King if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) { 498662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 499662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 500662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 501662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 502662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 503662af0d8SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA, 504662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 505662af0d8SRussell King dcrtc->cursor_update = false; 506662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 507662af0d8SRussell King } 508662af0d8SRussell King 50996f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 51096f60e37SRussell King 511ec6fb159SRussell King if (stat & GRA_FRAME_IRQ) 512ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 51396f60e37SRussell King } 51496f60e37SRussell King 515e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 516e5d9ddfbSRussell King { 517e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 518e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 519e5d9ddfbSRussell King 520e5d9ddfbSRussell King /* 521e5d9ddfbSRussell King * This is rediculous - rather than writing bits to clear, we 522e5d9ddfbSRussell King * have to set the actual status register value. This is racy. 523e5d9ddfbSRussell King */ 524e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 525e5d9ddfbSRussell King 526c8a220c6SRussell King trace_armada_drm_irq(&dcrtc->crtc, stat); 527c8a220c6SRussell King 528e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 529e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 530e5d9ddfbSRussell King 531e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 532e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 533e5d9ddfbSRussell King return IRQ_HANDLED; 534e5d9ddfbSRussell King } 535e5d9ddfbSRussell King return IRQ_NONE; 536e5d9ddfbSRussell King } 537e5d9ddfbSRussell King 53896f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc) 53996f60e37SRussell King { 54096f60e37SRussell King struct drm_display_mode *adj = &dcrtc->crtc.mode; 54196f60e37SRussell King uint32_t val = 0; 54296f60e37SRussell King 54396f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709) 54496f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 54596f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO) 54696f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 54796f60e37SRussell King 54896f60e37SRussell King /* 54996f60e37SRussell King * In auto mode, set the colorimetry, based upon the HDMI spec. 55096f60e37SRussell King * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use 55196f60e37SRussell King * ITU601. It may be more appropriate to set this depending on 55296f60e37SRussell King * the source - but what if the graphic frame is YUV and the 55396f60e37SRussell King * video frame is RGB? 55496f60e37SRussell King */ 55596f60e37SRussell King if ((adj->hdisplay == 1280 && adj->vdisplay == 720 && 55696f60e37SRussell King !(adj->flags & DRM_MODE_FLAG_INTERLACE)) || 55796f60e37SRussell King (adj->hdisplay == 1920 && adj->vdisplay == 1080)) { 55896f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_AUTO) 55996f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 56096f60e37SRussell King } 56196f60e37SRussell King 56296f60e37SRussell King /* 56396f60e37SRussell King * We assume we're connected to a TV-like device, so the YUV->RGB 56496f60e37SRussell King * conversion should produce a limited range. We should set this 56596f60e37SRussell King * depending on the connectors attached to this CRTC, and what 56696f60e37SRussell King * kind of device they report being connected. 56796f60e37SRussell King */ 56896f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_AUTO) 56996f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 57096f60e37SRussell King 57196f60e37SRussell King return val; 57296f60e37SRussell King } 57396f60e37SRussell King 57437af35c7SRussell King static void armada_drm_primary_set(struct drm_crtc *crtc, 57537af35c7SRussell King struct drm_plane *plane, int x, int y) 57637af35c7SRussell King { 57737af35c7SRussell King struct armada_plane_state *state = &drm_to_armada_plane(plane)->state; 57837af35c7SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 5792925db08SRussell King struct armada_regs regs[8]; 58037af35c7SRussell King bool interlaced = dcrtc->interlaced; 58137af35c7SRussell King unsigned i; 5822925db08SRussell King u32 ctrl0; 58337af35c7SRussell King 58437af35c7SRussell King i = armada_drm_crtc_calc_fb(plane->fb, x, y, regs, interlaced); 58537af35c7SRussell King 5862925db08SRussell King armada_reg_queue_set(regs, i, state->dst_yx, LCD_SPU_GRA_OVSA_HPXL_VLN); 58737af35c7SRussell King armada_reg_queue_set(regs, i, state->src_hw, LCD_SPU_GRA_HPXL_VLN); 58837af35c7SRussell King armada_reg_queue_set(regs, i, state->dst_hw, LCD_SPU_GZM_HPXL_VLN); 58937af35c7SRussell King 59037af35c7SRussell King ctrl0 = state->ctrl0; 59137af35c7SRussell King if (interlaced) 59237af35c7SRussell King ctrl0 |= CFG_GRA_FTOGGLE; 59337af35c7SRussell King 59437af35c7SRussell King armada_reg_queue_mod(regs, i, ctrl0, CFG_GRAFORMAT | 59537af35c7SRussell King CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV | 59637af35c7SRussell King CFG_SWAPYU | CFG_YUV2RGB) | 59773c51abdSRussell King CFG_PALETTE_ENA | CFG_GRA_FTOGGLE | 59873c51abdSRussell King CFG_GRA_HSMOOTH | CFG_GRA_ENA, 59937af35c7SRussell King LCD_SPU_DMA_CTRL0); 60037af35c7SRussell King armada_reg_queue_end(regs, i); 60137af35c7SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 60237af35c7SRussell King } 60337af35c7SRussell King 60496f60e37SRussell King /* The mode_config.mutex will be held for this call */ 60596f60e37SRussell King static int armada_drm_crtc_mode_set(struct drm_crtc *crtc, 60696f60e37SRussell King struct drm_display_mode *mode, struct drm_display_mode *adj, 60796f60e37SRussell King int x, int y, struct drm_framebuffer *old_fb) 60896f60e37SRussell King { 60996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 61096f60e37SRussell King struct armada_regs regs[17]; 61196f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 61296f60e37SRussell King unsigned long flags; 61396f60e37SRussell King unsigned i; 61496f60e37SRussell King bool interlaced; 61596f60e37SRussell King 616a52ff2a5SHaneen Mohammed drm_framebuffer_get(crtc->primary->fb); 61796f60e37SRussell King 61896f60e37SRussell King interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 61996f60e37SRussell King 62073c51abdSRussell King val = CFG_GRA_ENA; 6218be523dbSRussell King val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt); 6228be523dbSRussell King val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod); 62396f60e37SRussell King 6248be523dbSRussell King if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420) 6258be523dbSRussell King val |= CFG_PALETTE_ENA; 6268be523dbSRussell King 6278be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.ctrl0 = val; 6288be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.src_hw = 6298be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.dst_hw = 63037af35c7SRussell King adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 6318be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.dst_yx = 0; 6328be523dbSRussell King 63337af35c7SRussell King i = 0; 63496f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 63596f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 63696f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 63796f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 63896f60e37SRussell King 63996f60e37SRussell King DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n", 64096f60e37SRussell King adj->crtc_hdisplay, 64196f60e37SRussell King adj->crtc_hsync_start, 64296f60e37SRussell King adj->crtc_hsync_end, 64396f60e37SRussell King adj->crtc_htotal, lm, rm); 64496f60e37SRussell King DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n", 64596f60e37SRussell King adj->crtc_vdisplay, 64696f60e37SRussell King adj->crtc_vsync_start, 64796f60e37SRussell King adj->crtc_vsync_end, 64896f60e37SRussell King adj->crtc_vtotal, tm, bm); 64996f60e37SRussell King 65096f60e37SRussell King /* Wait for pending flips to complete */ 6514b5dda82SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 6524b5dda82SRussell King MAX_SCHEDULE_TIMEOUT); 65396f60e37SRussell King 654178e561fSRussell King drm_crtc_vblank_off(crtc); 65596f60e37SRussell King 65696f60e37SRussell King val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA; 65796f60e37SRussell King if (val != dcrtc->dumb_ctrl) { 65896f60e37SRussell King dcrtc->dumb_ctrl = val; 65996f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL); 66096f60e37SRussell King } 66196f60e37SRussell King 662e0ac5e9bSRussell King /* 663e0ac5e9bSRussell King * If we are blanked, we would have disabled the clock. Re-enable 664e0ac5e9bSRussell King * it so that compute_clock() does the right thing. 665e0ac5e9bSRussell King */ 666e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms)) 667e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 668e0ac5e9bSRussell King 66996f60e37SRussell King /* Now compute the divider for real */ 67042e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 67196f60e37SRussell King 67296f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 67396f60e37SRussell King 67496f60e37SRussell King if (interlaced ^ dcrtc->interlaced) { 67596f60e37SRussell King if (adj->flags & DRM_MODE_FLAG_INTERLACE) 676accbaf6eSGustavo Padovan drm_crtc_vblank_get(&dcrtc->crtc); 67796f60e37SRussell King else 678accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 67996f60e37SRussell King dcrtc->interlaced = interlaced; 68096f60e37SRussell King } 68196f60e37SRussell King 68296f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 68396f60e37SRussell King 684214612f9SRussell King /* Ensure graphic fifo is enabled */ 685214612f9SRussell King armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1); 686214612f9SRussell King 68796f60e37SRussell King /* Even interlaced/progressive frame */ 68896f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 68996f60e37SRussell King adj->crtc_htotal; 69096f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 69196f60e37SRussell King val = adj->crtc_hsync_start; 692662af0d8SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 69342e62ba7SRussell King dcrtc->variant->spu_adv_reg; 69496f60e37SRussell King 69596f60e37SRussell King if (interlaced) { 69696f60e37SRussell King /* Odd interlaced frame */ 69796f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 69896f60e37SRussell King (1 << 16); 69996f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 70096f60e37SRussell King val = adj->crtc_hsync_start - adj->crtc_htotal / 2; 701662af0d8SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 70242e62ba7SRussell King dcrtc->variant->spu_adv_reg; 70396f60e37SRussell King } else { 70496f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 70596f60e37SRussell King } 70696f60e37SRussell King 70796f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 70896f60e37SRussell King 70996f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 71096f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 71196f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 71296f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 71396f60e37SRussell King LCD_SPUT_V_H_TOTAL); 71496f60e37SRussell King 71542e62ba7SRussell King if (dcrtc->variant->has_spu_adv_reg) { 71696f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 71796f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 71896f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 719662af0d8SRussell King } 72096f60e37SRussell King 72196f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 72296f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 72396f60e37SRussell King 72496f60e37SRussell King val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc); 72596f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL); 72696f60e37SRussell King armada_reg_queue_end(regs, i); 72796f60e37SRussell King 72896f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 72937af35c7SRussell King 73037af35c7SRussell King armada_drm_primary_set(crtc, crtc->primary, x, y); 73196f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 73296f60e37SRussell King 73396f60e37SRussell King armada_drm_crtc_update(dcrtc); 73496f60e37SRussell King 735178e561fSRussell King drm_crtc_vblank_on(crtc); 73696f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 73796f60e37SRussell King 73896f60e37SRussell King return 0; 73996f60e37SRussell King } 74096f60e37SRussell King 74196f60e37SRussell King /* The mode_config.mutex will be held for this call */ 74296f60e37SRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, 74396f60e37SRussell King struct drm_framebuffer *old_fb) 74496f60e37SRussell King { 74596f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 74696f60e37SRussell King struct armada_regs regs[4]; 74796f60e37SRussell King unsigned i; 74896f60e37SRussell King 749f4510a27SMatt Roper i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs, 75096f60e37SRussell King dcrtc->interlaced); 75196f60e37SRussell King armada_reg_queue_end(regs, i); 75296f60e37SRussell King 75396f60e37SRussell King /* Wait for pending flips to complete */ 7544b5dda82SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 7554b5dda82SRussell King MAX_SCHEDULE_TIMEOUT); 75696f60e37SRussell King 75796f60e37SRussell King /* Take a reference to the new fb as we're using it */ 758a52ff2a5SHaneen Mohammed drm_framebuffer_get(crtc->primary->fb); 75996f60e37SRussell King 76096f60e37SRussell King /* Update the base in the CRTC */ 76196f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 76296f60e37SRussell King 76396f60e37SRussell King /* Drop our previously held reference */ 76496f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 76596f60e37SRussell King 76696f60e37SRussell King return 0; 76796f60e37SRussell King } 76896f60e37SRussell King 76996f60e37SRussell King /* The mode_config.mutex will be held for this call */ 77096f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc) 77196f60e37SRussell King { 77296f60e37SRussell King armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); 77328b30433SRussell King 77428b30433SRussell King /* Disable our primary plane when we disable the CRTC. */ 77528b30433SRussell King crtc->primary->funcs->disable_plane(crtc->primary, NULL); 77696f60e37SRussell King } 77796f60e37SRussell King 77896f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 77996f60e37SRussell King .dpms = armada_drm_crtc_dpms, 78096f60e37SRussell King .prepare = armada_drm_crtc_prepare, 78196f60e37SRussell King .commit = armada_drm_crtc_commit, 78296f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 78396f60e37SRussell King .mode_set = armada_drm_crtc_mode_set, 78496f60e37SRussell King .mode_set_base = armada_drm_crtc_mode_set_base, 78596f60e37SRussell King .disable = armada_drm_crtc_disable, 78696f60e37SRussell King }; 78796f60e37SRussell King 788662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 789662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 790662af0d8SRussell King { 791662af0d8SRussell King uint32_t addr; 792662af0d8SRussell King unsigned y; 793662af0d8SRussell King 794662af0d8SRussell King addr = SRAM_HWC32_RAM1; 795662af0d8SRussell King for (y = 0; y < height; y++) { 796662af0d8SRussell King uint32_t *p = &pix[y * stride]; 797662af0d8SRussell King unsigned x; 798662af0d8SRussell King 799662af0d8SRussell King for (x = 0; x < width; x++, p++) { 800662af0d8SRussell King uint32_t val = *p; 801662af0d8SRussell King 802662af0d8SRussell King val = (val & 0xff00ff00) | 803662af0d8SRussell King (val & 0x000000ff) << 16 | 804662af0d8SRussell King (val & 0x00ff0000) >> 16; 805662af0d8SRussell King 806662af0d8SRussell King writel_relaxed(val, 807662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 808662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 809662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 810c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 811662af0d8SRussell King addr += 1; 812662af0d8SRussell King if ((addr & 0x00ff) == 0) 813662af0d8SRussell King addr += 0xf00; 814662af0d8SRussell King if ((addr & 0x30ff) == 0) 815662af0d8SRussell King addr = SRAM_HWC32_RAM2; 816662af0d8SRussell King } 817662af0d8SRussell King } 818662af0d8SRussell King } 819662af0d8SRussell King 820662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 821662af0d8SRussell King { 822662af0d8SRussell King unsigned addr; 823662af0d8SRussell King 824662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 825662af0d8SRussell King /* write the default value */ 826662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 827662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 828662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 829662af0d8SRussell King } 830662af0d8SRussell King } 831662af0d8SRussell King 832662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 833662af0d8SRussell King { 834662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 835662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 836662af0d8SRussell King uint32_t para1; 837662af0d8SRussell King 838662af0d8SRussell King /* 839662af0d8SRussell King * Calculate the visible width and height of the cursor, 840662af0d8SRussell King * screen position, and the position in the cursor bitmap. 841662af0d8SRussell King */ 842662af0d8SRussell King if (dcrtc->cursor_x < 0) { 843662af0d8SRussell King xoff = -dcrtc->cursor_x; 844662af0d8SRussell King xscr = 0; 845662af0d8SRussell King w -= min(xoff, w); 846662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 847662af0d8SRussell King xoff = 0; 848662af0d8SRussell King xscr = dcrtc->cursor_x; 849662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 850662af0d8SRussell King } else { 851662af0d8SRussell King xoff = 0; 852662af0d8SRussell King xscr = dcrtc->cursor_x; 853662af0d8SRussell King } 854662af0d8SRussell King 855662af0d8SRussell King if (dcrtc->cursor_y < 0) { 856662af0d8SRussell King yoff = -dcrtc->cursor_y; 857662af0d8SRussell King yscr = 0; 858662af0d8SRussell King h -= min(yoff, h); 859662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 860662af0d8SRussell King yoff = 0; 861662af0d8SRussell King yscr = dcrtc->cursor_y; 862662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 863662af0d8SRussell King } else { 864662af0d8SRussell King yoff = 0; 865662af0d8SRussell King yscr = dcrtc->cursor_y; 866662af0d8SRussell King } 867662af0d8SRussell King 868662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 869662af0d8SRussell King s = dcrtc->cursor_w; 870662af0d8SRussell King if (dcrtc->interlaced) { 871662af0d8SRussell King s *= 2; 872662af0d8SRussell King yscr /= 2; 873662af0d8SRussell King h /= 2; 874662af0d8SRussell King } 875662af0d8SRussell King 876662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 877662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 878662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 879662af0d8SRussell King dcrtc->cursor_update = false; 880662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 881662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 882662af0d8SRussell King return 0; 883662af0d8SRussell King } 884662af0d8SRussell King 885214612f9SRussell King spin_lock_irq(&dcrtc->irq_lock); 886662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 887662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 888662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 889214612f9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 890662af0d8SRussell King 891662af0d8SRussell King /* 892662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 893662af0d8SRussell King * We must also reload the cursor data as well. 894662af0d8SRussell King */ 895662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 896662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 897662af0d8SRussell King reload = true; 898662af0d8SRussell King } 899662af0d8SRussell King 900662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 901662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 902662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 903662af0d8SRussell King dcrtc->cursor_update = false; 904662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 905662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 906662af0d8SRussell King reload = true; 907662af0d8SRussell King } 908662af0d8SRussell King if (reload) { 909662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 910662af0d8SRussell King uint32_t *pix; 911662af0d8SRussell King /* Set the top-left corner of the cursor image */ 912662af0d8SRussell King pix = obj->addr; 913662af0d8SRussell King pix += yoff * s + xoff; 914662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 915662af0d8SRussell King } 916662af0d8SRussell King 917662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 918662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 919662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 920662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 921662af0d8SRussell King dcrtc->cursor_update = true; 922662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 923662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 924662af0d8SRussell King 925662af0d8SRussell King return 0; 926662af0d8SRussell King } 927662af0d8SRussell King 928662af0d8SRussell King static void cursor_update(void *data) 929662af0d8SRussell King { 930662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 931662af0d8SRussell King } 932662af0d8SRussell King 933662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 934662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 935662af0d8SRussell King { 936662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 937662af0d8SRussell King struct armada_gem_object *obj = NULL; 938662af0d8SRussell King int ret; 939662af0d8SRussell King 940662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 94142e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 942662af0d8SRussell King return -ENXIO; 943662af0d8SRussell King 944662af0d8SRussell King if (handle && w > 0 && h > 0) { 945662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 946662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 947662af0d8SRussell King return -ENOMEM; 948662af0d8SRussell King 949a8ad0bd8SChris Wilson obj = armada_gem_object_lookup(file, handle); 950662af0d8SRussell King if (!obj) 951662af0d8SRussell King return -ENOENT; 952662af0d8SRussell King 953662af0d8SRussell King /* Must be a kernel-mapped object */ 954662af0d8SRussell King if (!obj->addr) { 9554c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 956662af0d8SRussell King return -EINVAL; 957662af0d8SRussell King } 958662af0d8SRussell King 959662af0d8SRussell King if (obj->obj.size < w * h * 4) { 960662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 9614c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 962662af0d8SRussell King return -ENOMEM; 963662af0d8SRussell King } 964662af0d8SRussell King } 965662af0d8SRussell King 966662af0d8SRussell King if (dcrtc->cursor_obj) { 967662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 968662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 9694c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 970662af0d8SRussell King } 971662af0d8SRussell King dcrtc->cursor_obj = obj; 972662af0d8SRussell King dcrtc->cursor_w = w; 973662af0d8SRussell King dcrtc->cursor_h = h; 974662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 975662af0d8SRussell King if (obj) { 976662af0d8SRussell King obj->update_data = dcrtc; 977662af0d8SRussell King obj->update = cursor_update; 978662af0d8SRussell King } 979662af0d8SRussell King 980662af0d8SRussell King return ret; 981662af0d8SRussell King } 982662af0d8SRussell King 983662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 984662af0d8SRussell King { 985662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 986662af0d8SRussell King int ret; 987662af0d8SRussell King 988662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 98942e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 990662af0d8SRussell King return -EFAULT; 991662af0d8SRussell King 992662af0d8SRussell King dcrtc->cursor_x = x; 993662af0d8SRussell King dcrtc->cursor_y = y; 994662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 995662af0d8SRussell King 996662af0d8SRussell King return ret; 997662af0d8SRussell King } 998662af0d8SRussell King 99996f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 100096f60e37SRussell King { 100196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 100296f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 100396f60e37SRussell King 1004662af0d8SRussell King if (dcrtc->cursor_obj) 10054c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 1006662af0d8SRussell King 100796f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 100896f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 100996f60e37SRussell King 101096f60e37SRussell King if (!IS_ERR(dcrtc->clk)) 101196f60e37SRussell King clk_disable_unprepare(dcrtc->clk); 101296f60e37SRussell King 1013e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 1014e5d9ddfbSRussell King 10159611cb93SRussell King of_node_put(dcrtc->crtc.port); 10169611cb93SRussell King 101796f60e37SRussell King kfree(dcrtc); 101896f60e37SRussell King } 101996f60e37SRussell King 102096f60e37SRussell King /* 102196f60e37SRussell King * The mode_config lock is held here, to prevent races between this 102296f60e37SRussell King * and a mode_set. 102396f60e37SRussell King */ 102496f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc, 102541292b1fSDaniel Vetter struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags, 102641292b1fSDaniel Vetter struct drm_modeset_acquire_ctx *ctx) 102796f60e37SRussell King { 102896f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 1029eaa66279SRussell King struct armada_plane_work *work; 103096f60e37SRussell King unsigned i; 103196f60e37SRussell King int ret; 103296f60e37SRussell King 103396f60e37SRussell King /* We don't support changing the pixel format */ 1034dbd4d576SVille Syrjälä if (fb->format != crtc->primary->fb->format) 103596f60e37SRussell King return -EINVAL; 103696f60e37SRussell King 1037eaa66279SRussell King work = armada_drm_crtc_alloc_plane_work(dcrtc->crtc.primary); 103896f60e37SRussell King if (!work) 103996f60e37SRussell King return -ENOMEM; 104096f60e37SRussell King 1041eaa66279SRussell King work->event = event; 1042eaa66279SRussell King work->old_fb = dcrtc->crtc.primary->fb; 104396f60e37SRussell King 104496f60e37SRussell King i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs, 104596f60e37SRussell King dcrtc->interlaced); 104696f60e37SRussell King armada_reg_queue_end(work->regs, i); 104796f60e37SRussell King 104896f60e37SRussell King /* 1049c5488307SRussell King * Ensure that we hold a reference on the new framebuffer. 1050c5488307SRussell King * This has to match the behaviour in mode_set. 105196f60e37SRussell King */ 1052a52ff2a5SHaneen Mohammed drm_framebuffer_get(fb); 105396f60e37SRussell King 1054eaa66279SRussell King ret = armada_drm_plane_work_queue(dcrtc, work); 105596f60e37SRussell King if (ret) { 1056c5488307SRussell King /* Undo our reference above */ 1057a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 105896f60e37SRussell King kfree(work); 105996f60e37SRussell King return ret; 106096f60e37SRussell King } 106196f60e37SRussell King 106296f60e37SRussell King /* 106396f60e37SRussell King * Don't take a reference on the new framebuffer; 106496f60e37SRussell King * drm_mode_page_flip_ioctl() has already grabbed a reference and 106596f60e37SRussell King * will _not_ drop that reference on successful return from this 106696f60e37SRussell King * function. Simply mark this new framebuffer as the current one. 106796f60e37SRussell King */ 1068f4510a27SMatt Roper dcrtc->crtc.primary->fb = fb; 106996f60e37SRussell King 107096f60e37SRussell King /* 107196f60e37SRussell King * Finally, if the display is blanked, we won't receive an 107296f60e37SRussell King * interrupt, so complete it now. 107396f60e37SRussell King */ 10744b5dda82SRussell King if (dpms_blanked(dcrtc->dpms)) 1075ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 107696f60e37SRussell King 107796f60e37SRussell King return 0; 107896f60e37SRussell King } 107996f60e37SRussell King 108096f60e37SRussell King static int 108196f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc, 108296f60e37SRussell King struct drm_property *property, uint64_t val) 108396f60e37SRussell King { 108496f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 108596f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 108696f60e37SRussell King bool update_csc = false; 108796f60e37SRussell King 108896f60e37SRussell King if (property == priv->csc_yuv_prop) { 108996f60e37SRussell King dcrtc->csc_yuv_mode = val; 109096f60e37SRussell King update_csc = true; 109196f60e37SRussell King } else if (property == priv->csc_rgb_prop) { 109296f60e37SRussell King dcrtc->csc_rgb_mode = val; 109396f60e37SRussell King update_csc = true; 109496f60e37SRussell King } 109596f60e37SRussell King 109696f60e37SRussell King if (update_csc) { 109796f60e37SRussell King uint32_t val; 109896f60e37SRussell King 109996f60e37SRussell King val = dcrtc->spu_iopad_ctrl | 110096f60e37SRussell King armada_drm_crtc_calculate_csc(dcrtc); 110196f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL); 110296f60e37SRussell King } 110396f60e37SRussell King 110496f60e37SRussell King return 0; 110596f60e37SRussell King } 110696f60e37SRussell King 11075922a7d0SShawn Guo /* These are called under the vbl_lock. */ 11085922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc) 11095922a7d0SShawn Guo { 11105922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 11115922a7d0SShawn Guo 11125922a7d0SShawn Guo armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA); 11135922a7d0SShawn Guo return 0; 11145922a7d0SShawn Guo } 11155922a7d0SShawn Guo 11165922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc) 11175922a7d0SShawn Guo { 11185922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 11195922a7d0SShawn Guo 11205922a7d0SShawn Guo armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA); 11215922a7d0SShawn Guo } 11225922a7d0SShawn Guo 1123a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = { 1124662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 1125662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 112696f60e37SRussell King .destroy = armada_drm_crtc_destroy, 112796f60e37SRussell King .set_config = drm_crtc_helper_set_config, 112896f60e37SRussell King .page_flip = armada_drm_crtc_page_flip, 112996f60e37SRussell King .set_property = armada_drm_crtc_set_property, 11305922a7d0SShawn Guo .enable_vblank = armada_drm_crtc_enable_vblank, 11315922a7d0SShawn Guo .disable_vblank = armada_drm_crtc_disable_vblank, 113296f60e37SRussell King }; 113396f60e37SRussell King 1134f1f1bffcSRussell King int armada_drm_plane_disable(struct drm_plane *plane, 1135f1f1bffcSRussell King struct drm_modeset_acquire_ctx *ctx) 113628b30433SRussell King { 113728b30433SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 1138f1f1bffcSRussell King struct armada_crtc *dcrtc; 1139*890ca8dfSRussell King struct armada_plane_work *work; 1140*890ca8dfSRussell King unsigned int idx = 0; 1141d76dcc72SRussell King u32 sram_para1, enable_mask; 114228b30433SRussell King 1143f1f1bffcSRussell King if (!plane->crtc) 1144f1f1bffcSRussell King return 0; 1145f1f1bffcSRussell King 114628b30433SRussell King /* 1147*890ca8dfSRussell King * Arrange to power down most RAMs and FIFOs if this is the primary 1148*890ca8dfSRussell King * plane, otherwise just the YUV FIFOs for the overlay plane. 114928b30433SRussell King */ 115028b30433SRussell King if (plane->type == DRM_PLANE_TYPE_PRIMARY) { 115128b30433SRussell King sram_para1 = CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 115228b30433SRussell King CFG_PDWN32x32 | CFG_PDWN64x66; 1153d76dcc72SRussell King enable_mask = CFG_GRA_ENA; 115428b30433SRussell King } else { 115528b30433SRussell King sram_para1 = CFG_PDWN16x66 | CFG_PDWN32x66; 1156d76dcc72SRussell King enable_mask = CFG_DMA_ENA; 115728b30433SRussell King } 115828b30433SRussell King 1159d76dcc72SRussell King dplane->state.ctrl0 &= ~enable_mask; 1160d76dcc72SRussell King 1161f1f1bffcSRussell King dcrtc = drm_to_armada_crtc(plane->crtc); 1162f1f1bffcSRussell King 1163*890ca8dfSRussell King /* 1164*890ca8dfSRussell King * Try to disable the plane and drop our ref on the framebuffer 1165*890ca8dfSRussell King * at the next frame update. If we fail for any reason, disable 1166*890ca8dfSRussell King * the plane immediately. 1167*890ca8dfSRussell King */ 1168*890ca8dfSRussell King work = &dplane->works[dplane->next_work]; 1169*890ca8dfSRussell King work->fn = armada_drm_crtc_complete_disable_work; 1170*890ca8dfSRussell King work->cancel = armada_drm_crtc_complete_disable_work; 1171*890ca8dfSRussell King work->old_fb = plane->fb; 1172*890ca8dfSRussell King 1173*890ca8dfSRussell King armada_reg_queue_mod(work->regs, idx, 1174*890ca8dfSRussell King 0, enable_mask, LCD_SPU_DMA_CTRL0); 1175*890ca8dfSRussell King armada_reg_queue_mod(work->regs, idx, 1176*890ca8dfSRussell King sram_para1, 0, LCD_SPU_SRAM_PARA1); 1177*890ca8dfSRussell King armada_reg_queue_end(work->regs, idx); 1178*890ca8dfSRussell King 117928b30433SRussell King /* Wait for any preceding work to complete, but don't wedge */ 118028b30433SRussell King if (WARN_ON(!armada_drm_plane_work_wait(dplane, HZ))) 118128b30433SRussell King armada_drm_plane_work_cancel(dcrtc, dplane); 118228b30433SRussell King 1183*890ca8dfSRussell King if (armada_drm_plane_work_queue(dcrtc, work)) { 1184*890ca8dfSRussell King work->fn(dcrtc, work); 1185*890ca8dfSRussell King if (work->old_fb) 1186*890ca8dfSRussell King drm_framebuffer_unreference(work->old_fb); 1187*890ca8dfSRussell King } 1188*890ca8dfSRussell King 1189*890ca8dfSRussell King dplane->next_work = !dplane->next_work; 119028b30433SRussell King 119128b30433SRussell King return 0; 119228b30433SRussell King } 119328b30433SRussell King 1194de32301bSRussell King static const struct drm_plane_funcs armada_primary_plane_funcs = { 1195de32301bSRussell King .update_plane = drm_primary_helper_update, 1196f1f1bffcSRussell King .disable_plane = armada_drm_plane_disable, 1197de32301bSRussell King .destroy = drm_primary_helper_destroy, 1198de32301bSRussell King }; 1199de32301bSRussell King 12005740d27fSRussell King int armada_drm_plane_init(struct armada_plane *plane) 12015740d27fSRussell King { 1202d924155dSRussell King unsigned int i; 1203d924155dSRussell King 1204d924155dSRussell King for (i = 0; i < ARRAY_SIZE(plane->works); i++) 1205d924155dSRussell King plane->works[i].plane = &plane->base; 1206d924155dSRussell King 12075740d27fSRussell King init_waitqueue_head(&plane->frame_wait); 12085740d27fSRussell King 12095740d27fSRussell King return 0; 12105740d27fSRussell King } 12115740d27fSRussell King 1212aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = { 121396f60e37SRussell King { CSC_AUTO, "Auto" }, 121496f60e37SRussell King { CSC_YUV_CCIR601, "CCIR601" }, 121596f60e37SRussell King { CSC_YUV_CCIR709, "CCIR709" }, 121696f60e37SRussell King }; 121796f60e37SRussell King 1218aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = { 121996f60e37SRussell King { CSC_AUTO, "Auto" }, 122096f60e37SRussell King { CSC_RGB_COMPUTER, "Computer system" }, 122196f60e37SRussell King { CSC_RGB_STUDIO, "Studio" }, 122296f60e37SRussell King }; 122396f60e37SRussell King 122496f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev) 122596f60e37SRussell King { 122696f60e37SRussell King struct armada_private *priv = dev->dev_private; 122796f60e37SRussell King 122896f60e37SRussell King if (priv->csc_yuv_prop) 122996f60e37SRussell King return 0; 123096f60e37SRussell King 123196f60e37SRussell King priv->csc_yuv_prop = drm_property_create_enum(dev, 0, 123296f60e37SRussell King "CSC_YUV", armada_drm_csc_yuv_enum_list, 123396f60e37SRussell King ARRAY_SIZE(armada_drm_csc_yuv_enum_list)); 123496f60e37SRussell King priv->csc_rgb_prop = drm_property_create_enum(dev, 0, 123596f60e37SRussell King "CSC_RGB", armada_drm_csc_rgb_enum_list, 123696f60e37SRussell King ARRAY_SIZE(armada_drm_csc_rgb_enum_list)); 123796f60e37SRussell King 123896f60e37SRussell King if (!priv->csc_yuv_prop || !priv->csc_rgb_prop) 123996f60e37SRussell King return -ENOMEM; 124096f60e37SRussell King 124196f60e37SRussell King return 0; 124296f60e37SRussell King } 124396f60e37SRussell King 12440fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 12459611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 12469611cb93SRussell King struct device_node *port) 124796f60e37SRussell King { 1248d8c96083SRussell King struct armada_private *priv = drm->dev_private; 124996f60e37SRussell King struct armada_crtc *dcrtc; 1250de32301bSRussell King struct armada_plane *primary; 125196f60e37SRussell King void __iomem *base; 125296f60e37SRussell King int ret; 125396f60e37SRussell King 1254d8c96083SRussell King ret = armada_drm_crtc_create_properties(drm); 125596f60e37SRussell King if (ret) 125696f60e37SRussell King return ret; 125796f60e37SRussell King 1258a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 1259c9d53c0fSJingoo Han if (IS_ERR(base)) 1260c9d53c0fSJingoo Han return PTR_ERR(base); 126196f60e37SRussell King 126296f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 126396f60e37SRussell King if (!dcrtc) { 126496f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 126596f60e37SRussell King return -ENOMEM; 126696f60e37SRussell King } 126796f60e37SRussell King 1268d8c96083SRussell King if (dev != drm->dev) 1269d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 1270d8c96083SRussell King 127142e62ba7SRussell King dcrtc->variant = variant; 127296f60e37SRussell King dcrtc->base = base; 1273d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 127496f60e37SRussell King dcrtc->clk = ERR_PTR(-EINVAL); 127596f60e37SRussell King dcrtc->csc_yuv_mode = CSC_AUTO; 127696f60e37SRussell King dcrtc->csc_rgb_mode = CSC_AUTO; 127796f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 127896f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 127996f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 128096f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 128196f60e37SRussell King 128296f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 128396f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 128496f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 128596f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 128696f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 128796f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 128896f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 128996f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 129096f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 129196f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 1292e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 1293e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 129496f60e37SRussell King 1295e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 1296e5d9ddfbSRussell King dcrtc); 129733cd3c07SRussell King if (ret < 0) 129833cd3c07SRussell King goto err_crtc; 129996f60e37SRussell King 130042e62ba7SRussell King if (dcrtc->variant->init) { 1301d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 130233cd3c07SRussell King if (ret) 130333cd3c07SRussell King goto err_crtc; 130496f60e37SRussell King } 130596f60e37SRussell King 130696f60e37SRussell King /* Ensure AXI pipeline is enabled */ 130796f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 130896f60e37SRussell King 130996f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 131096f60e37SRussell King 13119611cb93SRussell King dcrtc->crtc.port = port; 13121c914cecSRussell King 1313de32301bSRussell King primary = kzalloc(sizeof(*primary), GFP_KERNEL); 131433cd3c07SRussell King if (!primary) { 131533cd3c07SRussell King ret = -ENOMEM; 131633cd3c07SRussell King goto err_crtc; 131733cd3c07SRussell King } 13181c914cecSRussell King 13195740d27fSRussell King ret = armada_drm_plane_init(primary); 13205740d27fSRussell King if (ret) { 13215740d27fSRussell King kfree(primary); 132233cd3c07SRussell King goto err_crtc; 13235740d27fSRussell King } 13245740d27fSRussell King 1325de32301bSRussell King ret = drm_universal_plane_init(drm, &primary->base, 0, 1326de32301bSRussell King &armada_primary_plane_funcs, 1327de32301bSRussell King armada_primary_formats, 1328de32301bSRussell King ARRAY_SIZE(armada_primary_formats), 1329e6fc3b68SBen Widawsky NULL, 1330b0b3b795SVille Syrjälä DRM_PLANE_TYPE_PRIMARY, NULL); 1331de32301bSRussell King if (ret) { 1332de32301bSRussell King kfree(primary); 133333cd3c07SRussell King goto err_crtc; 1334de32301bSRussell King } 1335de32301bSRussell King 1336de32301bSRussell King ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL, 1337f9882876SVille Syrjälä &armada_crtc_funcs, NULL); 13381c914cecSRussell King if (ret) 13391c914cecSRussell King goto err_crtc_init; 13401c914cecSRussell King 134196f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 134296f60e37SRussell King 134396f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop, 134496f60e37SRussell King dcrtc->csc_yuv_mode); 134596f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop, 134696f60e37SRussell King dcrtc->csc_rgb_mode); 134796f60e37SRussell King 1348d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 13491c914cecSRussell King 13501c914cecSRussell King err_crtc_init: 1351de32301bSRussell King primary->base.funcs->destroy(&primary->base); 135233cd3c07SRussell King err_crtc: 135333cd3c07SRussell King kfree(dcrtc); 135433cd3c07SRussell King 13551c914cecSRussell King return ret; 135696f60e37SRussell King } 1357d8c96083SRussell King 1358d8c96083SRussell King static int 1359d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 1360d8c96083SRussell King { 1361d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 1362d8c96083SRussell King struct drm_device *drm = data; 1363d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1364d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 1365d8c96083SRussell King const struct armada_variant *variant; 13669611cb93SRussell King struct device_node *port = NULL; 1367d8c96083SRussell King 1368d8c96083SRussell King if (irq < 0) 1369d8c96083SRussell King return irq; 1370d8c96083SRussell King 1371d8c96083SRussell King if (!dev->of_node) { 1372d8c96083SRussell King const struct platform_device_id *id; 1373d8c96083SRussell King 1374d8c96083SRussell King id = platform_get_device_id(pdev); 1375d8c96083SRussell King if (!id) 1376d8c96083SRussell King return -ENXIO; 1377d8c96083SRussell King 1378d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 1379d8c96083SRussell King } else { 1380d8c96083SRussell King const struct of_device_id *match; 13819611cb93SRussell King struct device_node *np, *parent = dev->of_node; 1382d8c96083SRussell King 1383d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 1384d8c96083SRussell King if (!match) 1385d8c96083SRussell King return -ENXIO; 1386d8c96083SRussell King 13879611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 13889611cb93SRussell King if (np) 13899611cb93SRussell King parent = np; 13909611cb93SRussell King port = of_get_child_by_name(parent, "port"); 13919611cb93SRussell King of_node_put(np); 13929611cb93SRussell King if (!port) { 13934bf99144SRob Herring dev_err(dev, "no port node found in %pOF\n", parent); 13949611cb93SRussell King return -ENXIO; 13959611cb93SRussell King } 13969611cb93SRussell King 1397d8c96083SRussell King variant = match->data; 1398d8c96083SRussell King } 1399d8c96083SRussell King 14009611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1401d8c96083SRussell King } 1402d8c96083SRussell King 1403d8c96083SRussell King static void 1404d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1405d8c96083SRussell King { 1406d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1407d8c96083SRussell King 1408d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 1409d8c96083SRussell King } 1410d8c96083SRussell King 1411d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 1412d8c96083SRussell King .bind = armada_lcd_bind, 1413d8c96083SRussell King .unbind = armada_lcd_unbind, 1414d8c96083SRussell King }; 1415d8c96083SRussell King 1416d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 1417d8c96083SRussell King { 1418d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 1419d8c96083SRussell King } 1420d8c96083SRussell King 1421d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 1422d8c96083SRussell King { 1423d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 1424d8c96083SRussell King return 0; 1425d8c96083SRussell King } 1426d8c96083SRussell King 142785909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = { 1428d8c96083SRussell King { 1429d8c96083SRussell King .compatible = "marvell,dove-lcd", 1430d8c96083SRussell King .data = &armada510_ops, 1431d8c96083SRussell King }, 1432d8c96083SRussell King {} 1433d8c96083SRussell King }; 1434d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1435d8c96083SRussell King 1436d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 1437d8c96083SRussell King { 1438d8c96083SRussell King .name = "armada-lcd", 1439d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1440d8c96083SRussell King }, { 1441d8c96083SRussell King .name = "armada-510-lcd", 1442d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1443d8c96083SRussell King }, 1444d8c96083SRussell King { }, 1445d8c96083SRussell King }; 1446d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1447d8c96083SRussell King 1448d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 1449d8c96083SRussell King .probe = armada_lcd_probe, 1450d8c96083SRussell King .remove = armada_lcd_remove, 1451d8c96083SRussell King .driver = { 1452d8c96083SRussell King .name = "armada-lcd", 1453d8c96083SRussell King .owner = THIS_MODULE, 1454d8c96083SRussell King .of_match_table = armada_lcd_of_match, 1455d8c96083SRussell King }, 1456d8c96083SRussell King .id_table = armada_lcd_platform_ids, 1457d8c96083SRussell King }; 1458