xref: /openbmc/linux/drivers/gpu/drm/armada/armada_crtc.c (revision 768f719ab7b045e30055be3b4ceb2fcf9ceb58f2)
196f60e37SRussell King /*
296f60e37SRussell King  * Copyright (C) 2012 Russell King
396f60e37SRussell King  *  Rewritten from the dovefb driver, and Armada510 manuals.
496f60e37SRussell King  *
596f60e37SRussell King  * This program is free software; you can redistribute it and/or modify
696f60e37SRussell King  * it under the terms of the GNU General Public License version 2 as
796f60e37SRussell King  * published by the Free Software Foundation.
896f60e37SRussell King  */
996f60e37SRussell King #include <linux/clk.h>
10d8c96083SRussell King #include <linux/component.h>
11d8c96083SRussell King #include <linux/of_device.h>
12d8c96083SRussell King #include <linux/platform_device.h>
1396f60e37SRussell King #include <drm/drmP.h>
14de503ddfSRussell King #include <drm/drm_atomic.h>
15fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
163cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h>
17bcd21a47SDave Airlie #include <drm/drm_atomic_helper.h>
1896f60e37SRussell King #include "armada_crtc.h"
1996f60e37SRussell King #include "armada_drm.h"
2096f60e37SRussell King #include "armada_fb.h"
2196f60e37SRussell King #include "armada_gem.h"
2296f60e37SRussell King #include "armada_hw.h"
23d40af7b1SRussell King #include "armada_plane.h"
24c8a220c6SRussell King #include "armada_trace.h"
2596f60e37SRussell King 
2696f60e37SRussell King /*
2796f60e37SRussell King  * A note about interlacing.  Let's consider HDMI 1920x1080i.
2896f60e37SRussell King  * The timing parameters we have from X are:
2996f60e37SRussell King  *  Hact HsyA HsyI Htot  Vact VsyA VsyI Vtot
3096f60e37SRussell King  *  1920 2448 2492 2640  1080 1084 1094 1125
3196f60e37SRussell King  * Which get translated to:
3296f60e37SRussell King  *  Hact HsyA HsyI Htot  Vact VsyA VsyI Vtot
3396f60e37SRussell King  *  1920 2448 2492 2640   540  542  547  562
3496f60e37SRussell King  *
3596f60e37SRussell King  * This is how it is defined by CEA-861-D - line and pixel numbers are
3696f60e37SRussell King  * referenced to the rising edge of VSYNC and HSYNC.  Total clocks per
3796f60e37SRussell King  * line: 2640.  The odd frame, the first active line is at line 21, and
3896f60e37SRussell King  * the even frame, the first active line is 584.
3996f60e37SRussell King  *
4096f60e37SRussell King  * LN:    560     561     562     563             567     568    569
4196f60e37SRussell King  * DE:    ~~~|____________________________//__________________________
4296f60e37SRussell King  * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
4396f60e37SRussell King  * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________
4496f60e37SRussell King  *  22 blanking lines.  VSYNC at 1320 (referenced to the HSYNC rising edge).
4596f60e37SRussell King  *
4696f60e37SRussell King  * LN:    1123   1124    1125      1               5       6      7
4796f60e37SRussell King  * DE:    ~~~|____________________________//__________________________
4896f60e37SRussell King  * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
4996f60e37SRussell King  * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________
5096f60e37SRussell King  *  23 blanking lines
5196f60e37SRussell King  *
5296f60e37SRussell King  * The Armada LCD Controller line and pixel numbers are, like X timings,
5396f60e37SRussell King  * referenced to the top left of the active frame.
5496f60e37SRussell King  *
5596f60e37SRussell King  * So, translating these to our LCD controller:
5696f60e37SRussell King  *  Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128.
5796f60e37SRussell King  *  Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448.
5896f60e37SRussell King  * Note: Vsync front porch remains constant!
5996f60e37SRussell King  *
6096f60e37SRussell King  * if (odd_frame) {
6196f60e37SRussell King  *   vtotal = mode->crtc_vtotal + 1;
6296f60e37SRussell King  *   vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1;
6396f60e37SRussell King  *   vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2
6496f60e37SRussell King  * } else {
6596f60e37SRussell King  *   vtotal = mode->crtc_vtotal;
6696f60e37SRussell King  *   vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay;
6796f60e37SRussell King  *   vhorizpos = mode->crtc_hsync_start;
6896f60e37SRussell King  * }
6996f60e37SRussell King  * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end;
7096f60e37SRussell King  *
7196f60e37SRussell King  * So, we need to reprogram these registers on each vsync event:
7296f60e37SRussell King  *  LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL
7396f60e37SRussell King  *
7496f60e37SRussell King  * Note: we do not use the frame done interrupts because these appear
7596f60e37SRussell King  * to happen too early, and lead to jitter on the display (presumably
7696f60e37SRussell King  * they occur at the end of the last active line, before the vsync back
7796f60e37SRussell King  * porch, which we're reprogramming.)
7896f60e37SRussell King  */
7996f60e37SRussell King 
8096f60e37SRussell King void
8196f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs)
8296f60e37SRussell King {
8396f60e37SRussell King 	while (regs->offset != ~0) {
8496f60e37SRussell King 		void __iomem *reg = dcrtc->base + regs->offset;
8596f60e37SRussell King 		uint32_t val;
8696f60e37SRussell King 
8796f60e37SRussell King 		val = regs->mask;
8896f60e37SRussell King 		if (val != 0)
8996f60e37SRussell King 			val &= readl_relaxed(reg);
9096f60e37SRussell King 		writel_relaxed(val | regs->val, reg);
9196f60e37SRussell King 		++regs;
9296f60e37SRussell King 	}
9396f60e37SRussell King }
9496f60e37SRussell King 
95a0f75d24SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc, bool enable)
9696f60e37SRussell King {
9796f60e37SRussell King 	uint32_t dumb_ctrl;
9896f60e37SRussell King 
9996f60e37SRussell King 	dumb_ctrl = dcrtc->cfg_dumb_ctrl;
10096f60e37SRussell King 
101a0f75d24SRussell King 	if (enable)
10296f60e37SRussell King 		dumb_ctrl |= CFG_DUMB_ENA;
10396f60e37SRussell King 
10496f60e37SRussell King 	/*
10596f60e37SRussell King 	 * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might
10696f60e37SRussell King 	 * be using SPI or GPIO.  If we set this to DUMB_BLANK, we will
10796f60e37SRussell King 	 * force LCD_D[23:0] to output blank color, overriding the GPIO or
10896f60e37SRussell King 	 * SPI usage.  So leave it as-is unless in DUMB24_RGB888_0 mode.
10996f60e37SRussell King 	 */
110a0f75d24SRussell King 	if (!enable && (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) {
11196f60e37SRussell King 		dumb_ctrl &= ~DUMB_MASK;
11296f60e37SRussell King 		dumb_ctrl |= DUMB_BLANK;
11396f60e37SRussell King 	}
11496f60e37SRussell King 
115155b8290SRussell King 	armada_updatel(dumb_ctrl,
116155b8290SRussell King 		       ~(CFG_INV_CSYNC | CFG_INV_HSYNC | CFG_INV_VSYNC),
117155b8290SRussell King 		       dcrtc->base + LCD_SPU_DUMB_CTRL);
11896f60e37SRussell King }
11996f60e37SRussell King 
120dbb4ca8aSRussell King static void armada_drm_crtc_queue_state_event(struct drm_crtc *crtc)
121dbb4ca8aSRussell King {
122dbb4ca8aSRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
123dbb4ca8aSRussell King 	struct drm_pending_vblank_event *event;
124dbb4ca8aSRussell King 
125dbb4ca8aSRussell King 	/* If we have an event, we need vblank events enabled */
126dbb4ca8aSRussell King 	event = xchg(&crtc->state->event, NULL);
127dbb4ca8aSRussell King 	if (event) {
128dbb4ca8aSRussell King 		WARN_ON(drm_crtc_vblank_get(crtc) != 0);
129dbb4ca8aSRussell King 		dcrtc->event = event;
130dbb4ca8aSRussell King 	}
131dbb4ca8aSRussell King }
132dbb4ca8aSRussell King 
13396f60e37SRussell King /* The mode_config.mutex will be held for this call */
13496f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc,
13596f60e37SRussell King 	const struct drm_display_mode *mode, struct drm_display_mode *adj)
13696f60e37SRussell King {
13796f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
13896f60e37SRussell King 	int ret;
13996f60e37SRussell King 
14096f60e37SRussell King 	/* We can't do interlaced modes if we don't have the SPU_ADV_REG */
14142e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg &&
14296f60e37SRussell King 	    adj->flags & DRM_MODE_FLAG_INTERLACE)
14396f60e37SRussell King 		return false;
14496f60e37SRussell King 
14596f60e37SRussell King 	/* Check whether the display mode is possible */
14642e62ba7SRussell King 	ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL);
14796f60e37SRussell King 	if (ret)
14896f60e37SRussell King 		return false;
14996f60e37SRussell King 
15096f60e37SRussell King 	return true;
15196f60e37SRussell King }
15296f60e37SRussell King 
1535922a7d0SShawn Guo /* These are locked by dev->vbl_lock */
1545922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask)
1555922a7d0SShawn Guo {
1565922a7d0SShawn Guo 	if (dcrtc->irq_ena & mask) {
1575922a7d0SShawn Guo 		dcrtc->irq_ena &= ~mask;
1585922a7d0SShawn Guo 		writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
1595922a7d0SShawn Guo 	}
1605922a7d0SShawn Guo }
1615922a7d0SShawn Guo 
1625922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask)
1635922a7d0SShawn Guo {
1645922a7d0SShawn Guo 	if ((dcrtc->irq_ena & mask) != mask) {
1655922a7d0SShawn Guo 		dcrtc->irq_ena |= mask;
1665922a7d0SShawn Guo 		writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
1675922a7d0SShawn Guo 		if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask)
1685922a7d0SShawn Guo 			writel(0, dcrtc->base + LCD_SPU_IRQ_ISR);
1695922a7d0SShawn Guo 	}
1705922a7d0SShawn Guo }
1715922a7d0SShawn Guo 
172e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat)
17396f60e37SRussell King {
174dbb4ca8aSRussell King 	struct drm_pending_vblank_event *event;
17596f60e37SRussell King 	void __iomem *base = dcrtc->base;
17696f60e37SRussell King 
17796f60e37SRussell King 	if (stat & DMA_FF_UNDERFLOW)
17896f60e37SRussell King 		DRM_ERROR("video underflow on crtc %u\n", dcrtc->num);
17996f60e37SRussell King 	if (stat & GRA_FF_UNDERFLOW)
18096f60e37SRussell King 		DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num);
18196f60e37SRussell King 
18296f60e37SRussell King 	if (stat & VSYNC_IRQ)
1830ac28c57SGustavo Padovan 		drm_crtc_handle_vblank(&dcrtc->crtc);
18496f60e37SRussell King 
185a3f6a18fSRussell King 	spin_lock(&dcrtc->irq_lock);
18696f60e37SRussell King 	if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) {
18796f60e37SRussell King 		int i = stat & GRA_FRAME_IRQ0 ? 0 : 1;
18896f60e37SRussell King 		uint32_t val;
18996f60e37SRussell King 
19096f60e37SRussell King 		writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH);
19196f60e37SRussell King 		writel_relaxed(dcrtc->v[i].spu_v_h_total,
19296f60e37SRussell King 			       base + LCD_SPUT_V_H_TOTAL);
19396f60e37SRussell King 
19496f60e37SRussell King 		val = readl_relaxed(base + LCD_SPU_ADV_REG);
19596f60e37SRussell King 		val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN);
19696f60e37SRussell King 		val |= dcrtc->v[i].spu_adv_reg;
197662af0d8SRussell King 		writel_relaxed(val, base + LCD_SPU_ADV_REG);
19896f60e37SRussell King 	}
199662af0d8SRussell King 
2003cb13ac9SRussell King 	if (stat & dcrtc->irq_ena & DUMB_FRAMEDONE) {
2013cb13ac9SRussell King 		if (dcrtc->update_pending) {
2023cb13ac9SRussell King 			armada_drm_crtc_update_regs(dcrtc, dcrtc->regs);
2033cb13ac9SRussell King 			dcrtc->update_pending = false;
2043cb13ac9SRussell King 		}
2053cb13ac9SRussell King 		if (dcrtc->cursor_update) {
206662af0d8SRussell King 			writel_relaxed(dcrtc->cursor_hw_pos,
207662af0d8SRussell King 				       base + LCD_SPU_HWC_OVSA_HPXL_VLN);
208662af0d8SRussell King 			writel_relaxed(dcrtc->cursor_hw_sz,
209662af0d8SRussell King 				       base + LCD_SPU_HWC_HPXL_VLN);
210662af0d8SRussell King 			armada_updatel(CFG_HWC_ENA,
2113cb13ac9SRussell King 				       CFG_HWC_ENA | CFG_HWC_1BITMOD |
2123cb13ac9SRussell King 				       CFG_HWC_1BITENA,
213662af0d8SRussell King 				       base + LCD_SPU_DMA_CTRL0);
214662af0d8SRussell King 			dcrtc->cursor_update = false;
2153cb13ac9SRussell King 		}
216662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
217662af0d8SRussell King 	}
21896f60e37SRussell King 	spin_unlock(&dcrtc->irq_lock);
21996f60e37SRussell King 
2203cb13ac9SRussell King 	if (stat & VSYNC_IRQ && !dcrtc->update_pending) {
221dbb4ca8aSRussell King 		event = xchg(&dcrtc->event, NULL);
222dbb4ca8aSRussell King 		if (event) {
223dbb4ca8aSRussell King 			spin_lock(&dcrtc->crtc.dev->event_lock);
224dbb4ca8aSRussell King 			drm_crtc_send_vblank_event(&dcrtc->crtc, event);
225dbb4ca8aSRussell King 			spin_unlock(&dcrtc->crtc.dev->event_lock);
226dbb4ca8aSRussell King 			drm_crtc_vblank_put(&dcrtc->crtc);
227dbb4ca8aSRussell King 		}
228dbb4ca8aSRussell King 	}
22996f60e37SRussell King }
23096f60e37SRussell King 
231e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg)
232e5d9ddfbSRussell King {
233e5d9ddfbSRussell King 	struct armada_crtc *dcrtc = arg;
234e5d9ddfbSRussell King 	u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
235e5d9ddfbSRussell King 
236e5d9ddfbSRussell King 	/*
23792298c1cSRussell King 	 * Reading the ISR appears to clear bits provided CLEAN_SPU_IRQ_ISR
23892298c1cSRussell King 	 * is set.  Writing has some other effect to acknowledge the IRQ -
23992298c1cSRussell King 	 * without this, we only get a single IRQ.
240e5d9ddfbSRussell King 	 */
241e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
242e5d9ddfbSRussell King 
243c8a220c6SRussell King 	trace_armada_drm_irq(&dcrtc->crtc, stat);
244c8a220c6SRussell King 
245e5d9ddfbSRussell King 	/* Mask out those interrupts we haven't enabled */
246e5d9ddfbSRussell King 	v = stat & dcrtc->irq_ena;
247e5d9ddfbSRussell King 
248e5d9ddfbSRussell King 	if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) {
249e5d9ddfbSRussell King 		armada_drm_crtc_irq(dcrtc, stat);
250e5d9ddfbSRussell King 		return IRQ_HANDLED;
251e5d9ddfbSRussell King 	}
252e5d9ddfbSRussell King 	return IRQ_NONE;
253e5d9ddfbSRussell King }
254e5d9ddfbSRussell King 
25596f60e37SRussell King /* The mode_config.mutex will be held for this call */
256c36045e1SRussell King static void armada_drm_crtc_mode_set_nofb(struct drm_crtc *crtc)
25796f60e37SRussell King {
258c36045e1SRussell King 	struct drm_display_mode *adj = &crtc->state->adjusted_mode;
25996f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
26096f60e37SRussell King 	struct armada_regs regs[17];
26196f60e37SRussell King 	uint32_t lm, rm, tm, bm, val, sclk;
26296f60e37SRussell King 	unsigned long flags;
26396f60e37SRussell King 	unsigned i;
264c36045e1SRussell King 	bool interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE);
26596f60e37SRussell King 
26637af35c7SRussell King 	i = 0;
26796f60e37SRussell King 	rm = adj->crtc_hsync_start - adj->crtc_hdisplay;
26896f60e37SRussell King 	lm = adj->crtc_htotal - adj->crtc_hsync_end;
26996f60e37SRussell King 	bm = adj->crtc_vsync_start - adj->crtc_vdisplay;
27096f60e37SRussell King 	tm = adj->crtc_vtotal - adj->crtc_vsync_end;
27196f60e37SRussell King 
272a61c3922SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s] mode " DRM_MODE_FMT "\n",
2730ed833baSShayenne Moura 		      crtc->base.id, crtc->name, DRM_MODE_ARG(adj));
274a61c3922SRussell King 	DRM_DEBUG_KMS("lm %d rm %d tm %d bm %d\n", lm, rm, tm, bm);
27596f60e37SRussell King 
27696f60e37SRussell King 	/* Now compute the divider for real */
27742e62ba7SRussell King 	dcrtc->variant->compute_clock(dcrtc, adj, &sclk);
27896f60e37SRussell King 
27996f60e37SRussell King 	armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV);
28096f60e37SRussell King 
28196f60e37SRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
28296f60e37SRussell King 
283*768f719aSRussell King 	dcrtc->interlaced = interlaced;
28496f60e37SRussell King 	/* Even interlaced/progressive frame */
28596f60e37SRussell King 	dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 |
28696f60e37SRussell King 				    adj->crtc_htotal;
28796f60e37SRussell King 	dcrtc->v[1].spu_v_porch = tm << 16 | bm;
28896f60e37SRussell King 	val = adj->crtc_hsync_start;
2894e4b3563SRussell King 	dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN;
29096f60e37SRussell King 
29196f60e37SRussell King 	if (interlaced) {
29296f60e37SRussell King 		/* Odd interlaced frame */
2934e4b3563SRussell King 		val -= adj->crtc_htotal / 2;
2944e4b3563SRussell King 		dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN;
29596f60e37SRussell King 		dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total +
29696f60e37SRussell King 						(1 << 16);
29796f60e37SRussell King 		dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1;
29896f60e37SRussell King 	} else {
29996f60e37SRussell King 		dcrtc->v[0] = dcrtc->v[1];
30096f60e37SRussell King 	}
30196f60e37SRussell King 
30296f60e37SRussell King 	val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay;
30396f60e37SRussell King 
30496f60e37SRussell King 	armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE);
30596f60e37SRussell King 	armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH);
30696f60e37SRussell King 	armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH);
30796f60e37SRussell King 	armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total,
30896f60e37SRussell King 			   LCD_SPUT_V_H_TOTAL);
30996f60e37SRussell King 
3104e4b3563SRussell King 	if (dcrtc->variant->has_spu_adv_reg)
31196f60e37SRussell King 		armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg,
31296f60e37SRussell King 				     ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF |
31396f60e37SRussell King 				     ADV_VSYNCOFFEN, LCD_SPU_ADV_REG);
31496f60e37SRussell King 
31596f60e37SRussell King 	val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0;
31696f60e37SRussell King 	armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1);
317155b8290SRussell King 
318155b8290SRussell King 	/*
319155b8290SRussell King 	 * The documentation doesn't indicate what the normal state of
320155b8290SRussell King 	 * the sync signals are.  Sebastian Hesselbart kindly probed
321155b8290SRussell King 	 * these signals on his board to determine their state.
322155b8290SRussell King 	 *
323155b8290SRussell King 	 * The non-inverted state of the sync signals is active high.
324155b8290SRussell King 	 * Setting these bits makes the appropriate signal active low.
325155b8290SRussell King 	 */
326155b8290SRussell King 	val = 0;
327155b8290SRussell King 	if (adj->flags & DRM_MODE_FLAG_NCSYNC)
328155b8290SRussell King 		val |= CFG_INV_CSYNC;
329155b8290SRussell King 	if (adj->flags & DRM_MODE_FLAG_NHSYNC)
330155b8290SRussell King 		val |= CFG_INV_HSYNC;
331155b8290SRussell King 	if (adj->flags & DRM_MODE_FLAG_NVSYNC)
332155b8290SRussell King 		val |= CFG_INV_VSYNC;
333155b8290SRussell King 	armada_reg_queue_mod(regs, i, val, CFG_INV_CSYNC | CFG_INV_HSYNC |
334155b8290SRussell King 			     CFG_INV_VSYNC, LCD_SPU_DUMB_CTRL);
33596f60e37SRussell King 	armada_reg_queue_end(regs, i);
33696f60e37SRussell King 
33796f60e37SRussell King 	armada_drm_crtc_update_regs(dcrtc, regs);
33896f60e37SRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
33996f60e37SRussell King }
34096f60e37SRussell King 
341c36045e1SRussell King static void armada_drm_crtc_atomic_begin(struct drm_crtc *crtc,
342c36045e1SRussell King 					 struct drm_crtc_state *old_crtc_state)
343c36045e1SRussell King {
344c36045e1SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
345c36045e1SRussell King 
346c36045e1SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
347c36045e1SRussell King 
348c36045e1SRussell King 	dcrtc->regs_idx = 0;
349c36045e1SRussell King 	dcrtc->regs = dcrtc->atomic_regs;
350c36045e1SRussell King }
351c36045e1SRussell King 
352c36045e1SRussell King static void armada_drm_crtc_atomic_flush(struct drm_crtc *crtc,
353c36045e1SRussell King 					 struct drm_crtc_state *old_crtc_state)
354c36045e1SRussell King {
355c36045e1SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
356c36045e1SRussell King 
357c36045e1SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
358c36045e1SRussell King 
359c36045e1SRussell King 	armada_reg_queue_end(dcrtc->regs, dcrtc->regs_idx);
360c36045e1SRussell King 
361dbb4ca8aSRussell King 	/*
362dbb4ca8aSRussell King 	 * If we aren't doing a full modeset, then we need to queue
363dbb4ca8aSRussell King 	 * the event here.
364dbb4ca8aSRussell King 	 */
3653cb13ac9SRussell King 	if (!drm_atomic_crtc_needs_modeset(crtc->state)) {
3663cb13ac9SRussell King 		dcrtc->update_pending = true;
367dbb4ca8aSRussell King 		armada_drm_crtc_queue_state_event(crtc);
3683cb13ac9SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
3693cb13ac9SRussell King 		armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
3703cb13ac9SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
3713cb13ac9SRussell King 	} else {
3723cb13ac9SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
3733cb13ac9SRussell King 		armada_drm_crtc_update_regs(dcrtc, dcrtc->regs);
3743cb13ac9SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
3753cb13ac9SRussell King 	}
376c36045e1SRussell King }
377c36045e1SRussell King 
37834e25ed6SRussell King static void armada_drm_crtc_atomic_disable(struct drm_crtc *crtc,
37934e25ed6SRussell King 					   struct drm_crtc_state *old_state)
38034e25ed6SRussell King {
38134e25ed6SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
38234e25ed6SRussell King 	struct drm_pending_vblank_event *event;
38334e25ed6SRussell King 
38434e25ed6SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
38534e25ed6SRussell King 
386*768f719aSRussell King 	if (old_state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
387*768f719aSRussell King 		drm_crtc_vblank_put(crtc);
388*768f719aSRussell King 
38934e25ed6SRussell King 	drm_crtc_vblank_off(crtc);
39034e25ed6SRussell King 	armada_drm_crtc_update(dcrtc, false);
39134e25ed6SRussell King 
39234e25ed6SRussell King 	if (!crtc->state->active) {
39334e25ed6SRussell King 		/*
39434e25ed6SRussell King 		 * This modeset will be leaving the CRTC disabled, so
39534e25ed6SRussell King 		 * call the backend to disable upstream clocks etc.
39634e25ed6SRussell King 		 */
39734e25ed6SRussell King 		if (dcrtc->variant->disable)
39834e25ed6SRussell King 			dcrtc->variant->disable(dcrtc);
39934e25ed6SRussell King 
40034e25ed6SRussell King 		/*
40134e25ed6SRussell King 		 * We will not receive any further vblank events.
40234e25ed6SRussell King 		 * Send the flip_done event manually.
40334e25ed6SRussell King 		 */
40434e25ed6SRussell King 		event = crtc->state->event;
40534e25ed6SRussell King 		crtc->state->event = NULL;
40634e25ed6SRussell King 		if (event) {
40734e25ed6SRussell King 			spin_lock_irq(&crtc->dev->event_lock);
40834e25ed6SRussell King 			drm_crtc_send_vblank_event(crtc, event);
40934e25ed6SRussell King 			spin_unlock_irq(&crtc->dev->event_lock);
41034e25ed6SRussell King 		}
41134e25ed6SRussell King 	}
41234e25ed6SRussell King }
41334e25ed6SRussell King 
41434e25ed6SRussell King static void armada_drm_crtc_atomic_enable(struct drm_crtc *crtc,
41534e25ed6SRussell King 					  struct drm_crtc_state *old_state)
41634e25ed6SRussell King {
41734e25ed6SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
41834e25ed6SRussell King 
41934e25ed6SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
42034e25ed6SRussell King 
42134e25ed6SRussell King 	if (!old_state->active) {
42234e25ed6SRussell King 		/*
42334e25ed6SRussell King 		 * This modeset is enabling the CRTC after it having
42434e25ed6SRussell King 		 * been disabled.  Reverse the call to ->disable in
42534e25ed6SRussell King 		 * the atomic_disable().
42634e25ed6SRussell King 		 */
42734e25ed6SRussell King 		if (dcrtc->variant->enable)
42834e25ed6SRussell King 			dcrtc->variant->enable(dcrtc, &crtc->state->adjusted_mode);
42934e25ed6SRussell King 	}
43034e25ed6SRussell King 	armada_drm_crtc_update(dcrtc, true);
43134e25ed6SRussell King 	drm_crtc_vblank_on(crtc);
43234e25ed6SRussell King 
433*768f719aSRussell King 	if (crtc->state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
434*768f719aSRussell King 		WARN_ON(drm_crtc_vblank_get(crtc));
435*768f719aSRussell King 
43634e25ed6SRussell King 	armada_drm_crtc_queue_state_event(crtc);
43734e25ed6SRussell King }
43834e25ed6SRussell King 
43996f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = {
44096f60e37SRussell King 	.mode_fixup	= armada_drm_crtc_mode_fixup,
441c36045e1SRussell King 	.mode_set_nofb	= armada_drm_crtc_mode_set_nofb,
442c36045e1SRussell King 	.atomic_begin	= armada_drm_crtc_atomic_begin,
443c36045e1SRussell King 	.atomic_flush	= armada_drm_crtc_atomic_flush,
44434e25ed6SRussell King 	.atomic_disable	= armada_drm_crtc_atomic_disable,
44534e25ed6SRussell King 	.atomic_enable	= armada_drm_crtc_atomic_enable,
44696f60e37SRussell King };
44796f60e37SRussell King 
448662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix,
449662af0d8SRussell King 	unsigned stride, unsigned width, unsigned height)
450662af0d8SRussell King {
451662af0d8SRussell King 	uint32_t addr;
452662af0d8SRussell King 	unsigned y;
453662af0d8SRussell King 
454662af0d8SRussell King 	addr = SRAM_HWC32_RAM1;
455662af0d8SRussell King 	for (y = 0; y < height; y++) {
456662af0d8SRussell King 		uint32_t *p = &pix[y * stride];
457662af0d8SRussell King 		unsigned x;
458662af0d8SRussell King 
459662af0d8SRussell King 		for (x = 0; x < width; x++, p++) {
460662af0d8SRussell King 			uint32_t val = *p;
461662af0d8SRussell King 
462662af0d8SRussell King 			val = (val & 0xff00ff00) |
463662af0d8SRussell King 			      (val & 0x000000ff) << 16 |
464662af0d8SRussell King 			      (val & 0x00ff0000) >> 16;
465662af0d8SRussell King 
466662af0d8SRussell King 			writel_relaxed(val,
467662af0d8SRussell King 				       base + LCD_SPU_SRAM_WRDAT);
468662af0d8SRussell King 			writel_relaxed(addr | SRAM_WRITE,
469662af0d8SRussell King 				       base + LCD_SPU_SRAM_CTRL);
470c39b0695SRussell King 			readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
471662af0d8SRussell King 			addr += 1;
472662af0d8SRussell King 			if ((addr & 0x00ff) == 0)
473662af0d8SRussell King 				addr += 0xf00;
474662af0d8SRussell King 			if ((addr & 0x30ff) == 0)
475662af0d8SRussell King 				addr = SRAM_HWC32_RAM2;
476662af0d8SRussell King 		}
477662af0d8SRussell King 	}
478662af0d8SRussell King }
479662af0d8SRussell King 
480662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base)
481662af0d8SRussell King {
482662af0d8SRussell King 	unsigned addr;
483662af0d8SRussell King 
484662af0d8SRussell King 	for (addr = 0; addr < 256; addr++) {
485662af0d8SRussell King 		/* write the default value */
486662af0d8SRussell King 		writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT);
487662af0d8SRussell King 		writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN,
488662af0d8SRussell King 			       base + LCD_SPU_SRAM_CTRL);
489662af0d8SRussell King 	}
490662af0d8SRussell King }
491662af0d8SRussell King 
492662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload)
493662af0d8SRussell King {
494662af0d8SRussell King 	uint32_t xoff, xscr, w = dcrtc->cursor_w, s;
495662af0d8SRussell King 	uint32_t yoff, yscr, h = dcrtc->cursor_h;
496662af0d8SRussell King 	uint32_t para1;
497662af0d8SRussell King 
498662af0d8SRussell King 	/*
499662af0d8SRussell King 	 * Calculate the visible width and height of the cursor,
500662af0d8SRussell King 	 * screen position, and the position in the cursor bitmap.
501662af0d8SRussell King 	 */
502662af0d8SRussell King 	if (dcrtc->cursor_x < 0) {
503662af0d8SRussell King 		xoff = -dcrtc->cursor_x;
504662af0d8SRussell King 		xscr = 0;
505662af0d8SRussell King 		w -= min(xoff, w);
506662af0d8SRussell King 	} else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) {
507662af0d8SRussell King 		xoff = 0;
508662af0d8SRussell King 		xscr = dcrtc->cursor_x;
509662af0d8SRussell King 		w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0);
510662af0d8SRussell King 	} else {
511662af0d8SRussell King 		xoff = 0;
512662af0d8SRussell King 		xscr = dcrtc->cursor_x;
513662af0d8SRussell King 	}
514662af0d8SRussell King 
515662af0d8SRussell King 	if (dcrtc->cursor_y < 0) {
516662af0d8SRussell King 		yoff = -dcrtc->cursor_y;
517662af0d8SRussell King 		yscr = 0;
518662af0d8SRussell King 		h -= min(yoff, h);
519662af0d8SRussell King 	} else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) {
520662af0d8SRussell King 		yoff = 0;
521662af0d8SRussell King 		yscr = dcrtc->cursor_y;
522662af0d8SRussell King 		h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0);
523662af0d8SRussell King 	} else {
524662af0d8SRussell King 		yoff = 0;
525662af0d8SRussell King 		yscr = dcrtc->cursor_y;
526662af0d8SRussell King 	}
527662af0d8SRussell King 
528662af0d8SRussell King 	/* On interlaced modes, the vertical cursor size must be halved */
529662af0d8SRussell King 	s = dcrtc->cursor_w;
530662af0d8SRussell King 	if (dcrtc->interlaced) {
531662af0d8SRussell King 		s *= 2;
532662af0d8SRussell King 		yscr /= 2;
533662af0d8SRussell King 		h /= 2;
534662af0d8SRussell King 	}
535662af0d8SRussell King 
536662af0d8SRussell King 	if (!dcrtc->cursor_obj || !h || !w) {
537662af0d8SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
538662af0d8SRussell King 		dcrtc->cursor_update = false;
539662af0d8SRussell King 		armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
540662af0d8SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
541662af0d8SRussell King 		return 0;
542662af0d8SRussell King 	}
543662af0d8SRussell King 
544214612f9SRussell King 	spin_lock_irq(&dcrtc->irq_lock);
545662af0d8SRussell King 	para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1);
546662af0d8SRussell King 	armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32,
547662af0d8SRussell King 		       dcrtc->base + LCD_SPU_SRAM_PARA1);
548214612f9SRussell King 	spin_unlock_irq(&dcrtc->irq_lock);
549662af0d8SRussell King 
550662af0d8SRussell King 	/*
551662af0d8SRussell King 	 * Initialize the transparency if the SRAM was powered down.
552662af0d8SRussell King 	 * We must also reload the cursor data as well.
553662af0d8SRussell King 	 */
554662af0d8SRussell King 	if (!(para1 & CFG_CSB_256x32)) {
555662af0d8SRussell King 		armada_drm_crtc_cursor_tran(dcrtc->base);
556662af0d8SRussell King 		reload = true;
557662af0d8SRussell King 	}
558662af0d8SRussell King 
559662af0d8SRussell King 	if (dcrtc->cursor_hw_sz != (h << 16 | w)) {
560662af0d8SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
561662af0d8SRussell King 		dcrtc->cursor_update = false;
562662af0d8SRussell King 		armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
563662af0d8SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
564662af0d8SRussell King 		reload = true;
565662af0d8SRussell King 	}
566662af0d8SRussell King 	if (reload) {
567662af0d8SRussell King 		struct armada_gem_object *obj = dcrtc->cursor_obj;
568662af0d8SRussell King 		uint32_t *pix;
569662af0d8SRussell King 		/* Set the top-left corner of the cursor image */
570662af0d8SRussell King 		pix = obj->addr;
571662af0d8SRussell King 		pix += yoff * s + xoff;
572662af0d8SRussell King 		armada_load_cursor_argb(dcrtc->base, pix, s, w, h);
573662af0d8SRussell King 	}
574662af0d8SRussell King 
575662af0d8SRussell King 	/* Reload the cursor position, size and enable in the IRQ handler */
576662af0d8SRussell King 	spin_lock_irq(&dcrtc->irq_lock);
577662af0d8SRussell King 	dcrtc->cursor_hw_pos = yscr << 16 | xscr;
578662af0d8SRussell King 	dcrtc->cursor_hw_sz = h << 16 | w;
579662af0d8SRussell King 	dcrtc->cursor_update = true;
580662af0d8SRussell King 	armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
581662af0d8SRussell King 	spin_unlock_irq(&dcrtc->irq_lock);
582662af0d8SRussell King 
583662af0d8SRussell King 	return 0;
584662af0d8SRussell King }
585662af0d8SRussell King 
586662af0d8SRussell King static void cursor_update(void *data)
587662af0d8SRussell King {
588662af0d8SRussell King 	armada_drm_crtc_cursor_update(data, true);
589662af0d8SRussell King }
590662af0d8SRussell King 
591662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc,
592662af0d8SRussell King 	struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h)
593662af0d8SRussell King {
594662af0d8SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
595662af0d8SRussell King 	struct armada_gem_object *obj = NULL;
596662af0d8SRussell King 	int ret;
597662af0d8SRussell King 
598662af0d8SRussell King 	/* If no cursor support, replicate drm's return value */
59942e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg)
600662af0d8SRussell King 		return -ENXIO;
601662af0d8SRussell King 
602662af0d8SRussell King 	if (handle && w > 0 && h > 0) {
603662af0d8SRussell King 		/* maximum size is 64x32 or 32x64 */
604662af0d8SRussell King 		if (w > 64 || h > 64 || (w > 32 && h > 32))
605662af0d8SRussell King 			return -ENOMEM;
606662af0d8SRussell King 
607a8ad0bd8SChris Wilson 		obj = armada_gem_object_lookup(file, handle);
608662af0d8SRussell King 		if (!obj)
609662af0d8SRussell King 			return -ENOENT;
610662af0d8SRussell King 
611662af0d8SRussell King 		/* Must be a kernel-mapped object */
612662af0d8SRussell King 		if (!obj->addr) {
6134c3cf375SHaneen Mohammed 			drm_gem_object_put_unlocked(&obj->obj);
614662af0d8SRussell King 			return -EINVAL;
615662af0d8SRussell King 		}
616662af0d8SRussell King 
617662af0d8SRussell King 		if (obj->obj.size < w * h * 4) {
618662af0d8SRussell King 			DRM_ERROR("buffer is too small\n");
6194c3cf375SHaneen Mohammed 			drm_gem_object_put_unlocked(&obj->obj);
620662af0d8SRussell King 			return -ENOMEM;
621662af0d8SRussell King 		}
622662af0d8SRussell King 	}
623662af0d8SRussell King 
624662af0d8SRussell King 	if (dcrtc->cursor_obj) {
625662af0d8SRussell King 		dcrtc->cursor_obj->update = NULL;
626662af0d8SRussell King 		dcrtc->cursor_obj->update_data = NULL;
6274c3cf375SHaneen Mohammed 		drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj);
628662af0d8SRussell King 	}
629662af0d8SRussell King 	dcrtc->cursor_obj = obj;
630662af0d8SRussell King 	dcrtc->cursor_w = w;
631662af0d8SRussell King 	dcrtc->cursor_h = h;
632662af0d8SRussell King 	ret = armada_drm_crtc_cursor_update(dcrtc, true);
633662af0d8SRussell King 	if (obj) {
634662af0d8SRussell King 		obj->update_data = dcrtc;
635662af0d8SRussell King 		obj->update = cursor_update;
636662af0d8SRussell King 	}
637662af0d8SRussell King 
638662af0d8SRussell King 	return ret;
639662af0d8SRussell King }
640662af0d8SRussell King 
641662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
642662af0d8SRussell King {
643662af0d8SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
644662af0d8SRussell King 	int ret;
645662af0d8SRussell King 
646662af0d8SRussell King 	/* If no cursor support, replicate drm's return value */
64742e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg)
648662af0d8SRussell King 		return -EFAULT;
649662af0d8SRussell King 
650662af0d8SRussell King 	dcrtc->cursor_x = x;
651662af0d8SRussell King 	dcrtc->cursor_y = y;
652662af0d8SRussell King 	ret = armada_drm_crtc_cursor_update(dcrtc, false);
653662af0d8SRussell King 
654662af0d8SRussell King 	return ret;
655662af0d8SRussell King }
656662af0d8SRussell King 
65796f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc)
65896f60e37SRussell King {
65996f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
66096f60e37SRussell King 	struct armada_private *priv = crtc->dev->dev_private;
66196f60e37SRussell King 
662662af0d8SRussell King 	if (dcrtc->cursor_obj)
6634c3cf375SHaneen Mohammed 		drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj);
664662af0d8SRussell King 
66596f60e37SRussell King 	priv->dcrtc[dcrtc->num] = NULL;
66696f60e37SRussell King 	drm_crtc_cleanup(&dcrtc->crtc);
66796f60e37SRussell King 
668a0fbb35eSRussell King 	if (dcrtc->variant->disable)
669a0fbb35eSRussell King 		dcrtc->variant->disable(dcrtc);
67096f60e37SRussell King 
671e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA);
672e5d9ddfbSRussell King 
6739611cb93SRussell King 	of_node_put(dcrtc->crtc.port);
6749611cb93SRussell King 
67596f60e37SRussell King 	kfree(dcrtc);
67696f60e37SRussell King }
67796f60e37SRussell King 
6785922a7d0SShawn Guo /* These are called under the vbl_lock. */
6795922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc)
6805922a7d0SShawn Guo {
6815922a7d0SShawn Guo 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
68292298c1cSRussell King 	unsigned long flags;
6835922a7d0SShawn Guo 
68492298c1cSRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
6855922a7d0SShawn Guo 	armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA);
68692298c1cSRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
6875922a7d0SShawn Guo 	return 0;
6885922a7d0SShawn Guo }
6895922a7d0SShawn Guo 
6905922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc)
6915922a7d0SShawn Guo {
6925922a7d0SShawn Guo 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
69392298c1cSRussell King 	unsigned long flags;
6945922a7d0SShawn Guo 
69592298c1cSRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
6965922a7d0SShawn Guo 	armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA);
69792298c1cSRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
6985922a7d0SShawn Guo }
6995922a7d0SShawn Guo 
700a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = {
701c36045e1SRussell King 	.reset		= drm_atomic_helper_crtc_reset,
702662af0d8SRussell King 	.cursor_set	= armada_drm_crtc_cursor_set,
703662af0d8SRussell King 	.cursor_move	= armada_drm_crtc_cursor_move,
70496f60e37SRussell King 	.destroy	= armada_drm_crtc_destroy,
7056d2f864fSRussell King 	.set_config	= drm_atomic_helper_set_config,
70613c94d53SRussell King 	.page_flip	= drm_atomic_helper_page_flip,
707c36045e1SRussell King 	.atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
708c36045e1SRussell King 	.atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
7095922a7d0SShawn Guo 	.enable_vblank	= armada_drm_crtc_enable_vblank,
7105922a7d0SShawn Guo 	.disable_vblank	= armada_drm_crtc_disable_vblank,
71196f60e37SRussell King };
71296f60e37SRussell King 
7130fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev,
7149611cb93SRussell King 	struct resource *res, int irq, const struct armada_variant *variant,
7159611cb93SRussell King 	struct device_node *port)
71696f60e37SRussell King {
717d8c96083SRussell King 	struct armada_private *priv = drm->dev_private;
71896f60e37SRussell King 	struct armada_crtc *dcrtc;
71982c702cbSRussell King 	struct drm_plane *primary;
72096f60e37SRussell King 	void __iomem *base;
72196f60e37SRussell King 	int ret;
72296f60e37SRussell King 
723a7d7a143SLinus Torvalds 	base = devm_ioremap_resource(dev, res);
724c9d53c0fSJingoo Han 	if (IS_ERR(base))
725c9d53c0fSJingoo Han 		return PTR_ERR(base);
72696f60e37SRussell King 
72796f60e37SRussell King 	dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL);
72896f60e37SRussell King 	if (!dcrtc) {
72996f60e37SRussell King 		DRM_ERROR("failed to allocate Armada crtc\n");
73096f60e37SRussell King 		return -ENOMEM;
73196f60e37SRussell King 	}
73296f60e37SRussell King 
733d8c96083SRussell King 	if (dev != drm->dev)
734d8c96083SRussell King 		dev_set_drvdata(dev, dcrtc);
735d8c96083SRussell King 
73642e62ba7SRussell King 	dcrtc->variant = variant;
73796f60e37SRussell King 	dcrtc->base = base;
738d8c96083SRussell King 	dcrtc->num = drm->mode_config.num_crtc;
73996f60e37SRussell King 	dcrtc->clk = ERR_PTR(-EINVAL);
74096f60e37SRussell King 	dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0;
74196f60e37SRussell King 	dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24;
74296f60e37SRussell King 	spin_lock_init(&dcrtc->irq_lock);
74396f60e37SRussell King 	dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR;
74496f60e37SRussell King 
74596f60e37SRussell King 	/* Initialize some registers which we don't otherwise set */
74696f60e37SRussell King 	writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV);
74796f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR);
74896f60e37SRussell King 	writel_relaxed(dcrtc->spu_iopad_ctrl,
74996f60e37SRussell King 		       dcrtc->base + LCD_SPU_IOPAD_CONTROL);
75096f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0);
75196f60e37SRussell King 	writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
75296f60e37SRussell King 		       CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 |
75396f60e37SRussell King 		       CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1);
75496f60e37SRussell King 	writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1);
755e5d9ddfbSRussell King 	writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
75692298c1cSRussell King 	readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
757e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
75896f60e37SRussell King 
759e5d9ddfbSRussell King 	ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc",
760e5d9ddfbSRussell King 			       dcrtc);
76133cd3c07SRussell King 	if (ret < 0)
76233cd3c07SRussell King 		goto err_crtc;
76396f60e37SRussell King 
76442e62ba7SRussell King 	if (dcrtc->variant->init) {
765d8c96083SRussell King 		ret = dcrtc->variant->init(dcrtc, dev);
76633cd3c07SRussell King 		if (ret)
76733cd3c07SRussell King 			goto err_crtc;
76896f60e37SRussell King 	}
76996f60e37SRussell King 
77096f60e37SRussell King 	/* Ensure AXI pipeline is enabled */
77196f60e37SRussell King 	armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0);
77296f60e37SRussell King 
77396f60e37SRussell King 	priv->dcrtc[dcrtc->num] = dcrtc;
77496f60e37SRussell King 
7759611cb93SRussell King 	dcrtc->crtc.port = port;
7761c914cecSRussell King 
777de32301bSRussell King 	primary = kzalloc(sizeof(*primary), GFP_KERNEL);
77833cd3c07SRussell King 	if (!primary) {
77933cd3c07SRussell King 		ret = -ENOMEM;
78033cd3c07SRussell King 		goto err_crtc;
78133cd3c07SRussell King 	}
7821c914cecSRussell King 
783d40af7b1SRussell King 	ret = armada_drm_primary_plane_init(drm, primary);
784de32301bSRussell King 	if (ret) {
785de32301bSRussell King 		kfree(primary);
78633cd3c07SRussell King 		goto err_crtc;
787de32301bSRussell King 	}
788de32301bSRussell King 
78982c702cbSRussell King 	ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, primary, NULL,
790f9882876SVille Syrjälä 					&armada_crtc_funcs, NULL);
7911c914cecSRussell King 	if (ret)
7921c914cecSRussell King 		goto err_crtc_init;
7931c914cecSRussell King 
79496f60e37SRussell King 	drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs);
79596f60e37SRussell King 
796d8c96083SRussell King 	return armada_overlay_plane_create(drm, 1 << dcrtc->num);
7971c914cecSRussell King 
7981c914cecSRussell King err_crtc_init:
79982c702cbSRussell King 	primary->funcs->destroy(primary);
80033cd3c07SRussell King err_crtc:
80133cd3c07SRussell King 	kfree(dcrtc);
80233cd3c07SRussell King 
8031c914cecSRussell King 	return ret;
80496f60e37SRussell King }
805d8c96083SRussell King 
806d8c96083SRussell King static int
807d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data)
808d8c96083SRussell King {
809d8c96083SRussell King 	struct platform_device *pdev = to_platform_device(dev);
810d8c96083SRussell King 	struct drm_device *drm = data;
811d8c96083SRussell King 	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
812d8c96083SRussell King 	int irq = platform_get_irq(pdev, 0);
813d8c96083SRussell King 	const struct armada_variant *variant;
8149611cb93SRussell King 	struct device_node *port = NULL;
815d8c96083SRussell King 
816d8c96083SRussell King 	if (irq < 0)
817d8c96083SRussell King 		return irq;
818d8c96083SRussell King 
819d8c96083SRussell King 	if (!dev->of_node) {
820d8c96083SRussell King 		const struct platform_device_id *id;
821d8c96083SRussell King 
822d8c96083SRussell King 		id = platform_get_device_id(pdev);
823d8c96083SRussell King 		if (!id)
824d8c96083SRussell King 			return -ENXIO;
825d8c96083SRussell King 
826d8c96083SRussell King 		variant = (const struct armada_variant *)id->driver_data;
827d8c96083SRussell King 	} else {
828d8c96083SRussell King 		const struct of_device_id *match;
8299611cb93SRussell King 		struct device_node *np, *parent = dev->of_node;
830d8c96083SRussell King 
831d8c96083SRussell King 		match = of_match_device(dev->driver->of_match_table, dev);
832d8c96083SRussell King 		if (!match)
833d8c96083SRussell King 			return -ENXIO;
834d8c96083SRussell King 
8359611cb93SRussell King 		np = of_get_child_by_name(parent, "ports");
8369611cb93SRussell King 		if (np)
8379611cb93SRussell King 			parent = np;
8389611cb93SRussell King 		port = of_get_child_by_name(parent, "port");
8399611cb93SRussell King 		of_node_put(np);
8409611cb93SRussell King 		if (!port) {
8414bf99144SRob Herring 			dev_err(dev, "no port node found in %pOF\n", parent);
8429611cb93SRussell King 			return -ENXIO;
8439611cb93SRussell King 		}
8449611cb93SRussell King 
845d8c96083SRussell King 		variant = match->data;
846d8c96083SRussell King 	}
847d8c96083SRussell King 
8489611cb93SRussell King 	return armada_drm_crtc_create(drm, dev, res, irq, variant, port);
849d8c96083SRussell King }
850d8c96083SRussell King 
851d8c96083SRussell King static void
852d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data)
853d8c96083SRussell King {
854d8c96083SRussell King 	struct armada_crtc *dcrtc = dev_get_drvdata(dev);
855d8c96083SRussell King 
856d8c96083SRussell King 	armada_drm_crtc_destroy(&dcrtc->crtc);
857d8c96083SRussell King }
858d8c96083SRussell King 
859d8c96083SRussell King static const struct component_ops armada_lcd_ops = {
860d8c96083SRussell King 	.bind = armada_lcd_bind,
861d8c96083SRussell King 	.unbind = armada_lcd_unbind,
862d8c96083SRussell King };
863d8c96083SRussell King 
864d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev)
865d8c96083SRussell King {
866d8c96083SRussell King 	return component_add(&pdev->dev, &armada_lcd_ops);
867d8c96083SRussell King }
868d8c96083SRussell King 
869d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev)
870d8c96083SRussell King {
871d8c96083SRussell King 	component_del(&pdev->dev, &armada_lcd_ops);
872d8c96083SRussell King 	return 0;
873d8c96083SRussell King }
874d8c96083SRussell King 
87585909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = {
876d8c96083SRussell King 	{
877d8c96083SRussell King 		.compatible	= "marvell,dove-lcd",
878d8c96083SRussell King 		.data		= &armada510_ops,
879d8c96083SRussell King 	},
880d8c96083SRussell King 	{}
881d8c96083SRussell King };
882d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match);
883d8c96083SRussell King 
884d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = {
885d8c96083SRussell King 	{
886d8c96083SRussell King 		.name		= "armada-lcd",
887d8c96083SRussell King 		.driver_data	= (unsigned long)&armada510_ops,
888d8c96083SRussell King 	}, {
889d8c96083SRussell King 		.name		= "armada-510-lcd",
890d8c96083SRussell King 		.driver_data	= (unsigned long)&armada510_ops,
891d8c96083SRussell King 	},
892d8c96083SRussell King 	{ },
893d8c96083SRussell King };
894d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids);
895d8c96083SRussell King 
896d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = {
897d8c96083SRussell King 	.probe	= armada_lcd_probe,
898d8c96083SRussell King 	.remove	= armada_lcd_remove,
899d8c96083SRussell King 	.driver = {
900d8c96083SRussell King 		.name	= "armada-lcd",
901d8c96083SRussell King 		.owner	=  THIS_MODULE,
902d8c96083SRussell King 		.of_match_table = armada_lcd_of_match,
903d8c96083SRussell King 	},
904d8c96083SRussell King 	.id_table = armada_lcd_platform_ids,
905d8c96083SRussell King };
906