196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 14de503ddfSRussell King #include <drm/drm_atomic.h> 1596f60e37SRussell King #include <drm/drm_crtc_helper.h> 163cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 17bcd21a47SDave Airlie #include <drm/drm_atomic_helper.h> 1896f60e37SRussell King #include "armada_crtc.h" 1996f60e37SRussell King #include "armada_drm.h" 2096f60e37SRussell King #include "armada_fb.h" 2196f60e37SRussell King #include "armada_gem.h" 2296f60e37SRussell King #include "armada_hw.h" 23d40af7b1SRussell King #include "armada_plane.h" 24c8a220c6SRussell King #include "armada_trace.h" 2596f60e37SRussell King 2696f60e37SRussell King /* 2796f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 2896f60e37SRussell King * The timing parameters we have from X are: 2996f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 3096f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 3196f60e37SRussell King * Which get translated to: 3296f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 3396f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 3496f60e37SRussell King * 3596f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 3696f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 3796f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 3896f60e37SRussell King * the even frame, the first active line is 584. 3996f60e37SRussell King * 4096f60e37SRussell King * LN: 560 561 562 563 567 568 569 4196f60e37SRussell King * DE: ~~~|____________________________//__________________________ 4296f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 4396f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 4496f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 4596f60e37SRussell King * 4696f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 4796f60e37SRussell King * DE: ~~~|____________________________//__________________________ 4896f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 4996f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 5096f60e37SRussell King * 23 blanking lines 5196f60e37SRussell King * 5296f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 5396f60e37SRussell King * referenced to the top left of the active frame. 5496f60e37SRussell King * 5596f60e37SRussell King * So, translating these to our LCD controller: 5696f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 5796f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 5896f60e37SRussell King * Note: Vsync front porch remains constant! 5996f60e37SRussell King * 6096f60e37SRussell King * if (odd_frame) { 6196f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 6296f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 6396f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 6496f60e37SRussell King * } else { 6596f60e37SRussell King * vtotal = mode->crtc_vtotal; 6696f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 6796f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 6896f60e37SRussell King * } 6996f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 7096f60e37SRussell King * 7196f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 7296f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 7396f60e37SRussell King * 7496f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 7596f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 7696f60e37SRussell King * they occur at the end of the last active line, before the vsync back 7796f60e37SRussell King * porch, which we're reprogramming.) 7896f60e37SRussell King */ 7996f60e37SRussell King 8096f60e37SRussell King void 8196f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 8296f60e37SRussell King { 8396f60e37SRussell King while (regs->offset != ~0) { 8496f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 8596f60e37SRussell King uint32_t val; 8696f60e37SRussell King 8796f60e37SRussell King val = regs->mask; 8896f60e37SRussell King if (val != 0) 8996f60e37SRussell King val &= readl_relaxed(reg); 9096f60e37SRussell King writel_relaxed(val | regs->val, reg); 9196f60e37SRussell King ++regs; 9296f60e37SRussell King } 9396f60e37SRussell King } 9496f60e37SRussell King 95a0f75d24SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc, bool enable) 9696f60e37SRussell King { 9796f60e37SRussell King uint32_t dumb_ctrl; 9896f60e37SRussell King 9996f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 10096f60e37SRussell King 101a0f75d24SRussell King if (enable) 10296f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 10396f60e37SRussell King 10496f60e37SRussell King /* 10596f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 10696f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 10796f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 10896f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 10996f60e37SRussell King */ 110a0f75d24SRussell King if (!enable && (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 11196f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 11296f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 11396f60e37SRussell King } 11496f60e37SRussell King 115155b8290SRussell King armada_updatel(dumb_ctrl, 116155b8290SRussell King ~(CFG_INV_CSYNC | CFG_INV_HSYNC | CFG_INV_VSYNC), 117155b8290SRussell King dcrtc->base + LCD_SPU_DUMB_CTRL); 11896f60e37SRussell King } 11996f60e37SRussell King 1202839d45cSRussell King static void armada_drm_plane_work_call(struct armada_crtc *dcrtc, 1212839d45cSRussell King struct armada_plane_work *work, 1222839d45cSRussell King void (*fn)(struct armada_crtc *, struct armada_plane_work *)) 1232839d45cSRussell King { 1242839d45cSRussell King struct armada_plane *dplane = drm_to_armada_plane(work->plane); 125d924155dSRussell King struct drm_pending_vblank_event *event; 126d924155dSRussell King struct drm_framebuffer *fb; 1272839d45cSRussell King 1282839d45cSRussell King if (fn) 1292839d45cSRussell King fn(dcrtc, work); 1302839d45cSRussell King drm_crtc_vblank_put(&dcrtc->crtc); 1312839d45cSRussell King 132d924155dSRussell King event = work->event; 133d924155dSRussell King fb = work->old_fb; 134eb19be5bSRussell King if (event || fb) { 135eb19be5bSRussell King struct drm_device *dev = dcrtc->crtc.dev; 136eb19be5bSRussell King unsigned long flags; 137eb19be5bSRussell King 138eb19be5bSRussell King spin_lock_irqsave(&dev->event_lock, flags); 139eb19be5bSRussell King if (event) 140eb19be5bSRussell King drm_crtc_send_vblank_event(&dcrtc->crtc, event); 141b972a80fSRussell King if (fb) 142eb19be5bSRussell King __armada_drm_queue_unref_work(dev, fb); 143eb19be5bSRussell King spin_unlock_irqrestore(&dev->event_lock, flags); 144eb19be5bSRussell King } 145b972a80fSRussell King 146d924155dSRussell King if (work->need_kfree) 147d924155dSRussell King kfree(work); 148d924155dSRussell King 1492839d45cSRussell King wake_up(&dplane->frame_wait); 1502839d45cSRussell King } 1512839d45cSRussell King 1524b5dda82SRussell King static void armada_drm_plane_work_run(struct armada_crtc *dcrtc, 153ec6fb159SRussell King struct drm_plane *plane) 1544b5dda82SRussell King { 155ec6fb159SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 156ec6fb159SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 1574b5dda82SRussell King 1584b5dda82SRussell King /* Handle any pending frame work. */ 1592839d45cSRussell King if (work) 1602839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->fn); 1614b5dda82SRussell King } 1624b5dda82SRussell King 1634b5dda82SRussell King int armada_drm_plane_work_queue(struct armada_crtc *dcrtc, 164eaab0130SRussell King struct armada_plane_work *work) 1654b5dda82SRussell King { 166eaab0130SRussell King struct armada_plane *plane = drm_to_armada_plane(work->plane); 1674b5dda82SRussell King int ret; 1684b5dda82SRussell King 169accbaf6eSGustavo Padovan ret = drm_crtc_vblank_get(&dcrtc->crtc); 170c93dfdcdSRussell King if (ret) 1714b5dda82SRussell King return ret; 1724b5dda82SRussell King 1734b5dda82SRussell King ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0; 1744b5dda82SRussell King if (ret) 175accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 1764b5dda82SRussell King 1774b5dda82SRussell King return ret; 1784b5dda82SRussell King } 1794b5dda82SRussell King 1804b5dda82SRussell King int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout) 1814b5dda82SRussell King { 1824b5dda82SRussell King return wait_event_timeout(plane->frame_wait, !plane->work, timeout); 1834b5dda82SRussell King } 1844b5dda82SRussell King 185d3b84215SRussell King void armada_drm_plane_work_cancel(struct armada_crtc *dcrtc, 186d3b84215SRussell King struct armada_plane *dplane) 1877c8f7e1aSRussell King { 188d3b84215SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 1897c8f7e1aSRussell King 1904a8506d2SRussell King if (work) 1912839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->cancel); 19296f60e37SRussell King } 19396f60e37SRussell King 194709ffd82SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc, 19565724a19SRussell King struct armada_plane_work *work) 19696f60e37SRussell King { 197709ffd82SRussell King unsigned long flags; 19896f60e37SRussell King 199709ffd82SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 200eaa66279SRussell King armada_drm_crtc_update_regs(dcrtc, work->regs); 201709ffd82SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 202709ffd82SRussell King } 20396f60e37SRussell King 204eaa66279SRussell King static struct armada_plane_work * 205eaa66279SRussell King armada_drm_crtc_alloc_plane_work(struct drm_plane *plane) 206901bb889SRussell King { 207eaa66279SRussell King struct armada_plane_work *work; 208901bb889SRussell King int i = 0; 209901bb889SRussell King 210901bb889SRussell King work = kzalloc(sizeof(*work), GFP_KERNEL); 211901bb889SRussell King if (!work) 212901bb889SRussell King return NULL; 213901bb889SRussell King 214eaa66279SRussell King work->plane = plane; 215eaa66279SRussell King work->fn = armada_drm_crtc_complete_frame_work; 216d924155dSRussell King work->need_kfree = true; 217901bb889SRussell King armada_reg_queue_end(work->regs, i); 218901bb889SRussell King 219901bb889SRussell King return work; 22096f60e37SRussell King } 22196f60e37SRussell King 222dbb4ca8aSRussell King static void armada_drm_crtc_queue_state_event(struct drm_crtc *crtc) 223dbb4ca8aSRussell King { 224dbb4ca8aSRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 225dbb4ca8aSRussell King struct drm_pending_vblank_event *event; 226dbb4ca8aSRussell King 227dbb4ca8aSRussell King /* If we have an event, we need vblank events enabled */ 228dbb4ca8aSRussell King event = xchg(&crtc->state->event, NULL); 229dbb4ca8aSRussell King if (event) { 230dbb4ca8aSRussell King WARN_ON(drm_crtc_vblank_get(crtc) != 0); 231dbb4ca8aSRussell King dcrtc->event = event; 232dbb4ca8aSRussell King } 233dbb4ca8aSRussell King } 234dbb4ca8aSRussell King 23596f60e37SRussell King /* The mode_config.mutex will be held for this call */ 23696f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 23796f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 23896f60e37SRussell King { 23996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 24096f60e37SRussell King int ret; 24196f60e37SRussell King 24296f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 24342e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 24496f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 24596f60e37SRussell King return false; 24696f60e37SRussell King 24796f60e37SRussell King /* Check whether the display mode is possible */ 24842e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 24996f60e37SRussell King if (ret) 25096f60e37SRussell King return false; 25196f60e37SRussell King 25296f60e37SRussell King return true; 25396f60e37SRussell King } 25496f60e37SRussell King 2555922a7d0SShawn Guo /* These are locked by dev->vbl_lock */ 2565922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 2575922a7d0SShawn Guo { 2585922a7d0SShawn Guo if (dcrtc->irq_ena & mask) { 2595922a7d0SShawn Guo dcrtc->irq_ena &= ~mask; 2605922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 2615922a7d0SShawn Guo } 2625922a7d0SShawn Guo } 2635922a7d0SShawn Guo 2645922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 2655922a7d0SShawn Guo { 2665922a7d0SShawn Guo if ((dcrtc->irq_ena & mask) != mask) { 2675922a7d0SShawn Guo dcrtc->irq_ena |= mask; 2685922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 2695922a7d0SShawn Guo if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 2705922a7d0SShawn Guo writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 2715922a7d0SShawn Guo } 2725922a7d0SShawn Guo } 2735922a7d0SShawn Guo 274e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 27596f60e37SRussell King { 276dbb4ca8aSRussell King struct drm_pending_vblank_event *event; 27796f60e37SRussell King void __iomem *base = dcrtc->base; 2784a8506d2SRussell King struct drm_plane *ovl_plane; 27996f60e37SRussell King 28096f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 28196f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 28296f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 28396f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 28496f60e37SRussell King 28596f60e37SRussell King if (stat & VSYNC_IRQ) 2860ac28c57SGustavo Padovan drm_crtc_handle_vblank(&dcrtc->crtc); 28796f60e37SRussell King 2884a8506d2SRussell King ovl_plane = dcrtc->plane; 289ec6fb159SRussell King if (ovl_plane) 290ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, ovl_plane); 29196f60e37SRussell King 292a3f6a18fSRussell King spin_lock(&dcrtc->irq_lock); 29396f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 29496f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 29596f60e37SRussell King uint32_t val; 29696f60e37SRussell King 29796f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 29896f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 29996f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 30096f60e37SRussell King 30196f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 30296f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 30396f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 304662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 30596f60e37SRussell King } 306662af0d8SRussell King 307662af0d8SRussell King if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) { 308662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 309662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 310662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 311662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 312662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 313662af0d8SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA, 314662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 315662af0d8SRussell King dcrtc->cursor_update = false; 316662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 317662af0d8SRussell King } 318662af0d8SRussell King 31996f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 32096f60e37SRussell King 321ec6fb159SRussell King if (stat & GRA_FRAME_IRQ) 322ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 323dbb4ca8aSRussell King 324dbb4ca8aSRussell King if (stat & VSYNC_IRQ) { 325dbb4ca8aSRussell King event = xchg(&dcrtc->event, NULL); 326dbb4ca8aSRussell King if (event) { 327dbb4ca8aSRussell King spin_lock(&dcrtc->crtc.dev->event_lock); 328dbb4ca8aSRussell King drm_crtc_send_vblank_event(&dcrtc->crtc, event); 329dbb4ca8aSRussell King spin_unlock(&dcrtc->crtc.dev->event_lock); 330dbb4ca8aSRussell King drm_crtc_vblank_put(&dcrtc->crtc); 331dbb4ca8aSRussell King } 332dbb4ca8aSRussell King } 33396f60e37SRussell King } 33496f60e37SRussell King 335e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 336e5d9ddfbSRussell King { 337e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 338e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 339e5d9ddfbSRussell King 340e5d9ddfbSRussell King /* 34192298c1cSRussell King * Reading the ISR appears to clear bits provided CLEAN_SPU_IRQ_ISR 34292298c1cSRussell King * is set. Writing has some other effect to acknowledge the IRQ - 34392298c1cSRussell King * without this, we only get a single IRQ. 344e5d9ddfbSRussell King */ 345e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 346e5d9ddfbSRussell King 347c8a220c6SRussell King trace_armada_drm_irq(&dcrtc->crtc, stat); 348c8a220c6SRussell King 349e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 350e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 351e5d9ddfbSRussell King 352e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 353e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 354e5d9ddfbSRussell King return IRQ_HANDLED; 355e5d9ddfbSRussell King } 356e5d9ddfbSRussell King return IRQ_NONE; 357e5d9ddfbSRussell King } 358e5d9ddfbSRussell King 35996f60e37SRussell King /* The mode_config.mutex will be held for this call */ 360c36045e1SRussell King static void armada_drm_crtc_mode_set_nofb(struct drm_crtc *crtc) 36196f60e37SRussell King { 362c36045e1SRussell King struct drm_display_mode *adj = &crtc->state->adjusted_mode; 36396f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 36496f60e37SRussell King struct armada_regs regs[17]; 36596f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 36696f60e37SRussell King unsigned long flags; 36796f60e37SRussell King unsigned i; 368c36045e1SRussell King bool interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 36996f60e37SRussell King 37037af35c7SRussell King i = 0; 37196f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 37296f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 37396f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 37496f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 37596f60e37SRussell King 376a61c3922SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s] mode " DRM_MODE_FMT "\n", 377a61c3922SRussell King crtc->base.id, crtc->name, 378a61c3922SRussell King adj->base.id, adj->name, adj->vrefresh, adj->clock, 379a61c3922SRussell King adj->crtc_hdisplay, adj->crtc_hsync_start, 380a61c3922SRussell King adj->crtc_hsync_end, adj->crtc_htotal, 381a61c3922SRussell King adj->crtc_vdisplay, adj->crtc_vsync_start, 382a61c3922SRussell King adj->crtc_vsync_end, adj->crtc_vtotal, 383a61c3922SRussell King adj->type, adj->flags); 384a61c3922SRussell King DRM_DEBUG_KMS("lm %d rm %d tm %d bm %d\n", lm, rm, tm, bm); 38596f60e37SRussell King 38696f60e37SRussell King /* Now compute the divider for real */ 38742e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 38896f60e37SRussell King 38996f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 39096f60e37SRussell King 39196f60e37SRussell King if (interlaced ^ dcrtc->interlaced) { 39296f60e37SRussell King if (adj->flags & DRM_MODE_FLAG_INTERLACE) 393accbaf6eSGustavo Padovan drm_crtc_vblank_get(&dcrtc->crtc); 39496f60e37SRussell King else 395accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 39696f60e37SRussell King dcrtc->interlaced = interlaced; 39796f60e37SRussell King } 39896f60e37SRussell King 39996f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 40096f60e37SRussell King 40196f60e37SRussell King /* Even interlaced/progressive frame */ 40296f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 40396f60e37SRussell King adj->crtc_htotal; 40496f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 40596f60e37SRussell King val = adj->crtc_hsync_start; 4064e4b3563SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN; 40796f60e37SRussell King 40896f60e37SRussell King if (interlaced) { 40996f60e37SRussell King /* Odd interlaced frame */ 4104e4b3563SRussell King val -= adj->crtc_htotal / 2; 4114e4b3563SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN; 41296f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 41396f60e37SRussell King (1 << 16); 41496f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 41596f60e37SRussell King } else { 41696f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 41796f60e37SRussell King } 41896f60e37SRussell King 41996f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 42096f60e37SRussell King 42196f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 42296f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 42396f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 42496f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 42596f60e37SRussell King LCD_SPUT_V_H_TOTAL); 42696f60e37SRussell King 4274e4b3563SRussell King if (dcrtc->variant->has_spu_adv_reg) 42896f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 42996f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 43096f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 43196f60e37SRussell King 43296f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 43396f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 434155b8290SRussell King 435155b8290SRussell King /* 436155b8290SRussell King * The documentation doesn't indicate what the normal state of 437155b8290SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 438155b8290SRussell King * these signals on his board to determine their state. 439155b8290SRussell King * 440155b8290SRussell King * The non-inverted state of the sync signals is active high. 441155b8290SRussell King * Setting these bits makes the appropriate signal active low. 442155b8290SRussell King */ 443155b8290SRussell King val = 0; 444155b8290SRussell King if (adj->flags & DRM_MODE_FLAG_NCSYNC) 445155b8290SRussell King val |= CFG_INV_CSYNC; 446155b8290SRussell King if (adj->flags & DRM_MODE_FLAG_NHSYNC) 447155b8290SRussell King val |= CFG_INV_HSYNC; 448155b8290SRussell King if (adj->flags & DRM_MODE_FLAG_NVSYNC) 449155b8290SRussell King val |= CFG_INV_VSYNC; 450155b8290SRussell King armada_reg_queue_mod(regs, i, val, CFG_INV_CSYNC | CFG_INV_HSYNC | 451155b8290SRussell King CFG_INV_VSYNC, LCD_SPU_DUMB_CTRL); 45296f60e37SRussell King armada_reg_queue_end(regs, i); 45396f60e37SRussell King 45496f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 45596f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 45696f60e37SRussell King } 45796f60e37SRussell King 458c36045e1SRussell King static void armada_drm_crtc_atomic_begin(struct drm_crtc *crtc, 459c36045e1SRussell King struct drm_crtc_state *old_crtc_state) 460c36045e1SRussell King { 461c36045e1SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 462c36045e1SRussell King struct armada_plane *dplane; 463c36045e1SRussell King 464c36045e1SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 465c36045e1SRussell King 466c36045e1SRussell King /* Wait 100ms for any plane works to complete */ 467c36045e1SRussell King dplane = drm_to_armada_plane(crtc->primary); 468c36045e1SRussell King if (WARN_ON(armada_drm_plane_work_wait(dplane, HZ / 10) == 0)) 469c36045e1SRussell King armada_drm_plane_work_cancel(dcrtc, dplane); 470c36045e1SRussell King 471c36045e1SRussell King dcrtc->regs_idx = 0; 472c36045e1SRussell King dcrtc->regs = dcrtc->atomic_regs; 473c36045e1SRussell King } 474c36045e1SRussell King 475c36045e1SRussell King static void armada_drm_crtc_atomic_flush(struct drm_crtc *crtc, 476c36045e1SRussell King struct drm_crtc_state *old_crtc_state) 477c36045e1SRussell King { 478c36045e1SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 479c36045e1SRussell King unsigned long flags; 480c36045e1SRussell King 481c36045e1SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 482c36045e1SRussell King 483c36045e1SRussell King armada_reg_queue_end(dcrtc->regs, dcrtc->regs_idx); 484c36045e1SRussell King 485c36045e1SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 486c36045e1SRussell King armada_drm_crtc_update_regs(dcrtc, dcrtc->regs); 487c36045e1SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 488dbb4ca8aSRussell King 489dbb4ca8aSRussell King /* 490dbb4ca8aSRussell King * If we aren't doing a full modeset, then we need to queue 491dbb4ca8aSRussell King * the event here. 492dbb4ca8aSRussell King */ 493dbb4ca8aSRussell King if (!drm_atomic_crtc_needs_modeset(crtc->state)) 494dbb4ca8aSRussell King armada_drm_crtc_queue_state_event(crtc); 495c36045e1SRussell King } 496c36045e1SRussell King 49734e25ed6SRussell King static void armada_drm_crtc_atomic_disable(struct drm_crtc *crtc, 49834e25ed6SRussell King struct drm_crtc_state *old_state) 49934e25ed6SRussell King { 50034e25ed6SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 50134e25ed6SRussell King struct drm_pending_vblank_event *event; 50234e25ed6SRussell King struct drm_plane *plane; 50334e25ed6SRussell King 50434e25ed6SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 50534e25ed6SRussell King 50634e25ed6SRussell King /* 50734e25ed6SRussell King * For transition only - we must wait for completion of our 50834e25ed6SRussell King * untransitioned paths before changing anything. 50934e25ed6SRussell King */ 51034e25ed6SRussell King plane = dcrtc->plane; 51134e25ed6SRussell King if (plane) 51234e25ed6SRussell King WARN_ON(!armada_drm_plane_work_wait(drm_to_armada_plane(plane), 51334e25ed6SRussell King HZ)); 51434e25ed6SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 51534e25ed6SRussell King MAX_SCHEDULE_TIMEOUT); 51634e25ed6SRussell King 51734e25ed6SRussell King drm_crtc_vblank_off(crtc); 51834e25ed6SRussell King armada_drm_crtc_update(dcrtc, false); 51934e25ed6SRussell King 52034e25ed6SRussell King if (!crtc->state->active) { 52134e25ed6SRussell King /* 52234e25ed6SRussell King * This modeset will be leaving the CRTC disabled, so 52334e25ed6SRussell King * call the backend to disable upstream clocks etc. 52434e25ed6SRussell King */ 52534e25ed6SRussell King if (dcrtc->variant->disable) 52634e25ed6SRussell King dcrtc->variant->disable(dcrtc); 52734e25ed6SRussell King 52834e25ed6SRussell King /* 52934e25ed6SRussell King * We will not receive any further vblank events. 53034e25ed6SRussell King * Send the flip_done event manually. 53134e25ed6SRussell King */ 53234e25ed6SRussell King event = crtc->state->event; 53334e25ed6SRussell King crtc->state->event = NULL; 53434e25ed6SRussell King if (event) { 53534e25ed6SRussell King spin_lock_irq(&crtc->dev->event_lock); 53634e25ed6SRussell King drm_crtc_send_vblank_event(crtc, event); 53734e25ed6SRussell King spin_unlock_irq(&crtc->dev->event_lock); 53834e25ed6SRussell King } 53934e25ed6SRussell King } 54034e25ed6SRussell King } 54134e25ed6SRussell King 54234e25ed6SRussell King static void armada_drm_crtc_atomic_enable(struct drm_crtc *crtc, 54334e25ed6SRussell King struct drm_crtc_state *old_state) 54434e25ed6SRussell King { 54534e25ed6SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 54634e25ed6SRussell King 54734e25ed6SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 54834e25ed6SRussell King 54934e25ed6SRussell King if (!old_state->active) { 55034e25ed6SRussell King /* 55134e25ed6SRussell King * This modeset is enabling the CRTC after it having 55234e25ed6SRussell King * been disabled. Reverse the call to ->disable in 55334e25ed6SRussell King * the atomic_disable(). 55434e25ed6SRussell King */ 55534e25ed6SRussell King if (dcrtc->variant->enable) 55634e25ed6SRussell King dcrtc->variant->enable(dcrtc, &crtc->state->adjusted_mode); 55734e25ed6SRussell King } 55834e25ed6SRussell King armada_drm_crtc_update(dcrtc, true); 55934e25ed6SRussell King drm_crtc_vblank_on(crtc); 56034e25ed6SRussell King 56134e25ed6SRussell King armada_drm_crtc_queue_state_event(crtc); 56234e25ed6SRussell King } 56334e25ed6SRussell King 56496f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 56596f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 566c36045e1SRussell King .mode_set_nofb = armada_drm_crtc_mode_set_nofb, 567c36045e1SRussell King .atomic_begin = armada_drm_crtc_atomic_begin, 568c36045e1SRussell King .atomic_flush = armada_drm_crtc_atomic_flush, 56934e25ed6SRussell King .atomic_disable = armada_drm_crtc_atomic_disable, 57034e25ed6SRussell King .atomic_enable = armada_drm_crtc_atomic_enable, 57196f60e37SRussell King }; 57296f60e37SRussell King 573662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 574662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 575662af0d8SRussell King { 576662af0d8SRussell King uint32_t addr; 577662af0d8SRussell King unsigned y; 578662af0d8SRussell King 579662af0d8SRussell King addr = SRAM_HWC32_RAM1; 580662af0d8SRussell King for (y = 0; y < height; y++) { 581662af0d8SRussell King uint32_t *p = &pix[y * stride]; 582662af0d8SRussell King unsigned x; 583662af0d8SRussell King 584662af0d8SRussell King for (x = 0; x < width; x++, p++) { 585662af0d8SRussell King uint32_t val = *p; 586662af0d8SRussell King 587662af0d8SRussell King val = (val & 0xff00ff00) | 588662af0d8SRussell King (val & 0x000000ff) << 16 | 589662af0d8SRussell King (val & 0x00ff0000) >> 16; 590662af0d8SRussell King 591662af0d8SRussell King writel_relaxed(val, 592662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 593662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 594662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 595c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 596662af0d8SRussell King addr += 1; 597662af0d8SRussell King if ((addr & 0x00ff) == 0) 598662af0d8SRussell King addr += 0xf00; 599662af0d8SRussell King if ((addr & 0x30ff) == 0) 600662af0d8SRussell King addr = SRAM_HWC32_RAM2; 601662af0d8SRussell King } 602662af0d8SRussell King } 603662af0d8SRussell King } 604662af0d8SRussell King 605662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 606662af0d8SRussell King { 607662af0d8SRussell King unsigned addr; 608662af0d8SRussell King 609662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 610662af0d8SRussell King /* write the default value */ 611662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 612662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 613662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 614662af0d8SRussell King } 615662af0d8SRussell King } 616662af0d8SRussell King 617662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 618662af0d8SRussell King { 619662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 620662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 621662af0d8SRussell King uint32_t para1; 622662af0d8SRussell King 623662af0d8SRussell King /* 624662af0d8SRussell King * Calculate the visible width and height of the cursor, 625662af0d8SRussell King * screen position, and the position in the cursor bitmap. 626662af0d8SRussell King */ 627662af0d8SRussell King if (dcrtc->cursor_x < 0) { 628662af0d8SRussell King xoff = -dcrtc->cursor_x; 629662af0d8SRussell King xscr = 0; 630662af0d8SRussell King w -= min(xoff, w); 631662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 632662af0d8SRussell King xoff = 0; 633662af0d8SRussell King xscr = dcrtc->cursor_x; 634662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 635662af0d8SRussell King } else { 636662af0d8SRussell King xoff = 0; 637662af0d8SRussell King xscr = dcrtc->cursor_x; 638662af0d8SRussell King } 639662af0d8SRussell King 640662af0d8SRussell King if (dcrtc->cursor_y < 0) { 641662af0d8SRussell King yoff = -dcrtc->cursor_y; 642662af0d8SRussell King yscr = 0; 643662af0d8SRussell King h -= min(yoff, h); 644662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 645662af0d8SRussell King yoff = 0; 646662af0d8SRussell King yscr = dcrtc->cursor_y; 647662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 648662af0d8SRussell King } else { 649662af0d8SRussell King yoff = 0; 650662af0d8SRussell King yscr = dcrtc->cursor_y; 651662af0d8SRussell King } 652662af0d8SRussell King 653662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 654662af0d8SRussell King s = dcrtc->cursor_w; 655662af0d8SRussell King if (dcrtc->interlaced) { 656662af0d8SRussell King s *= 2; 657662af0d8SRussell King yscr /= 2; 658662af0d8SRussell King h /= 2; 659662af0d8SRussell King } 660662af0d8SRussell King 661662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 662662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 663662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 664662af0d8SRussell King dcrtc->cursor_update = false; 665662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 666662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 667662af0d8SRussell King return 0; 668662af0d8SRussell King } 669662af0d8SRussell King 670214612f9SRussell King spin_lock_irq(&dcrtc->irq_lock); 671662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 672662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 673662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 674214612f9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 675662af0d8SRussell King 676662af0d8SRussell King /* 677662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 678662af0d8SRussell King * We must also reload the cursor data as well. 679662af0d8SRussell King */ 680662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 681662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 682662af0d8SRussell King reload = true; 683662af0d8SRussell King } 684662af0d8SRussell King 685662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 686662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 687662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 688662af0d8SRussell King dcrtc->cursor_update = false; 689662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 690662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 691662af0d8SRussell King reload = true; 692662af0d8SRussell King } 693662af0d8SRussell King if (reload) { 694662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 695662af0d8SRussell King uint32_t *pix; 696662af0d8SRussell King /* Set the top-left corner of the cursor image */ 697662af0d8SRussell King pix = obj->addr; 698662af0d8SRussell King pix += yoff * s + xoff; 699662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 700662af0d8SRussell King } 701662af0d8SRussell King 702662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 703662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 704662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 705662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 706662af0d8SRussell King dcrtc->cursor_update = true; 707662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 708662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 709662af0d8SRussell King 710662af0d8SRussell King return 0; 711662af0d8SRussell King } 712662af0d8SRussell King 713662af0d8SRussell King static void cursor_update(void *data) 714662af0d8SRussell King { 715662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 716662af0d8SRussell King } 717662af0d8SRussell King 718662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 719662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 720662af0d8SRussell King { 721662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 722662af0d8SRussell King struct armada_gem_object *obj = NULL; 723662af0d8SRussell King int ret; 724662af0d8SRussell King 725662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 72642e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 727662af0d8SRussell King return -ENXIO; 728662af0d8SRussell King 729662af0d8SRussell King if (handle && w > 0 && h > 0) { 730662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 731662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 732662af0d8SRussell King return -ENOMEM; 733662af0d8SRussell King 734a8ad0bd8SChris Wilson obj = armada_gem_object_lookup(file, handle); 735662af0d8SRussell King if (!obj) 736662af0d8SRussell King return -ENOENT; 737662af0d8SRussell King 738662af0d8SRussell King /* Must be a kernel-mapped object */ 739662af0d8SRussell King if (!obj->addr) { 7404c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 741662af0d8SRussell King return -EINVAL; 742662af0d8SRussell King } 743662af0d8SRussell King 744662af0d8SRussell King if (obj->obj.size < w * h * 4) { 745662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 7464c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 747662af0d8SRussell King return -ENOMEM; 748662af0d8SRussell King } 749662af0d8SRussell King } 750662af0d8SRussell King 751662af0d8SRussell King if (dcrtc->cursor_obj) { 752662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 753662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 7544c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 755662af0d8SRussell King } 756662af0d8SRussell King dcrtc->cursor_obj = obj; 757662af0d8SRussell King dcrtc->cursor_w = w; 758662af0d8SRussell King dcrtc->cursor_h = h; 759662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 760662af0d8SRussell King if (obj) { 761662af0d8SRussell King obj->update_data = dcrtc; 762662af0d8SRussell King obj->update = cursor_update; 763662af0d8SRussell King } 764662af0d8SRussell King 765662af0d8SRussell King return ret; 766662af0d8SRussell King } 767662af0d8SRussell King 768662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 769662af0d8SRussell King { 770662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 771662af0d8SRussell King int ret; 772662af0d8SRussell King 773662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 77442e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 775662af0d8SRussell King return -EFAULT; 776662af0d8SRussell King 777662af0d8SRussell King dcrtc->cursor_x = x; 778662af0d8SRussell King dcrtc->cursor_y = y; 779662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 780662af0d8SRussell King 781662af0d8SRussell King return ret; 782662af0d8SRussell King } 783662af0d8SRussell King 78496f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 78596f60e37SRussell King { 78696f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 78796f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 78896f60e37SRussell King 789662af0d8SRussell King if (dcrtc->cursor_obj) 7904c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 791662af0d8SRussell King 79296f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 79396f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 79496f60e37SRussell King 795a0fbb35eSRussell King if (dcrtc->variant->disable) 796a0fbb35eSRussell King dcrtc->variant->disable(dcrtc); 79796f60e37SRussell King 798e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 799e5d9ddfbSRussell King 8009611cb93SRussell King of_node_put(dcrtc->crtc.port); 8019611cb93SRussell King 80296f60e37SRussell King kfree(dcrtc); 80396f60e37SRussell King } 80496f60e37SRussell King 80596f60e37SRussell King /* 80696f60e37SRussell King * The mode_config lock is held here, to prevent races between this 80796f60e37SRussell King * and a mode_set. 80896f60e37SRussell King */ 80996f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc, 810de503ddfSRussell King struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, 811de503ddfSRussell King uint32_t page_flip_flags, struct drm_modeset_acquire_ctx *ctx) 81296f60e37SRussell King { 81396f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 814de503ddfSRussell King struct drm_plane *plane = crtc->primary; 815de503ddfSRussell King const struct drm_plane_helper_funcs *plane_funcs; 816de503ddfSRussell King struct drm_plane_state *state; 817eaa66279SRussell King struct armada_plane_work *work; 81896f60e37SRussell King int ret; 81996f60e37SRussell King 820de503ddfSRussell King /* Construct new state for the primary plane */ 821de503ddfSRussell King state = drm_atomic_helper_plane_duplicate_state(plane); 822de503ddfSRussell King if (!state) 82396f60e37SRussell King return -ENOMEM; 82496f60e37SRussell King 825de503ddfSRussell King drm_atomic_set_fb_for_plane(state, fb); 82696f60e37SRussell King 827de503ddfSRussell King work = armada_drm_crtc_alloc_plane_work(plane); 828de503ddfSRussell King if (!work) { 829de503ddfSRussell King ret = -ENOMEM; 830de503ddfSRussell King goto put_state; 83196f60e37SRussell King } 83296f60e37SRussell King 833de503ddfSRussell King /* Make sure we can get vblank interrupts */ 834de503ddfSRussell King ret = drm_crtc_vblank_get(crtc); 835de503ddfSRussell King if (ret) 836de503ddfSRussell King goto put_work; 837de503ddfSRussell King 83896f60e37SRussell King /* 839de503ddfSRussell King * If we have another work pending, we can't process this flip. 840de503ddfSRussell King * The modeset locks protect us from another user queuing a work 841de503ddfSRussell King * while we're setting up. 842c36045e1SRussell King */ 843de503ddfSRussell King if (drm_to_armada_plane(plane)->work) { 844de503ddfSRussell King ret = -EBUSY; 845de503ddfSRussell King goto put_vblank; 846de503ddfSRussell King } 847de503ddfSRussell King 848de503ddfSRussell King work->event = event; 849de503ddfSRussell King work->old_fb = plane->state->fb; 850de503ddfSRussell King 851de503ddfSRussell King /* 852de503ddfSRussell King * Hold a ref on the new fb while it's being displayed by the 853de503ddfSRussell King * hardware. The old fb refcount will be released in the worker. 854de503ddfSRussell King */ 855de503ddfSRussell King drm_framebuffer_get(state->fb); 856de503ddfSRussell King 857de503ddfSRussell King /* Point of no return */ 858de503ddfSRussell King swap(plane->state, state); 859de503ddfSRussell King 860de503ddfSRussell King dcrtc->regs_idx = 0; 861de503ddfSRussell King dcrtc->regs = work->regs; 862de503ddfSRussell King 863de503ddfSRussell King plane_funcs = plane->helper_private; 864de503ddfSRussell King plane_funcs->atomic_update(plane, state); 865de503ddfSRussell King armada_reg_queue_end(dcrtc->regs, dcrtc->regs_idx); 866de503ddfSRussell King 867de503ddfSRussell King /* Queue the work - this should never fail */ 868de503ddfSRussell King WARN_ON(armada_drm_plane_work_queue(dcrtc, work)); 869de503ddfSRussell King work = NULL; 870c36045e1SRussell King 871de503ddfSRussell King put_vblank: 872de503ddfSRussell King drm_crtc_vblank_put(crtc); 873de503ddfSRussell King put_work: 874de503ddfSRussell King kfree(work); 875de503ddfSRussell King put_state: 876de503ddfSRussell King drm_atomic_helper_plane_destroy_state(plane, state); 877de503ddfSRussell King return ret; 87896f60e37SRussell King } 87996f60e37SRussell King 8805922a7d0SShawn Guo /* These are called under the vbl_lock. */ 8815922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc) 8825922a7d0SShawn Guo { 8835922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 88492298c1cSRussell King unsigned long flags; 8855922a7d0SShawn Guo 88692298c1cSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 8875922a7d0SShawn Guo armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA); 88892298c1cSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 8895922a7d0SShawn Guo return 0; 8905922a7d0SShawn Guo } 8915922a7d0SShawn Guo 8925922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc) 8935922a7d0SShawn Guo { 8945922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 89592298c1cSRussell King unsigned long flags; 8965922a7d0SShawn Guo 89792298c1cSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 8985922a7d0SShawn Guo armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA); 89992298c1cSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 9005922a7d0SShawn Guo } 9015922a7d0SShawn Guo 902a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = { 903c36045e1SRussell King .reset = drm_atomic_helper_crtc_reset, 904662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 905662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 90696f60e37SRussell King .destroy = armada_drm_crtc_destroy, 907*6d2f864fSRussell King .set_config = drm_atomic_helper_set_config, 90896f60e37SRussell King .page_flip = armada_drm_crtc_page_flip, 909c36045e1SRussell King .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state, 910c36045e1SRussell King .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state, 9115922a7d0SShawn Guo .enable_vblank = armada_drm_crtc_enable_vblank, 9125922a7d0SShawn Guo .disable_vblank = armada_drm_crtc_disable_vblank, 91396f60e37SRussell King }; 91496f60e37SRussell King 9150fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 9169611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 9179611cb93SRussell King struct device_node *port) 91896f60e37SRussell King { 919d8c96083SRussell King struct armada_private *priv = drm->dev_private; 92096f60e37SRussell King struct armada_crtc *dcrtc; 921de32301bSRussell King struct armada_plane *primary; 92296f60e37SRussell King void __iomem *base; 92396f60e37SRussell King int ret; 92496f60e37SRussell King 925a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 926c9d53c0fSJingoo Han if (IS_ERR(base)) 927c9d53c0fSJingoo Han return PTR_ERR(base); 92896f60e37SRussell King 92996f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 93096f60e37SRussell King if (!dcrtc) { 93196f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 93296f60e37SRussell King return -ENOMEM; 93396f60e37SRussell King } 93496f60e37SRussell King 935d8c96083SRussell King if (dev != drm->dev) 936d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 937d8c96083SRussell King 93842e62ba7SRussell King dcrtc->variant = variant; 93996f60e37SRussell King dcrtc->base = base; 940d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 94196f60e37SRussell King dcrtc->clk = ERR_PTR(-EINVAL); 94296f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 94396f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 94496f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 94596f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 94696f60e37SRussell King 94796f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 94896f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 94996f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 95096f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 95196f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 95296f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 95396f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 95496f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 95596f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 95696f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 957e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 95892298c1cSRussell King readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 959e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 96096f60e37SRussell King 961e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 962e5d9ddfbSRussell King dcrtc); 96333cd3c07SRussell King if (ret < 0) 96433cd3c07SRussell King goto err_crtc; 96596f60e37SRussell King 96642e62ba7SRussell King if (dcrtc->variant->init) { 967d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 96833cd3c07SRussell King if (ret) 96933cd3c07SRussell King goto err_crtc; 97096f60e37SRussell King } 97196f60e37SRussell King 97296f60e37SRussell King /* Ensure AXI pipeline is enabled */ 97396f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 97496f60e37SRussell King 97596f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 97696f60e37SRussell King 9779611cb93SRussell King dcrtc->crtc.port = port; 9781c914cecSRussell King 979de32301bSRussell King primary = kzalloc(sizeof(*primary), GFP_KERNEL); 98033cd3c07SRussell King if (!primary) { 98133cd3c07SRussell King ret = -ENOMEM; 98233cd3c07SRussell King goto err_crtc; 98333cd3c07SRussell King } 9841c914cecSRussell King 985d40af7b1SRussell King ret = armada_drm_primary_plane_init(drm, primary); 986de32301bSRussell King if (ret) { 987de32301bSRussell King kfree(primary); 98833cd3c07SRussell King goto err_crtc; 989de32301bSRussell King } 990de32301bSRussell King 991de32301bSRussell King ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL, 992f9882876SVille Syrjälä &armada_crtc_funcs, NULL); 9931c914cecSRussell King if (ret) 9941c914cecSRussell King goto err_crtc_init; 9951c914cecSRussell King 99696f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 99796f60e37SRussell King 998d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 9991c914cecSRussell King 10001c914cecSRussell King err_crtc_init: 1001de32301bSRussell King primary->base.funcs->destroy(&primary->base); 100233cd3c07SRussell King err_crtc: 100333cd3c07SRussell King kfree(dcrtc); 100433cd3c07SRussell King 10051c914cecSRussell King return ret; 100696f60e37SRussell King } 1007d8c96083SRussell King 1008d8c96083SRussell King static int 1009d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 1010d8c96083SRussell King { 1011d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 1012d8c96083SRussell King struct drm_device *drm = data; 1013d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1014d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 1015d8c96083SRussell King const struct armada_variant *variant; 10169611cb93SRussell King struct device_node *port = NULL; 1017d8c96083SRussell King 1018d8c96083SRussell King if (irq < 0) 1019d8c96083SRussell King return irq; 1020d8c96083SRussell King 1021d8c96083SRussell King if (!dev->of_node) { 1022d8c96083SRussell King const struct platform_device_id *id; 1023d8c96083SRussell King 1024d8c96083SRussell King id = platform_get_device_id(pdev); 1025d8c96083SRussell King if (!id) 1026d8c96083SRussell King return -ENXIO; 1027d8c96083SRussell King 1028d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 1029d8c96083SRussell King } else { 1030d8c96083SRussell King const struct of_device_id *match; 10319611cb93SRussell King struct device_node *np, *parent = dev->of_node; 1032d8c96083SRussell King 1033d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 1034d8c96083SRussell King if (!match) 1035d8c96083SRussell King return -ENXIO; 1036d8c96083SRussell King 10379611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 10389611cb93SRussell King if (np) 10399611cb93SRussell King parent = np; 10409611cb93SRussell King port = of_get_child_by_name(parent, "port"); 10419611cb93SRussell King of_node_put(np); 10429611cb93SRussell King if (!port) { 10434bf99144SRob Herring dev_err(dev, "no port node found in %pOF\n", parent); 10449611cb93SRussell King return -ENXIO; 10459611cb93SRussell King } 10469611cb93SRussell King 1047d8c96083SRussell King variant = match->data; 1048d8c96083SRussell King } 1049d8c96083SRussell King 10509611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1051d8c96083SRussell King } 1052d8c96083SRussell King 1053d8c96083SRussell King static void 1054d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1055d8c96083SRussell King { 1056d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1057d8c96083SRussell King 1058d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 1059d8c96083SRussell King } 1060d8c96083SRussell King 1061d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 1062d8c96083SRussell King .bind = armada_lcd_bind, 1063d8c96083SRussell King .unbind = armada_lcd_unbind, 1064d8c96083SRussell King }; 1065d8c96083SRussell King 1066d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 1067d8c96083SRussell King { 1068d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 1069d8c96083SRussell King } 1070d8c96083SRussell King 1071d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 1072d8c96083SRussell King { 1073d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 1074d8c96083SRussell King return 0; 1075d8c96083SRussell King } 1076d8c96083SRussell King 107785909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = { 1078d8c96083SRussell King { 1079d8c96083SRussell King .compatible = "marvell,dove-lcd", 1080d8c96083SRussell King .data = &armada510_ops, 1081d8c96083SRussell King }, 1082d8c96083SRussell King {} 1083d8c96083SRussell King }; 1084d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1085d8c96083SRussell King 1086d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 1087d8c96083SRussell King { 1088d8c96083SRussell King .name = "armada-lcd", 1089d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1090d8c96083SRussell King }, { 1091d8c96083SRussell King .name = "armada-510-lcd", 1092d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1093d8c96083SRussell King }, 1094d8c96083SRussell King { }, 1095d8c96083SRussell King }; 1096d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1097d8c96083SRussell King 1098d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 1099d8c96083SRussell King .probe = armada_lcd_probe, 1100d8c96083SRussell King .remove = armada_lcd_remove, 1101d8c96083SRussell King .driver = { 1102d8c96083SRussell King .name = "armada-lcd", 1103d8c96083SRussell King .owner = THIS_MODULE, 1104d8c96083SRussell King .of_match_table = armada_lcd_of_match, 1105d8c96083SRussell King }, 1106d8c96083SRussell King .id_table = armada_lcd_platform_ids, 1107d8c96083SRussell King }; 1108