196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 1496f60e37SRussell King #include <drm/drm_crtc_helper.h> 153cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 1696f60e37SRussell King #include "armada_crtc.h" 1796f60e37SRussell King #include "armada_drm.h" 1896f60e37SRussell King #include "armada_fb.h" 1996f60e37SRussell King #include "armada_gem.h" 2096f60e37SRussell King #include "armada_hw.h" 21c8a220c6SRussell King #include "armada_trace.h" 2296f60e37SRussell King 2396f60e37SRussell King struct armada_frame_work { 244b5dda82SRussell King struct armada_plane_work work; 2596f60e37SRussell King struct drm_pending_vblank_event *event; 2696f60e37SRussell King struct armada_regs regs[4]; 2796f60e37SRussell King struct drm_framebuffer *old_fb; 2896f60e37SRussell King }; 2996f60e37SRussell King 3096f60e37SRussell King enum csc_mode { 3196f60e37SRussell King CSC_AUTO = 0, 3296f60e37SRussell King CSC_YUV_CCIR601 = 1, 3396f60e37SRussell King CSC_YUV_CCIR709 = 2, 3496f60e37SRussell King CSC_RGB_COMPUTER = 1, 3596f60e37SRussell King CSC_RGB_STUDIO = 2, 3696f60e37SRussell King }; 3796f60e37SRussell King 381c914cecSRussell King static const uint32_t armada_primary_formats[] = { 391c914cecSRussell King DRM_FORMAT_UYVY, 401c914cecSRussell King DRM_FORMAT_YUYV, 411c914cecSRussell King DRM_FORMAT_VYUY, 421c914cecSRussell King DRM_FORMAT_YVYU, 431c914cecSRussell King DRM_FORMAT_ARGB8888, 441c914cecSRussell King DRM_FORMAT_ABGR8888, 451c914cecSRussell King DRM_FORMAT_XRGB8888, 461c914cecSRussell King DRM_FORMAT_XBGR8888, 471c914cecSRussell King DRM_FORMAT_RGB888, 481c914cecSRussell King DRM_FORMAT_BGR888, 491c914cecSRussell King DRM_FORMAT_ARGB1555, 501c914cecSRussell King DRM_FORMAT_ABGR1555, 511c914cecSRussell King DRM_FORMAT_RGB565, 521c914cecSRussell King DRM_FORMAT_BGR565, 531c914cecSRussell King }; 541c914cecSRussell King 5596f60e37SRussell King /* 5696f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 5796f60e37SRussell King * The timing parameters we have from X are: 5896f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 5996f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 6096f60e37SRussell King * Which get translated to: 6196f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 6296f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 6396f60e37SRussell King * 6496f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 6596f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 6696f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 6796f60e37SRussell King * the even frame, the first active line is 584. 6896f60e37SRussell King * 6996f60e37SRussell King * LN: 560 561 562 563 567 568 569 7096f60e37SRussell King * DE: ~~~|____________________________//__________________________ 7196f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 7296f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 7396f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 7496f60e37SRussell King * 7596f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 7696f60e37SRussell King * DE: ~~~|____________________________//__________________________ 7796f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 7896f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 7996f60e37SRussell King * 23 blanking lines 8096f60e37SRussell King * 8196f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 8296f60e37SRussell King * referenced to the top left of the active frame. 8396f60e37SRussell King * 8496f60e37SRussell King * So, translating these to our LCD controller: 8596f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 8696f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 8796f60e37SRussell King * Note: Vsync front porch remains constant! 8896f60e37SRussell King * 8996f60e37SRussell King * if (odd_frame) { 9096f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 9196f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 9296f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 9396f60e37SRussell King * } else { 9496f60e37SRussell King * vtotal = mode->crtc_vtotal; 9596f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 9696f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 9796f60e37SRussell King * } 9896f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 9996f60e37SRussell King * 10096f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 10196f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 10296f60e37SRussell King * 10396f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 10496f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 10596f60e37SRussell King * they occur at the end of the last active line, before the vsync back 10696f60e37SRussell King * porch, which we're reprogramming.) 10796f60e37SRussell King */ 10896f60e37SRussell King 10996f60e37SRussell King void 11096f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 11196f60e37SRussell King { 11296f60e37SRussell King while (regs->offset != ~0) { 11396f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 11496f60e37SRussell King uint32_t val; 11596f60e37SRussell King 11696f60e37SRussell King val = regs->mask; 11796f60e37SRussell King if (val != 0) 11896f60e37SRussell King val &= readl_relaxed(reg); 11996f60e37SRussell King writel_relaxed(val | regs->val, reg); 12096f60e37SRussell King ++regs; 12196f60e37SRussell King } 12296f60e37SRussell King } 12396f60e37SRussell King 12496f60e37SRussell King #define dpms_blanked(dpms) ((dpms) != DRM_MODE_DPMS_ON) 12596f60e37SRussell King 12696f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc) 12796f60e37SRussell King { 12896f60e37SRussell King uint32_t dumb_ctrl; 12996f60e37SRussell King 13096f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 13196f60e37SRussell King 13296f60e37SRussell King if (!dpms_blanked(dcrtc->dpms)) 13396f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 13496f60e37SRussell King 13596f60e37SRussell King /* 13696f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 13796f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 13896f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 13996f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 14096f60e37SRussell King */ 14196f60e37SRussell King if (dpms_blanked(dcrtc->dpms) && 14296f60e37SRussell King (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 14396f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 14496f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 14596f60e37SRussell King } 14696f60e37SRussell King 14796f60e37SRussell King /* 14896f60e37SRussell King * The documentation doesn't indicate what the normal state of 14996f60e37SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 15096f60e37SRussell King * these signals on his board to determine their state. 15196f60e37SRussell King * 15296f60e37SRussell King * The non-inverted state of the sync signals is active high. 15396f60e37SRussell King * Setting these bits makes the appropriate signal active low. 15496f60e37SRussell King */ 15596f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC) 15696f60e37SRussell King dumb_ctrl |= CFG_INV_CSYNC; 15796f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC) 15896f60e37SRussell King dumb_ctrl |= CFG_INV_HSYNC; 15996f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC) 16096f60e37SRussell King dumb_ctrl |= CFG_INV_VSYNC; 16196f60e37SRussell King 16296f60e37SRussell King if (dcrtc->dumb_ctrl != dumb_ctrl) { 16396f60e37SRussell King dcrtc->dumb_ctrl = dumb_ctrl; 16496f60e37SRussell King writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL); 16596f60e37SRussell King } 16696f60e37SRussell King } 16796f60e37SRussell King 168f0b24871SRussell King void armada_drm_plane_calc_addrs(u32 *addrs, struct drm_framebuffer *fb, 169f0b24871SRussell King int x, int y) 170f0b24871SRussell King { 171d6a48965SRussell King const struct drm_format_info *format = fb->format; 172d6a48965SRussell King unsigned int num_planes = format->num_planes; 173f0b24871SRussell King u32 addr = drm_fb_obj(fb)->dev_addr; 174f0b24871SRussell King int i; 175f0b24871SRussell King 176f0b24871SRussell King if (num_planes > 3) 177f0b24871SRussell King num_planes = 3; 178f0b24871SRussell King 179de0ea9adSRussell King addrs[0] = addr + fb->offsets[0] + y * fb->pitches[0] + 180de0ea9adSRussell King x * format->cpp[0]; 181de0ea9adSRussell King 182de0ea9adSRussell King y /= format->vsub; 183de0ea9adSRussell King x /= format->hsub; 184de0ea9adSRussell King 185de0ea9adSRussell King for (i = 1; i < num_planes; i++) 186f0b24871SRussell King addrs[i] = addr + fb->offsets[i] + y * fb->pitches[i] + 187d6a48965SRussell King x * format->cpp[i]; 188f0b24871SRussell King for (; i < 3; i++) 189f0b24871SRussell King addrs[i] = 0; 190f0b24871SRussell King } 191f0b24871SRussell King 19296f60e37SRussell King static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb, 19396f60e37SRussell King int x, int y, struct armada_regs *regs, bool interlaced) 19496f60e37SRussell King { 19596f60e37SRussell King unsigned pitch = fb->pitches[0]; 196f0b24871SRussell King u32 addrs[3], addr_odd, addr_even; 19796f60e37SRussell King unsigned i = 0; 19896f60e37SRussell King 19996f60e37SRussell King DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n", 200272725c7SVille Syrjälä pitch, x, y, fb->format->cpp[0] * 8); 20196f60e37SRussell King 202f0b24871SRussell King armada_drm_plane_calc_addrs(addrs, fb, x, y); 203f0b24871SRussell King 204f0b24871SRussell King addr_odd = addr_even = addrs[0]; 20596f60e37SRussell King 20696f60e37SRussell King if (interlaced) { 20796f60e37SRussell King addr_even += pitch; 20896f60e37SRussell King pitch *= 2; 20996f60e37SRussell King } 21096f60e37SRussell King 21196f60e37SRussell King /* write offset, base, and pitch */ 21296f60e37SRussell King armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0); 21396f60e37SRussell King armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1); 21496f60e37SRussell King armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH); 21596f60e37SRussell King 21696f60e37SRussell King return i; 21796f60e37SRussell King } 21896f60e37SRussell King 2192839d45cSRussell King static void armada_drm_plane_work_call(struct armada_crtc *dcrtc, 2202839d45cSRussell King struct armada_plane_work *work, 2212839d45cSRussell King void (*fn)(struct armada_crtc *, struct armada_plane_work *)) 2222839d45cSRussell King { 2232839d45cSRussell King struct armada_plane *dplane = drm_to_armada_plane(work->plane); 2242839d45cSRussell King 2252839d45cSRussell King if (fn) 2262839d45cSRussell King fn(dcrtc, work); 2272839d45cSRussell King drm_crtc_vblank_put(&dcrtc->crtc); 2282839d45cSRussell King 2292839d45cSRussell King wake_up(&dplane->frame_wait); 2302839d45cSRussell King } 2312839d45cSRussell King 2324b5dda82SRussell King static void armada_drm_plane_work_run(struct armada_crtc *dcrtc, 233ec6fb159SRussell King struct drm_plane *plane) 2344b5dda82SRussell King { 235ec6fb159SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 236ec6fb159SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 2374b5dda82SRussell King 2384b5dda82SRussell King /* Handle any pending frame work. */ 2392839d45cSRussell King if (work) 2402839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->fn); 2414b5dda82SRussell King } 2424b5dda82SRussell King 2434b5dda82SRussell King int armada_drm_plane_work_queue(struct armada_crtc *dcrtc, 244eaab0130SRussell King struct armada_plane_work *work) 2454b5dda82SRussell King { 246eaab0130SRussell King struct armada_plane *plane = drm_to_armada_plane(work->plane); 2474b5dda82SRussell King int ret; 2484b5dda82SRussell King 249accbaf6eSGustavo Padovan ret = drm_crtc_vblank_get(&dcrtc->crtc); 2504b5dda82SRussell King if (ret) { 2514b5dda82SRussell King DRM_ERROR("failed to acquire vblank counter\n"); 2524b5dda82SRussell King return ret; 2534b5dda82SRussell King } 2544b5dda82SRussell King 2554b5dda82SRussell King ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0; 2564b5dda82SRussell King if (ret) 257accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 2584b5dda82SRussell King 2594b5dda82SRussell King return ret; 2604b5dda82SRussell King } 2614b5dda82SRussell King 2624b5dda82SRussell King int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout) 2634b5dda82SRussell King { 2644b5dda82SRussell King return wait_event_timeout(plane->frame_wait, !plane->work, timeout); 2654b5dda82SRussell King } 2664b5dda82SRussell King 267d3b84215SRussell King void armada_drm_plane_work_cancel(struct armada_crtc *dcrtc, 268d3b84215SRussell King struct armada_plane *dplane) 2697c8f7e1aSRussell King { 270d3b84215SRussell King struct armada_plane_work *work = xchg(&dplane->work, NULL); 2717c8f7e1aSRussell King 2724a8506d2SRussell King if (work) 2732839d45cSRussell King armada_drm_plane_work_call(dcrtc, work, work->cancel); 2747c8f7e1aSRussell King } 2757c8f7e1aSRussell King 276*65724a19SRussell King static void armada_drm_crtc_finish_frame_work(struct armada_crtc *dcrtc, 277eaab0130SRussell King struct armada_plane_work *work) 27896f60e37SRussell King { 2794b5dda82SRussell King struct armada_frame_work *fwork = container_of(work, struct armada_frame_work, work); 280709ffd82SRussell King unsigned long flags; 28196f60e37SRussell King 2824b5dda82SRussell King if (fwork->event) { 283*65724a19SRussell King struct drm_device *dev = dcrtc->crtc.dev; 284*65724a19SRussell King 285709ffd82SRussell King spin_lock_irqsave(&dev->event_lock, flags); 286dd54b806SGustavo Padovan drm_crtc_send_vblank_event(&dcrtc->crtc, fwork->event); 287709ffd82SRussell King spin_unlock_irqrestore(&dev->event_lock, flags); 288709ffd82SRussell King } 28996f60e37SRussell King 29096f60e37SRussell King /* Finally, queue the process-half of the cleanup. */ 2914b5dda82SRussell King __armada_drm_queue_unref_work(dcrtc->crtc.dev, fwork->old_fb); 2924b5dda82SRussell King kfree(fwork); 29396f60e37SRussell King } 29496f60e37SRussell King 295*65724a19SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc, 296*65724a19SRussell King struct armada_plane_work *work) 297*65724a19SRussell King { 298*65724a19SRussell King struct armada_frame_work *fwork = container_of(work, struct armada_frame_work, work); 299*65724a19SRussell King unsigned long flags; 300*65724a19SRussell King 301*65724a19SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 302*65724a19SRussell King armada_drm_crtc_update_regs(dcrtc, fwork->regs); 303*65724a19SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 304*65724a19SRussell King 305*65724a19SRussell King armada_drm_crtc_finish_frame_work(dcrtc, work); 306*65724a19SRussell King } 307*65724a19SRussell King 308eaab0130SRussell King static struct armada_frame_work * 309eaab0130SRussell King armada_drm_crtc_alloc_frame_work(struct drm_plane *plane) 310901bb889SRussell King { 311901bb889SRussell King struct armada_frame_work *work; 312901bb889SRussell King int i = 0; 313901bb889SRussell King 314901bb889SRussell King work = kzalloc(sizeof(*work), GFP_KERNEL); 315901bb889SRussell King if (!work) 316901bb889SRussell King return NULL; 317901bb889SRussell King 318eaab0130SRussell King work->work.plane = plane; 319901bb889SRussell King work->work.fn = armada_drm_crtc_complete_frame_work; 320*65724a19SRussell King work->work.cancel = armada_drm_crtc_finish_frame_work; 321901bb889SRussell King armada_reg_queue_end(work->regs, i); 322901bb889SRussell King 323901bb889SRussell King return work; 324901bb889SRussell King } 325901bb889SRussell King 32696f60e37SRussell King static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc, 32796f60e37SRussell King struct drm_framebuffer *fb, bool force) 32896f60e37SRussell King { 32996f60e37SRussell King struct armada_frame_work *work; 33096f60e37SRussell King 33196f60e37SRussell King if (!fb) 33296f60e37SRussell King return; 33396f60e37SRussell King 33496f60e37SRussell King if (force) { 33596f60e37SRussell King /* Display is disabled, so just drop the old fb */ 336a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 33796f60e37SRussell King return; 33896f60e37SRussell King } 33996f60e37SRussell King 340eaab0130SRussell King work = armada_drm_crtc_alloc_frame_work(dcrtc->crtc.primary); 34196f60e37SRussell King if (work) { 34296f60e37SRussell King work->old_fb = fb; 34396f60e37SRussell King 344eaab0130SRussell King if (armada_drm_plane_work_queue(dcrtc, work) == 0) 34596f60e37SRussell King return; 34696f60e37SRussell King 34796f60e37SRussell King kfree(work); 34896f60e37SRussell King } 34996f60e37SRussell King 35096f60e37SRussell King /* 35196f60e37SRussell King * Oops - just drop the reference immediately and hope for 35296f60e37SRussell King * the best. The worst that will happen is the buffer gets 35396f60e37SRussell King * reused before it has finished being displayed. 35496f60e37SRussell King */ 355a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 35696f60e37SRussell King } 35796f60e37SRussell King 35896f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc) 35996f60e37SRussell King { 36096f60e37SRussell King /* 36196f60e37SRussell King * Tell the DRM core that vblank IRQs aren't going to happen for 36296f60e37SRussell King * a while. This cleans up any pending vblank events for us. 36396f60e37SRussell King */ 364178e561fSRussell King drm_crtc_vblank_off(&dcrtc->crtc); 365ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 36696f60e37SRussell King } 36796f60e37SRussell King 36896f60e37SRussell King /* The mode_config.mutex will be held for this call */ 36996f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms) 37096f60e37SRussell King { 37196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 37296f60e37SRussell King 373ea908ba8SRussell King if (dpms_blanked(dcrtc->dpms) != dpms_blanked(dpms)) { 37496f60e37SRussell King if (dpms_blanked(dpms)) 37596f60e37SRussell King armada_drm_vblank_off(dcrtc); 376ea908ba8SRussell King else if (!IS_ERR(dcrtc->clk)) 377ea908ba8SRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 378ea908ba8SRussell King dcrtc->dpms = dpms; 379ea908ba8SRussell King armada_drm_crtc_update(dcrtc); 380ea908ba8SRussell King if (!dpms_blanked(dpms)) 381178e561fSRussell King drm_crtc_vblank_on(&dcrtc->crtc); 382ea908ba8SRussell King else if (!IS_ERR(dcrtc->clk)) 383ea908ba8SRussell King clk_disable_unprepare(dcrtc->clk); 384ea908ba8SRussell King } else if (dcrtc->dpms != dpms) { 385ea908ba8SRussell King dcrtc->dpms = dpms; 38696f60e37SRussell King } 38796f60e37SRussell King } 38896f60e37SRussell King 38996f60e37SRussell King /* 39096f60e37SRussell King * Prepare for a mode set. Turn off overlay to ensure that we don't end 39196f60e37SRussell King * up with the overlay size being bigger than the active screen size. 39296f60e37SRussell King * We rely upon X refreshing this state after the mode set has completed. 39396f60e37SRussell King * 39496f60e37SRussell King * The mode_config.mutex will be held for this call 39596f60e37SRussell King */ 39696f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc) 39796f60e37SRussell King { 39896f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 39996f60e37SRussell King struct drm_plane *plane; 40096f60e37SRussell King 40196f60e37SRussell King /* 40296f60e37SRussell King * If we have an overlay plane associated with this CRTC, disable 40396f60e37SRussell King * it before the modeset to avoid its coordinates being outside 404f8e14069SRussell King * the new mode parameters. 40596f60e37SRussell King */ 40696f60e37SRussell King plane = dcrtc->plane; 407f8e14069SRussell King if (plane) 408f8e14069SRussell King drm_plane_force_disable(plane); 40996f60e37SRussell King } 41096f60e37SRussell King 41196f60e37SRussell King /* The mode_config.mutex will be held for this call */ 41296f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc) 41396f60e37SRussell King { 41496f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 41596f60e37SRussell King 41696f60e37SRussell King if (dcrtc->dpms != DRM_MODE_DPMS_ON) { 41796f60e37SRussell King dcrtc->dpms = DRM_MODE_DPMS_ON; 41896f60e37SRussell King armada_drm_crtc_update(dcrtc); 41996f60e37SRussell King } 42096f60e37SRussell King } 42196f60e37SRussell King 42296f60e37SRussell King /* The mode_config.mutex will be held for this call */ 42396f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 42496f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 42596f60e37SRussell King { 42696f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 42796f60e37SRussell King int ret; 42896f60e37SRussell King 42996f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 43042e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 43196f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 43296f60e37SRussell King return false; 43396f60e37SRussell King 43496f60e37SRussell King /* Check whether the display mode is possible */ 43542e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 43696f60e37SRussell King if (ret) 43796f60e37SRussell King return false; 43896f60e37SRussell King 43996f60e37SRussell King return true; 44096f60e37SRussell King } 44196f60e37SRussell King 4425922a7d0SShawn Guo /* These are locked by dev->vbl_lock */ 4435922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 4445922a7d0SShawn Guo { 4455922a7d0SShawn Guo if (dcrtc->irq_ena & mask) { 4465922a7d0SShawn Guo dcrtc->irq_ena &= ~mask; 4475922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 4485922a7d0SShawn Guo } 4495922a7d0SShawn Guo } 4505922a7d0SShawn Guo 4515922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 4525922a7d0SShawn Guo { 4535922a7d0SShawn Guo if ((dcrtc->irq_ena & mask) != mask) { 4545922a7d0SShawn Guo dcrtc->irq_ena |= mask; 4555922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 4565922a7d0SShawn Guo if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 4575922a7d0SShawn Guo writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 4585922a7d0SShawn Guo } 4595922a7d0SShawn Guo } 4605922a7d0SShawn Guo 461e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 46296f60e37SRussell King { 46396f60e37SRussell King void __iomem *base = dcrtc->base; 4644a8506d2SRussell King struct drm_plane *ovl_plane; 46596f60e37SRussell King 46696f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 46796f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 46896f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 46996f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 47096f60e37SRussell King 47196f60e37SRussell King if (stat & VSYNC_IRQ) 4720ac28c57SGustavo Padovan drm_crtc_handle_vblank(&dcrtc->crtc); 47396f60e37SRussell King 47496f60e37SRussell King spin_lock(&dcrtc->irq_lock); 4754a8506d2SRussell King ovl_plane = dcrtc->plane; 476ec6fb159SRussell King if (ovl_plane) 477ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, ovl_plane); 47896f60e37SRussell King 47996f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 48096f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 48196f60e37SRussell King uint32_t val; 48296f60e37SRussell King 48396f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 48496f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 48596f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 48696f60e37SRussell King 48796f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 48896f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 48996f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 490662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 49196f60e37SRussell King } 492662af0d8SRussell King 493662af0d8SRussell King if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) { 494662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 495662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 496662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 497662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 498662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 499662af0d8SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA, 500662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 501662af0d8SRussell King dcrtc->cursor_update = false; 502662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 503662af0d8SRussell King } 504662af0d8SRussell King 50596f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 50696f60e37SRussell King 507ec6fb159SRussell King if (stat & GRA_FRAME_IRQ) 508ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 50996f60e37SRussell King } 51096f60e37SRussell King 511e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 512e5d9ddfbSRussell King { 513e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 514e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 515e5d9ddfbSRussell King 516e5d9ddfbSRussell King /* 517e5d9ddfbSRussell King * This is rediculous - rather than writing bits to clear, we 518e5d9ddfbSRussell King * have to set the actual status register value. This is racy. 519e5d9ddfbSRussell King */ 520e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 521e5d9ddfbSRussell King 522c8a220c6SRussell King trace_armada_drm_irq(&dcrtc->crtc, stat); 523c8a220c6SRussell King 524e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 525e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 526e5d9ddfbSRussell King 527e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 528e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 529e5d9ddfbSRussell King return IRQ_HANDLED; 530e5d9ddfbSRussell King } 531e5d9ddfbSRussell King return IRQ_NONE; 532e5d9ddfbSRussell King } 533e5d9ddfbSRussell King 53496f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc) 53596f60e37SRussell King { 53696f60e37SRussell King struct drm_display_mode *adj = &dcrtc->crtc.mode; 53796f60e37SRussell King uint32_t val = 0; 53896f60e37SRussell King 53996f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709) 54096f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 54196f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO) 54296f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 54396f60e37SRussell King 54496f60e37SRussell King /* 54596f60e37SRussell King * In auto mode, set the colorimetry, based upon the HDMI spec. 54696f60e37SRussell King * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use 54796f60e37SRussell King * ITU601. It may be more appropriate to set this depending on 54896f60e37SRussell King * the source - but what if the graphic frame is YUV and the 54996f60e37SRussell King * video frame is RGB? 55096f60e37SRussell King */ 55196f60e37SRussell King if ((adj->hdisplay == 1280 && adj->vdisplay == 720 && 55296f60e37SRussell King !(adj->flags & DRM_MODE_FLAG_INTERLACE)) || 55396f60e37SRussell King (adj->hdisplay == 1920 && adj->vdisplay == 1080)) { 55496f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_AUTO) 55596f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 55696f60e37SRussell King } 55796f60e37SRussell King 55896f60e37SRussell King /* 55996f60e37SRussell King * We assume we're connected to a TV-like device, so the YUV->RGB 56096f60e37SRussell King * conversion should produce a limited range. We should set this 56196f60e37SRussell King * depending on the connectors attached to this CRTC, and what 56296f60e37SRussell King * kind of device they report being connected. 56396f60e37SRussell King */ 56496f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_AUTO) 56596f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 56696f60e37SRussell King 56796f60e37SRussell King return val; 56896f60e37SRussell King } 56996f60e37SRussell King 57037af35c7SRussell King static void armada_drm_primary_set(struct drm_crtc *crtc, 57137af35c7SRussell King struct drm_plane *plane, int x, int y) 57237af35c7SRussell King { 57337af35c7SRussell King struct armada_plane_state *state = &drm_to_armada_plane(plane)->state; 57437af35c7SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 5752925db08SRussell King struct armada_regs regs[8]; 57637af35c7SRussell King bool interlaced = dcrtc->interlaced; 57737af35c7SRussell King unsigned i; 5782925db08SRussell King u32 ctrl0; 57937af35c7SRussell King 58037af35c7SRussell King i = armada_drm_crtc_calc_fb(plane->fb, x, y, regs, interlaced); 58137af35c7SRussell King 5822925db08SRussell King armada_reg_queue_set(regs, i, state->dst_yx, LCD_SPU_GRA_OVSA_HPXL_VLN); 58337af35c7SRussell King armada_reg_queue_set(regs, i, state->src_hw, LCD_SPU_GRA_HPXL_VLN); 58437af35c7SRussell King armada_reg_queue_set(regs, i, state->dst_hw, LCD_SPU_GZM_HPXL_VLN); 58537af35c7SRussell King 58637af35c7SRussell King ctrl0 = state->ctrl0; 58737af35c7SRussell King if (interlaced) 58837af35c7SRussell King ctrl0 |= CFG_GRA_FTOGGLE; 58937af35c7SRussell King 59037af35c7SRussell King armada_reg_queue_mod(regs, i, ctrl0, CFG_GRAFORMAT | 59137af35c7SRussell King CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV | 59237af35c7SRussell King CFG_SWAPYU | CFG_YUV2RGB) | 59337af35c7SRussell King CFG_PALETTE_ENA | CFG_GRA_FTOGGLE, 59437af35c7SRussell King LCD_SPU_DMA_CTRL0); 59537af35c7SRussell King armada_reg_queue_end(regs, i); 59637af35c7SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 59737af35c7SRussell King } 59837af35c7SRussell King 59996f60e37SRussell King /* The mode_config.mutex will be held for this call */ 60096f60e37SRussell King static int armada_drm_crtc_mode_set(struct drm_crtc *crtc, 60196f60e37SRussell King struct drm_display_mode *mode, struct drm_display_mode *adj, 60296f60e37SRussell King int x, int y, struct drm_framebuffer *old_fb) 60396f60e37SRussell King { 60496f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 60596f60e37SRussell King struct armada_regs regs[17]; 60696f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 60796f60e37SRussell King unsigned long flags; 60896f60e37SRussell King unsigned i; 60996f60e37SRussell King bool interlaced; 61096f60e37SRussell King 611a52ff2a5SHaneen Mohammed drm_framebuffer_get(crtc->primary->fb); 61296f60e37SRussell King 61396f60e37SRussell King interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 61496f60e37SRussell King 6158be523dbSRussell King val = CFG_GRA_ENA | CFG_GRA_HSMOOTH; 6168be523dbSRussell King val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt); 6178be523dbSRussell King val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod); 61896f60e37SRussell King 6198be523dbSRussell King if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420) 6208be523dbSRussell King val |= CFG_PALETTE_ENA; 6218be523dbSRussell King 6228be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.ctrl0 = val; 6238be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.src_hw = 6248be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.dst_hw = 62537af35c7SRussell King adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 6268be523dbSRussell King drm_to_armada_plane(crtc->primary)->state.dst_yx = 0; 6278be523dbSRussell King 62837af35c7SRussell King i = 0; 62996f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 63096f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 63196f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 63296f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 63396f60e37SRussell King 63496f60e37SRussell King DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n", 63596f60e37SRussell King adj->crtc_hdisplay, 63696f60e37SRussell King adj->crtc_hsync_start, 63796f60e37SRussell King adj->crtc_hsync_end, 63896f60e37SRussell King adj->crtc_htotal, lm, rm); 63996f60e37SRussell King DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n", 64096f60e37SRussell King adj->crtc_vdisplay, 64196f60e37SRussell King adj->crtc_vsync_start, 64296f60e37SRussell King adj->crtc_vsync_end, 64396f60e37SRussell King adj->crtc_vtotal, tm, bm); 64496f60e37SRussell King 64596f60e37SRussell King /* Wait for pending flips to complete */ 6464b5dda82SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 6474b5dda82SRussell King MAX_SCHEDULE_TIMEOUT); 64896f60e37SRussell King 649178e561fSRussell King drm_crtc_vblank_off(crtc); 65096f60e37SRussell King 65196f60e37SRussell King val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA; 65296f60e37SRussell King if (val != dcrtc->dumb_ctrl) { 65396f60e37SRussell King dcrtc->dumb_ctrl = val; 65496f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL); 65596f60e37SRussell King } 65696f60e37SRussell King 657e0ac5e9bSRussell King /* 658e0ac5e9bSRussell King * If we are blanked, we would have disabled the clock. Re-enable 659e0ac5e9bSRussell King * it so that compute_clock() does the right thing. 660e0ac5e9bSRussell King */ 661e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms)) 662e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 663e0ac5e9bSRussell King 66496f60e37SRussell King /* Now compute the divider for real */ 66542e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 66696f60e37SRussell King 66796f60e37SRussell King /* Ensure graphic fifo is enabled */ 66896f60e37SRussell King armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1); 66996f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 67096f60e37SRussell King 67196f60e37SRussell King if (interlaced ^ dcrtc->interlaced) { 67296f60e37SRussell King if (adj->flags & DRM_MODE_FLAG_INTERLACE) 673accbaf6eSGustavo Padovan drm_crtc_vblank_get(&dcrtc->crtc); 67496f60e37SRussell King else 675accbaf6eSGustavo Padovan drm_crtc_vblank_put(&dcrtc->crtc); 67696f60e37SRussell King dcrtc->interlaced = interlaced; 67796f60e37SRussell King } 67896f60e37SRussell King 67996f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 68096f60e37SRussell King 68196f60e37SRussell King /* Even interlaced/progressive frame */ 68296f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 68396f60e37SRussell King adj->crtc_htotal; 68496f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 68596f60e37SRussell King val = adj->crtc_hsync_start; 686662af0d8SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 68742e62ba7SRussell King dcrtc->variant->spu_adv_reg; 68896f60e37SRussell King 68996f60e37SRussell King if (interlaced) { 69096f60e37SRussell King /* Odd interlaced frame */ 69196f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 69296f60e37SRussell King (1 << 16); 69396f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 69496f60e37SRussell King val = adj->crtc_hsync_start - adj->crtc_htotal / 2; 695662af0d8SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 69642e62ba7SRussell King dcrtc->variant->spu_adv_reg; 69796f60e37SRussell King } else { 69896f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 69996f60e37SRussell King } 70096f60e37SRussell King 70196f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 70296f60e37SRussell King 70396f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 70496f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 70596f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 70696f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 70796f60e37SRussell King LCD_SPUT_V_H_TOTAL); 70896f60e37SRussell King 70942e62ba7SRussell King if (dcrtc->variant->has_spu_adv_reg) { 71096f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 71196f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 71296f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 713662af0d8SRussell King } 71496f60e37SRussell King 71596f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 71696f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 71796f60e37SRussell King 71896f60e37SRussell King val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc); 71996f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL); 72096f60e37SRussell King armada_reg_queue_end(regs, i); 72196f60e37SRussell King 72296f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 72337af35c7SRussell King 72437af35c7SRussell King armada_drm_primary_set(crtc, crtc->primary, x, y); 72596f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 72696f60e37SRussell King 72796f60e37SRussell King armada_drm_crtc_update(dcrtc); 72896f60e37SRussell King 729178e561fSRussell King drm_crtc_vblank_on(crtc); 73096f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 73196f60e37SRussell King 73296f60e37SRussell King return 0; 73396f60e37SRussell King } 73496f60e37SRussell King 73596f60e37SRussell King /* The mode_config.mutex will be held for this call */ 73696f60e37SRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, 73796f60e37SRussell King struct drm_framebuffer *old_fb) 73896f60e37SRussell King { 73996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 74096f60e37SRussell King struct armada_regs regs[4]; 74196f60e37SRussell King unsigned i; 74296f60e37SRussell King 743f4510a27SMatt Roper i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs, 74496f60e37SRussell King dcrtc->interlaced); 74596f60e37SRussell King armada_reg_queue_end(regs, i); 74696f60e37SRussell King 74796f60e37SRussell King /* Wait for pending flips to complete */ 7484b5dda82SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 7494b5dda82SRussell King MAX_SCHEDULE_TIMEOUT); 75096f60e37SRussell King 75196f60e37SRussell King /* Take a reference to the new fb as we're using it */ 752a52ff2a5SHaneen Mohammed drm_framebuffer_get(crtc->primary->fb); 75396f60e37SRussell King 75496f60e37SRussell King /* Update the base in the CRTC */ 75596f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 75696f60e37SRussell King 75796f60e37SRussell King /* Drop our previously held reference */ 75896f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 75996f60e37SRussell King 76096f60e37SRussell King return 0; 76196f60e37SRussell King } 76296f60e37SRussell King 76358326803SRussell King void armada_drm_crtc_plane_disable(struct armada_crtc *dcrtc, 76458326803SRussell King struct drm_plane *plane) 76558326803SRussell King { 766*65724a19SRussell King struct armada_plane *dplane = drm_to_armada_plane(plane); 7679099ea19SRussell King u32 sram_para1, dma_ctrl0_mask; 76858326803SRussell King 76958326803SRussell King /* 77058326803SRussell King * Drop our reference on any framebuffer attached to this plane. 77158326803SRussell King * We don't need to NULL this out as drm_plane_force_disable(), 77258326803SRussell King * and __setplane_internal() will do so for an overlay plane, and 77358326803SRussell King * __drm_helper_disable_unused_functions() will do so for the 77458326803SRussell King * primary plane. 77558326803SRussell King */ 77658326803SRussell King if (plane->fb) 777a52ff2a5SHaneen Mohammed drm_framebuffer_put(plane->fb); 77858326803SRussell King 77958326803SRussell King /* Power down most RAMs and FIFOs if this is the primary plane */ 7809099ea19SRussell King if (plane->type == DRM_PLANE_TYPE_PRIMARY) { 7812bf57436SRussell King sram_para1 = CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 78258326803SRussell King CFG_PDWN32x32 | CFG_PDWN64x66; 7839099ea19SRussell King dma_ctrl0_mask = CFG_GRA_ENA; 7849099ea19SRussell King } else { 7852bf57436SRussell King /* Power down the Y/U/V FIFOs */ 7862bf57436SRussell King sram_para1 = CFG_PDWN16x66 | CFG_PDWN32x66; 7879099ea19SRussell King dma_ctrl0_mask = CFG_DMA_ENA; 7889099ea19SRussell King } 7899099ea19SRussell King 790*65724a19SRussell King /* Wait for any preceding work to complete, but don't wedge */ 791*65724a19SRussell King if (WARN_ON(!armada_drm_plane_work_wait(dplane, HZ))) 792*65724a19SRussell King armada_drm_plane_work_cancel(dcrtc, dplane); 793*65724a19SRussell King 7949099ea19SRussell King spin_lock_irq(&dcrtc->irq_lock); 7959099ea19SRussell King armada_updatel(0, dma_ctrl0_mask, dcrtc->base + LCD_SPU_DMA_CTRL0); 7969099ea19SRussell King spin_unlock_irq(&dcrtc->irq_lock); 79758326803SRussell King 79858326803SRussell King armada_updatel(sram_para1, 0, dcrtc->base + LCD_SPU_SRAM_PARA1); 79958326803SRussell King } 80058326803SRussell King 80196f60e37SRussell King /* The mode_config.mutex will be held for this call */ 80296f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc) 80396f60e37SRussell King { 80496f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 80596f60e37SRussell King 80696f60e37SRussell King armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); 80758326803SRussell King armada_drm_crtc_plane_disable(dcrtc, crtc->primary); 80896f60e37SRussell King } 80996f60e37SRussell King 81096f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 81196f60e37SRussell King .dpms = armada_drm_crtc_dpms, 81296f60e37SRussell King .prepare = armada_drm_crtc_prepare, 81396f60e37SRussell King .commit = armada_drm_crtc_commit, 81496f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 81596f60e37SRussell King .mode_set = armada_drm_crtc_mode_set, 81696f60e37SRussell King .mode_set_base = armada_drm_crtc_mode_set_base, 81796f60e37SRussell King .disable = armada_drm_crtc_disable, 81896f60e37SRussell King }; 81996f60e37SRussell King 820662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 821662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 822662af0d8SRussell King { 823662af0d8SRussell King uint32_t addr; 824662af0d8SRussell King unsigned y; 825662af0d8SRussell King 826662af0d8SRussell King addr = SRAM_HWC32_RAM1; 827662af0d8SRussell King for (y = 0; y < height; y++) { 828662af0d8SRussell King uint32_t *p = &pix[y * stride]; 829662af0d8SRussell King unsigned x; 830662af0d8SRussell King 831662af0d8SRussell King for (x = 0; x < width; x++, p++) { 832662af0d8SRussell King uint32_t val = *p; 833662af0d8SRussell King 834662af0d8SRussell King val = (val & 0xff00ff00) | 835662af0d8SRussell King (val & 0x000000ff) << 16 | 836662af0d8SRussell King (val & 0x00ff0000) >> 16; 837662af0d8SRussell King 838662af0d8SRussell King writel_relaxed(val, 839662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 840662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 841662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 842c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 843662af0d8SRussell King addr += 1; 844662af0d8SRussell King if ((addr & 0x00ff) == 0) 845662af0d8SRussell King addr += 0xf00; 846662af0d8SRussell King if ((addr & 0x30ff) == 0) 847662af0d8SRussell King addr = SRAM_HWC32_RAM2; 848662af0d8SRussell King } 849662af0d8SRussell King } 850662af0d8SRussell King } 851662af0d8SRussell King 852662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 853662af0d8SRussell King { 854662af0d8SRussell King unsigned addr; 855662af0d8SRussell King 856662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 857662af0d8SRussell King /* write the default value */ 858662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 859662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 860662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 861662af0d8SRussell King } 862662af0d8SRussell King } 863662af0d8SRussell King 864662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 865662af0d8SRussell King { 866662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 867662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 868662af0d8SRussell King uint32_t para1; 869662af0d8SRussell King 870662af0d8SRussell King /* 871662af0d8SRussell King * Calculate the visible width and height of the cursor, 872662af0d8SRussell King * screen position, and the position in the cursor bitmap. 873662af0d8SRussell King */ 874662af0d8SRussell King if (dcrtc->cursor_x < 0) { 875662af0d8SRussell King xoff = -dcrtc->cursor_x; 876662af0d8SRussell King xscr = 0; 877662af0d8SRussell King w -= min(xoff, w); 878662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 879662af0d8SRussell King xoff = 0; 880662af0d8SRussell King xscr = dcrtc->cursor_x; 881662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 882662af0d8SRussell King } else { 883662af0d8SRussell King xoff = 0; 884662af0d8SRussell King xscr = dcrtc->cursor_x; 885662af0d8SRussell King } 886662af0d8SRussell King 887662af0d8SRussell King if (dcrtc->cursor_y < 0) { 888662af0d8SRussell King yoff = -dcrtc->cursor_y; 889662af0d8SRussell King yscr = 0; 890662af0d8SRussell King h -= min(yoff, h); 891662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 892662af0d8SRussell King yoff = 0; 893662af0d8SRussell King yscr = dcrtc->cursor_y; 894662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 895662af0d8SRussell King } else { 896662af0d8SRussell King yoff = 0; 897662af0d8SRussell King yscr = dcrtc->cursor_y; 898662af0d8SRussell King } 899662af0d8SRussell King 900662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 901662af0d8SRussell King s = dcrtc->cursor_w; 902662af0d8SRussell King if (dcrtc->interlaced) { 903662af0d8SRussell King s *= 2; 904662af0d8SRussell King yscr /= 2; 905662af0d8SRussell King h /= 2; 906662af0d8SRussell King } 907662af0d8SRussell King 908662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 909662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 910662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 911662af0d8SRussell King dcrtc->cursor_update = false; 912662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 913662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 914662af0d8SRussell King return 0; 915662af0d8SRussell King } 916662af0d8SRussell King 917662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 918662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 919662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 920662af0d8SRussell King 921662af0d8SRussell King /* 922662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 923662af0d8SRussell King * We must also reload the cursor data as well. 924662af0d8SRussell King */ 925662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 926662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 927662af0d8SRussell King reload = true; 928662af0d8SRussell King } 929662af0d8SRussell King 930662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 931662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 932662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 933662af0d8SRussell King dcrtc->cursor_update = false; 934662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 935662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 936662af0d8SRussell King reload = true; 937662af0d8SRussell King } 938662af0d8SRussell King if (reload) { 939662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 940662af0d8SRussell King uint32_t *pix; 941662af0d8SRussell King /* Set the top-left corner of the cursor image */ 942662af0d8SRussell King pix = obj->addr; 943662af0d8SRussell King pix += yoff * s + xoff; 944662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 945662af0d8SRussell King } 946662af0d8SRussell King 947662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 948662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 949662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 950662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 951662af0d8SRussell King dcrtc->cursor_update = true; 952662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 953662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 954662af0d8SRussell King 955662af0d8SRussell King return 0; 956662af0d8SRussell King } 957662af0d8SRussell King 958662af0d8SRussell King static void cursor_update(void *data) 959662af0d8SRussell King { 960662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 961662af0d8SRussell King } 962662af0d8SRussell King 963662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 964662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 965662af0d8SRussell King { 966662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 967662af0d8SRussell King struct armada_gem_object *obj = NULL; 968662af0d8SRussell King int ret; 969662af0d8SRussell King 970662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 97142e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 972662af0d8SRussell King return -ENXIO; 973662af0d8SRussell King 974662af0d8SRussell King if (handle && w > 0 && h > 0) { 975662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 976662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 977662af0d8SRussell King return -ENOMEM; 978662af0d8SRussell King 979a8ad0bd8SChris Wilson obj = armada_gem_object_lookup(file, handle); 980662af0d8SRussell King if (!obj) 981662af0d8SRussell King return -ENOENT; 982662af0d8SRussell King 983662af0d8SRussell King /* Must be a kernel-mapped object */ 984662af0d8SRussell King if (!obj->addr) { 9854c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 986662af0d8SRussell King return -EINVAL; 987662af0d8SRussell King } 988662af0d8SRussell King 989662af0d8SRussell King if (obj->obj.size < w * h * 4) { 990662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 9914c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 992662af0d8SRussell King return -ENOMEM; 993662af0d8SRussell King } 994662af0d8SRussell King } 995662af0d8SRussell King 996662af0d8SRussell King if (dcrtc->cursor_obj) { 997662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 998662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 9994c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 1000662af0d8SRussell King } 1001662af0d8SRussell King dcrtc->cursor_obj = obj; 1002662af0d8SRussell King dcrtc->cursor_w = w; 1003662af0d8SRussell King dcrtc->cursor_h = h; 1004662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 1005662af0d8SRussell King if (obj) { 1006662af0d8SRussell King obj->update_data = dcrtc; 1007662af0d8SRussell King obj->update = cursor_update; 1008662af0d8SRussell King } 1009662af0d8SRussell King 1010662af0d8SRussell King return ret; 1011662af0d8SRussell King } 1012662af0d8SRussell King 1013662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 1014662af0d8SRussell King { 1015662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 1016662af0d8SRussell King int ret; 1017662af0d8SRussell King 1018662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 101942e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 1020662af0d8SRussell King return -EFAULT; 1021662af0d8SRussell King 1022662af0d8SRussell King dcrtc->cursor_x = x; 1023662af0d8SRussell King dcrtc->cursor_y = y; 1024662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 1025662af0d8SRussell King 1026662af0d8SRussell King return ret; 1027662af0d8SRussell King } 1028662af0d8SRussell King 102996f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 103096f60e37SRussell King { 103196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 103296f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 103396f60e37SRussell King 1034662af0d8SRussell King if (dcrtc->cursor_obj) 10354c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 1036662af0d8SRussell King 103796f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 103896f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 103996f60e37SRussell King 104096f60e37SRussell King if (!IS_ERR(dcrtc->clk)) 104196f60e37SRussell King clk_disable_unprepare(dcrtc->clk); 104296f60e37SRussell King 1043e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 1044e5d9ddfbSRussell King 10459611cb93SRussell King of_node_put(dcrtc->crtc.port); 10469611cb93SRussell King 104796f60e37SRussell King kfree(dcrtc); 104896f60e37SRussell King } 104996f60e37SRussell King 105096f60e37SRussell King /* 105196f60e37SRussell King * The mode_config lock is held here, to prevent races between this 105296f60e37SRussell King * and a mode_set. 105396f60e37SRussell King */ 105496f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc, 105541292b1fSDaniel Vetter struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags, 105641292b1fSDaniel Vetter struct drm_modeset_acquire_ctx *ctx) 105796f60e37SRussell King { 105896f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 105996f60e37SRussell King struct armada_frame_work *work; 106096f60e37SRussell King unsigned i; 106196f60e37SRussell King int ret; 106296f60e37SRussell King 106396f60e37SRussell King /* We don't support changing the pixel format */ 1064dbd4d576SVille Syrjälä if (fb->format != crtc->primary->fb->format) 106596f60e37SRussell King return -EINVAL; 106696f60e37SRussell King 1067eaab0130SRussell King work = armada_drm_crtc_alloc_frame_work(dcrtc->crtc.primary); 106896f60e37SRussell King if (!work) 106996f60e37SRussell King return -ENOMEM; 107096f60e37SRussell King 107196f60e37SRussell King work->event = event; 1072f4510a27SMatt Roper work->old_fb = dcrtc->crtc.primary->fb; 107396f60e37SRussell King 107496f60e37SRussell King i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs, 107596f60e37SRussell King dcrtc->interlaced); 107696f60e37SRussell King armada_reg_queue_end(work->regs, i); 107796f60e37SRussell King 107896f60e37SRussell King /* 1079c5488307SRussell King * Ensure that we hold a reference on the new framebuffer. 1080c5488307SRussell King * This has to match the behaviour in mode_set. 108196f60e37SRussell King */ 1082a52ff2a5SHaneen Mohammed drm_framebuffer_get(fb); 108396f60e37SRussell King 1084eaab0130SRussell King ret = armada_drm_plane_work_queue(dcrtc, work); 108596f60e37SRussell King if (ret) { 1086c5488307SRussell King /* Undo our reference above */ 1087a52ff2a5SHaneen Mohammed drm_framebuffer_put(fb); 108896f60e37SRussell King kfree(work); 108996f60e37SRussell King return ret; 109096f60e37SRussell King } 109196f60e37SRussell King 109296f60e37SRussell King /* 109396f60e37SRussell King * Don't take a reference on the new framebuffer; 109496f60e37SRussell King * drm_mode_page_flip_ioctl() has already grabbed a reference and 109596f60e37SRussell King * will _not_ drop that reference on successful return from this 109696f60e37SRussell King * function. Simply mark this new framebuffer as the current one. 109796f60e37SRussell King */ 1098f4510a27SMatt Roper dcrtc->crtc.primary->fb = fb; 109996f60e37SRussell King 110096f60e37SRussell King /* 110196f60e37SRussell King * Finally, if the display is blanked, we won't receive an 110296f60e37SRussell King * interrupt, so complete it now. 110396f60e37SRussell King */ 11044b5dda82SRussell King if (dpms_blanked(dcrtc->dpms)) 1105ec6fb159SRussell King armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary); 110696f60e37SRussell King 110796f60e37SRussell King return 0; 110896f60e37SRussell King } 110996f60e37SRussell King 111096f60e37SRussell King static int 111196f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc, 111296f60e37SRussell King struct drm_property *property, uint64_t val) 111396f60e37SRussell King { 111496f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 111596f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 111696f60e37SRussell King bool update_csc = false; 111796f60e37SRussell King 111896f60e37SRussell King if (property == priv->csc_yuv_prop) { 111996f60e37SRussell King dcrtc->csc_yuv_mode = val; 112096f60e37SRussell King update_csc = true; 112196f60e37SRussell King } else if (property == priv->csc_rgb_prop) { 112296f60e37SRussell King dcrtc->csc_rgb_mode = val; 112396f60e37SRussell King update_csc = true; 112496f60e37SRussell King } 112596f60e37SRussell King 112696f60e37SRussell King if (update_csc) { 112796f60e37SRussell King uint32_t val; 112896f60e37SRussell King 112996f60e37SRussell King val = dcrtc->spu_iopad_ctrl | 113096f60e37SRussell King armada_drm_crtc_calculate_csc(dcrtc); 113196f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL); 113296f60e37SRussell King } 113396f60e37SRussell King 113496f60e37SRussell King return 0; 113596f60e37SRussell King } 113696f60e37SRussell King 11375922a7d0SShawn Guo /* These are called under the vbl_lock. */ 11385922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc) 11395922a7d0SShawn Guo { 11405922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 11415922a7d0SShawn Guo 11425922a7d0SShawn Guo armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA); 11435922a7d0SShawn Guo return 0; 11445922a7d0SShawn Guo } 11455922a7d0SShawn Guo 11465922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc) 11475922a7d0SShawn Guo { 11485922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 11495922a7d0SShawn Guo 11505922a7d0SShawn Guo armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA); 11515922a7d0SShawn Guo } 11525922a7d0SShawn Guo 1153a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = { 1154662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 1155662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 115696f60e37SRussell King .destroy = armada_drm_crtc_destroy, 115796f60e37SRussell King .set_config = drm_crtc_helper_set_config, 115896f60e37SRussell King .page_flip = armada_drm_crtc_page_flip, 115996f60e37SRussell King .set_property = armada_drm_crtc_set_property, 11605922a7d0SShawn Guo .enable_vblank = armada_drm_crtc_enable_vblank, 11615922a7d0SShawn Guo .disable_vblank = armada_drm_crtc_disable_vblank, 116296f60e37SRussell King }; 116396f60e37SRussell King 1164de32301bSRussell King static const struct drm_plane_funcs armada_primary_plane_funcs = { 1165de32301bSRussell King .update_plane = drm_primary_helper_update, 1166de32301bSRussell King .disable_plane = drm_primary_helper_disable, 1167de32301bSRussell King .destroy = drm_primary_helper_destroy, 1168de32301bSRussell King }; 1169de32301bSRussell King 11705740d27fSRussell King int armada_drm_plane_init(struct armada_plane *plane) 11715740d27fSRussell King { 11725740d27fSRussell King init_waitqueue_head(&plane->frame_wait); 11735740d27fSRussell King 11745740d27fSRussell King return 0; 11755740d27fSRussell King } 11765740d27fSRussell King 1177aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = { 117896f60e37SRussell King { CSC_AUTO, "Auto" }, 117996f60e37SRussell King { CSC_YUV_CCIR601, "CCIR601" }, 118096f60e37SRussell King { CSC_YUV_CCIR709, "CCIR709" }, 118196f60e37SRussell King }; 118296f60e37SRussell King 1183aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = { 118496f60e37SRussell King { CSC_AUTO, "Auto" }, 118596f60e37SRussell King { CSC_RGB_COMPUTER, "Computer system" }, 118696f60e37SRussell King { CSC_RGB_STUDIO, "Studio" }, 118796f60e37SRussell King }; 118896f60e37SRussell King 118996f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev) 119096f60e37SRussell King { 119196f60e37SRussell King struct armada_private *priv = dev->dev_private; 119296f60e37SRussell King 119396f60e37SRussell King if (priv->csc_yuv_prop) 119496f60e37SRussell King return 0; 119596f60e37SRussell King 119696f60e37SRussell King priv->csc_yuv_prop = drm_property_create_enum(dev, 0, 119796f60e37SRussell King "CSC_YUV", armada_drm_csc_yuv_enum_list, 119896f60e37SRussell King ARRAY_SIZE(armada_drm_csc_yuv_enum_list)); 119996f60e37SRussell King priv->csc_rgb_prop = drm_property_create_enum(dev, 0, 120096f60e37SRussell King "CSC_RGB", armada_drm_csc_rgb_enum_list, 120196f60e37SRussell King ARRAY_SIZE(armada_drm_csc_rgb_enum_list)); 120296f60e37SRussell King 120396f60e37SRussell King if (!priv->csc_yuv_prop || !priv->csc_rgb_prop) 120496f60e37SRussell King return -ENOMEM; 120596f60e37SRussell King 120696f60e37SRussell King return 0; 120796f60e37SRussell King } 120896f60e37SRussell King 12090fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 12109611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 12119611cb93SRussell King struct device_node *port) 121296f60e37SRussell King { 1213d8c96083SRussell King struct armada_private *priv = drm->dev_private; 121496f60e37SRussell King struct armada_crtc *dcrtc; 1215de32301bSRussell King struct armada_plane *primary; 121696f60e37SRussell King void __iomem *base; 121796f60e37SRussell King int ret; 121896f60e37SRussell King 1219d8c96083SRussell King ret = armada_drm_crtc_create_properties(drm); 122096f60e37SRussell King if (ret) 122196f60e37SRussell King return ret; 122296f60e37SRussell King 1223a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 1224c9d53c0fSJingoo Han if (IS_ERR(base)) 1225c9d53c0fSJingoo Han return PTR_ERR(base); 122696f60e37SRussell King 122796f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 122896f60e37SRussell King if (!dcrtc) { 122996f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 123096f60e37SRussell King return -ENOMEM; 123196f60e37SRussell King } 123296f60e37SRussell King 1233d8c96083SRussell King if (dev != drm->dev) 1234d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 1235d8c96083SRussell King 123642e62ba7SRussell King dcrtc->variant = variant; 123796f60e37SRussell King dcrtc->base = base; 1238d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 123996f60e37SRussell King dcrtc->clk = ERR_PTR(-EINVAL); 124096f60e37SRussell King dcrtc->csc_yuv_mode = CSC_AUTO; 124196f60e37SRussell King dcrtc->csc_rgb_mode = CSC_AUTO; 124296f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 124396f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 124496f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 124596f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 124696f60e37SRussell King 124796f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 124896f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 124996f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 125096f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 125196f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 125296f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 125396f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 125496f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 125596f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 125696f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 1257e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 1258e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 125996f60e37SRussell King 1260e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 1261e5d9ddfbSRussell King dcrtc); 126233cd3c07SRussell King if (ret < 0) 126333cd3c07SRussell King goto err_crtc; 126496f60e37SRussell King 126542e62ba7SRussell King if (dcrtc->variant->init) { 1266d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 126733cd3c07SRussell King if (ret) 126833cd3c07SRussell King goto err_crtc; 126996f60e37SRussell King } 127096f60e37SRussell King 127196f60e37SRussell King /* Ensure AXI pipeline is enabled */ 127296f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 127396f60e37SRussell King 127496f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 127596f60e37SRussell King 12769611cb93SRussell King dcrtc->crtc.port = port; 12771c914cecSRussell King 1278de32301bSRussell King primary = kzalloc(sizeof(*primary), GFP_KERNEL); 127933cd3c07SRussell King if (!primary) { 128033cd3c07SRussell King ret = -ENOMEM; 128133cd3c07SRussell King goto err_crtc; 128233cd3c07SRussell King } 12831c914cecSRussell King 12845740d27fSRussell King ret = armada_drm_plane_init(primary); 12855740d27fSRussell King if (ret) { 12865740d27fSRussell King kfree(primary); 128733cd3c07SRussell King goto err_crtc; 12885740d27fSRussell King } 12895740d27fSRussell King 1290de32301bSRussell King ret = drm_universal_plane_init(drm, &primary->base, 0, 1291de32301bSRussell King &armada_primary_plane_funcs, 1292de32301bSRussell King armada_primary_formats, 1293de32301bSRussell King ARRAY_SIZE(armada_primary_formats), 1294e6fc3b68SBen Widawsky NULL, 1295b0b3b795SVille Syrjälä DRM_PLANE_TYPE_PRIMARY, NULL); 1296de32301bSRussell King if (ret) { 1297de32301bSRussell King kfree(primary); 129833cd3c07SRussell King goto err_crtc; 1299de32301bSRussell King } 1300de32301bSRussell King 1301de32301bSRussell King ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL, 1302f9882876SVille Syrjälä &armada_crtc_funcs, NULL); 13031c914cecSRussell King if (ret) 13041c914cecSRussell King goto err_crtc_init; 13051c914cecSRussell King 130696f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 130796f60e37SRussell King 130896f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop, 130996f60e37SRussell King dcrtc->csc_yuv_mode); 131096f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop, 131196f60e37SRussell King dcrtc->csc_rgb_mode); 131296f60e37SRussell King 1313d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 13141c914cecSRussell King 13151c914cecSRussell King err_crtc_init: 1316de32301bSRussell King primary->base.funcs->destroy(&primary->base); 131733cd3c07SRussell King err_crtc: 131833cd3c07SRussell King kfree(dcrtc); 131933cd3c07SRussell King 13201c914cecSRussell King return ret; 132196f60e37SRussell King } 1322d8c96083SRussell King 1323d8c96083SRussell King static int 1324d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 1325d8c96083SRussell King { 1326d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 1327d8c96083SRussell King struct drm_device *drm = data; 1328d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1329d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 1330d8c96083SRussell King const struct armada_variant *variant; 13319611cb93SRussell King struct device_node *port = NULL; 1332d8c96083SRussell King 1333d8c96083SRussell King if (irq < 0) 1334d8c96083SRussell King return irq; 1335d8c96083SRussell King 1336d8c96083SRussell King if (!dev->of_node) { 1337d8c96083SRussell King const struct platform_device_id *id; 1338d8c96083SRussell King 1339d8c96083SRussell King id = platform_get_device_id(pdev); 1340d8c96083SRussell King if (!id) 1341d8c96083SRussell King return -ENXIO; 1342d8c96083SRussell King 1343d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 1344d8c96083SRussell King } else { 1345d8c96083SRussell King const struct of_device_id *match; 13469611cb93SRussell King struct device_node *np, *parent = dev->of_node; 1347d8c96083SRussell King 1348d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 1349d8c96083SRussell King if (!match) 1350d8c96083SRussell King return -ENXIO; 1351d8c96083SRussell King 13529611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 13539611cb93SRussell King if (np) 13549611cb93SRussell King parent = np; 13559611cb93SRussell King port = of_get_child_by_name(parent, "port"); 13569611cb93SRussell King of_node_put(np); 13579611cb93SRussell King if (!port) { 13584bf99144SRob Herring dev_err(dev, "no port node found in %pOF\n", parent); 13599611cb93SRussell King return -ENXIO; 13609611cb93SRussell King } 13619611cb93SRussell King 1362d8c96083SRussell King variant = match->data; 1363d8c96083SRussell King } 1364d8c96083SRussell King 13659611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1366d8c96083SRussell King } 1367d8c96083SRussell King 1368d8c96083SRussell King static void 1369d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1370d8c96083SRussell King { 1371d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1372d8c96083SRussell King 1373d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 1374d8c96083SRussell King } 1375d8c96083SRussell King 1376d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 1377d8c96083SRussell King .bind = armada_lcd_bind, 1378d8c96083SRussell King .unbind = armada_lcd_unbind, 1379d8c96083SRussell King }; 1380d8c96083SRussell King 1381d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 1382d8c96083SRussell King { 1383d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 1384d8c96083SRussell King } 1385d8c96083SRussell King 1386d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 1387d8c96083SRussell King { 1388d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 1389d8c96083SRussell King return 0; 1390d8c96083SRussell King } 1391d8c96083SRussell King 139285909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = { 1393d8c96083SRussell King { 1394d8c96083SRussell King .compatible = "marvell,dove-lcd", 1395d8c96083SRussell King .data = &armada510_ops, 1396d8c96083SRussell King }, 1397d8c96083SRussell King {} 1398d8c96083SRussell King }; 1399d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1400d8c96083SRussell King 1401d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 1402d8c96083SRussell King { 1403d8c96083SRussell King .name = "armada-lcd", 1404d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1405d8c96083SRussell King }, { 1406d8c96083SRussell King .name = "armada-510-lcd", 1407d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1408d8c96083SRussell King }, 1409d8c96083SRussell King { }, 1410d8c96083SRussell King }; 1411d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1412d8c96083SRussell King 1413d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 1414d8c96083SRussell King .probe = armada_lcd_probe, 1415d8c96083SRussell King .remove = armada_lcd_remove, 1416d8c96083SRussell King .driver = { 1417d8c96083SRussell King .name = "armada-lcd", 1418d8c96083SRussell King .owner = THIS_MODULE, 1419d8c96083SRussell King .of_match_table = armada_lcd_of_match, 1420d8c96083SRussell King }, 1421d8c96083SRussell King .id_table = armada_lcd_platform_ids, 1422d8c96083SRussell King }; 1423