196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 1496f60e37SRussell King #include <drm/drm_crtc_helper.h> 153cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 1696f60e37SRussell King #include "armada_crtc.h" 1796f60e37SRussell King #include "armada_drm.h" 1896f60e37SRussell King #include "armada_fb.h" 1996f60e37SRussell King #include "armada_gem.h" 2096f60e37SRussell King #include "armada_hw.h" 2196f60e37SRussell King 2296f60e37SRussell King struct armada_frame_work { 23*4b5dda82SRussell King struct armada_plane_work work; 2496f60e37SRussell King struct drm_pending_vblank_event *event; 2596f60e37SRussell King struct armada_regs regs[4]; 2696f60e37SRussell King struct drm_framebuffer *old_fb; 2796f60e37SRussell King }; 2896f60e37SRussell King 2996f60e37SRussell King enum csc_mode { 3096f60e37SRussell King CSC_AUTO = 0, 3196f60e37SRussell King CSC_YUV_CCIR601 = 1, 3296f60e37SRussell King CSC_YUV_CCIR709 = 2, 3396f60e37SRussell King CSC_RGB_COMPUTER = 1, 3496f60e37SRussell King CSC_RGB_STUDIO = 2, 3596f60e37SRussell King }; 3696f60e37SRussell King 371c914cecSRussell King static const uint32_t armada_primary_formats[] = { 381c914cecSRussell King DRM_FORMAT_UYVY, 391c914cecSRussell King DRM_FORMAT_YUYV, 401c914cecSRussell King DRM_FORMAT_VYUY, 411c914cecSRussell King DRM_FORMAT_YVYU, 421c914cecSRussell King DRM_FORMAT_ARGB8888, 431c914cecSRussell King DRM_FORMAT_ABGR8888, 441c914cecSRussell King DRM_FORMAT_XRGB8888, 451c914cecSRussell King DRM_FORMAT_XBGR8888, 461c914cecSRussell King DRM_FORMAT_RGB888, 471c914cecSRussell King DRM_FORMAT_BGR888, 481c914cecSRussell King DRM_FORMAT_ARGB1555, 491c914cecSRussell King DRM_FORMAT_ABGR1555, 501c914cecSRussell King DRM_FORMAT_RGB565, 511c914cecSRussell King DRM_FORMAT_BGR565, 521c914cecSRussell King }; 531c914cecSRussell King 5496f60e37SRussell King /* 5596f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 5696f60e37SRussell King * The timing parameters we have from X are: 5796f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 5896f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 5996f60e37SRussell King * Which get translated to: 6096f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 6196f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 6296f60e37SRussell King * 6396f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 6496f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 6596f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 6696f60e37SRussell King * the even frame, the first active line is 584. 6796f60e37SRussell King * 6896f60e37SRussell King * LN: 560 561 562 563 567 568 569 6996f60e37SRussell King * DE: ~~~|____________________________//__________________________ 7096f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 7196f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 7296f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 7396f60e37SRussell King * 7496f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 7596f60e37SRussell King * DE: ~~~|____________________________//__________________________ 7696f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 7796f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 7896f60e37SRussell King * 23 blanking lines 7996f60e37SRussell King * 8096f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 8196f60e37SRussell King * referenced to the top left of the active frame. 8296f60e37SRussell King * 8396f60e37SRussell King * So, translating these to our LCD controller: 8496f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 8596f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 8696f60e37SRussell King * Note: Vsync front porch remains constant! 8796f60e37SRussell King * 8896f60e37SRussell King * if (odd_frame) { 8996f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 9096f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 9196f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 9296f60e37SRussell King * } else { 9396f60e37SRussell King * vtotal = mode->crtc_vtotal; 9496f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 9596f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 9696f60e37SRussell King * } 9796f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 9896f60e37SRussell King * 9996f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 10096f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 10196f60e37SRussell King * 10296f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 10396f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 10496f60e37SRussell King * they occur at the end of the last active line, before the vsync back 10596f60e37SRussell King * porch, which we're reprogramming.) 10696f60e37SRussell King */ 10796f60e37SRussell King 10896f60e37SRussell King void 10996f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 11096f60e37SRussell King { 11196f60e37SRussell King while (regs->offset != ~0) { 11296f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 11396f60e37SRussell King uint32_t val; 11496f60e37SRussell King 11596f60e37SRussell King val = regs->mask; 11696f60e37SRussell King if (val != 0) 11796f60e37SRussell King val &= readl_relaxed(reg); 11896f60e37SRussell King writel_relaxed(val | regs->val, reg); 11996f60e37SRussell King ++regs; 12096f60e37SRussell King } 12196f60e37SRussell King } 12296f60e37SRussell King 12396f60e37SRussell King #define dpms_blanked(dpms) ((dpms) != DRM_MODE_DPMS_ON) 12496f60e37SRussell King 12596f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc) 12696f60e37SRussell King { 12796f60e37SRussell King uint32_t dumb_ctrl; 12896f60e37SRussell King 12996f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 13096f60e37SRussell King 13196f60e37SRussell King if (!dpms_blanked(dcrtc->dpms)) 13296f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 13396f60e37SRussell King 13496f60e37SRussell King /* 13596f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 13696f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 13796f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 13896f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 13996f60e37SRussell King */ 14096f60e37SRussell King if (dpms_blanked(dcrtc->dpms) && 14196f60e37SRussell King (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 14296f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 14396f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 14496f60e37SRussell King } 14596f60e37SRussell King 14696f60e37SRussell King /* 14796f60e37SRussell King * The documentation doesn't indicate what the normal state of 14896f60e37SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 14996f60e37SRussell King * these signals on his board to determine their state. 15096f60e37SRussell King * 15196f60e37SRussell King * The non-inverted state of the sync signals is active high. 15296f60e37SRussell King * Setting these bits makes the appropriate signal active low. 15396f60e37SRussell King */ 15496f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC) 15596f60e37SRussell King dumb_ctrl |= CFG_INV_CSYNC; 15696f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC) 15796f60e37SRussell King dumb_ctrl |= CFG_INV_HSYNC; 15896f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC) 15996f60e37SRussell King dumb_ctrl |= CFG_INV_VSYNC; 16096f60e37SRussell King 16196f60e37SRussell King if (dcrtc->dumb_ctrl != dumb_ctrl) { 16296f60e37SRussell King dcrtc->dumb_ctrl = dumb_ctrl; 16396f60e37SRussell King writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL); 16496f60e37SRussell King } 16596f60e37SRussell King } 16696f60e37SRussell King 16796f60e37SRussell King static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb, 16896f60e37SRussell King int x, int y, struct armada_regs *regs, bool interlaced) 16996f60e37SRussell King { 17096f60e37SRussell King struct armada_gem_object *obj = drm_fb_obj(fb); 17196f60e37SRussell King unsigned pitch = fb->pitches[0]; 17296f60e37SRussell King unsigned offset = y * pitch + x * fb->bits_per_pixel / 8; 17396f60e37SRussell King uint32_t addr_odd, addr_even; 17496f60e37SRussell King unsigned i = 0; 17596f60e37SRussell King 17696f60e37SRussell King DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n", 17796f60e37SRussell King pitch, x, y, fb->bits_per_pixel); 17896f60e37SRussell King 17996f60e37SRussell King addr_odd = addr_even = obj->dev_addr + offset; 18096f60e37SRussell King 18196f60e37SRussell King if (interlaced) { 18296f60e37SRussell King addr_even += pitch; 18396f60e37SRussell King pitch *= 2; 18496f60e37SRussell King } 18596f60e37SRussell King 18696f60e37SRussell King /* write offset, base, and pitch */ 18796f60e37SRussell King armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0); 18896f60e37SRussell King armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1); 18996f60e37SRussell King armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH); 19096f60e37SRussell King 19196f60e37SRussell King return i; 19296f60e37SRussell King } 19396f60e37SRussell King 194*4b5dda82SRussell King static void armada_drm_plane_work_run(struct armada_crtc *dcrtc, 195*4b5dda82SRussell King struct armada_plane *plane) 196*4b5dda82SRussell King { 197*4b5dda82SRussell King struct armada_plane_work *work = xchg(&plane->work, NULL); 198*4b5dda82SRussell King 199*4b5dda82SRussell King /* Handle any pending frame work. */ 200*4b5dda82SRussell King if (work) { 201*4b5dda82SRussell King work->fn(dcrtc, plane, work); 202*4b5dda82SRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 203*4b5dda82SRussell King } 204*4b5dda82SRussell King } 205*4b5dda82SRussell King 206*4b5dda82SRussell King int armada_drm_plane_work_queue(struct armada_crtc *dcrtc, 207*4b5dda82SRussell King struct armada_plane *plane, struct armada_plane_work *work) 208*4b5dda82SRussell King { 209*4b5dda82SRussell King int ret; 210*4b5dda82SRussell King 211*4b5dda82SRussell King ret = drm_vblank_get(dcrtc->crtc.dev, dcrtc->num); 212*4b5dda82SRussell King if (ret) { 213*4b5dda82SRussell King DRM_ERROR("failed to acquire vblank counter\n"); 214*4b5dda82SRussell King return ret; 215*4b5dda82SRussell King } 216*4b5dda82SRussell King 217*4b5dda82SRussell King ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0; 218*4b5dda82SRussell King if (ret) 219*4b5dda82SRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 220*4b5dda82SRussell King 221*4b5dda82SRussell King return ret; 222*4b5dda82SRussell King } 223*4b5dda82SRussell King 224*4b5dda82SRussell King int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout) 225*4b5dda82SRussell King { 226*4b5dda82SRussell King return wait_event_timeout(plane->frame_wait, !plane->work, timeout); 227*4b5dda82SRussell King } 228*4b5dda82SRussell King 2297c8f7e1aSRussell King void armada_drm_vbl_event_add(struct armada_crtc *dcrtc, 2307c8f7e1aSRussell King struct armada_vbl_event *evt) 2317c8f7e1aSRussell King { 2327c8f7e1aSRussell King unsigned long flags; 2337c8f7e1aSRussell King bool not_on_list; 2347c8f7e1aSRussell King 2357c8f7e1aSRussell King WARN_ON(drm_vblank_get(dcrtc->crtc.dev, dcrtc->num)); 2367c8f7e1aSRussell King 2377c8f7e1aSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 2387c8f7e1aSRussell King not_on_list = list_empty(&evt->node); 2397c8f7e1aSRussell King if (not_on_list) 2407c8f7e1aSRussell King list_add_tail(&evt->node, &dcrtc->vbl_list); 2417c8f7e1aSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 2427c8f7e1aSRussell King 2437c8f7e1aSRussell King if (!not_on_list) 2447c8f7e1aSRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 2457c8f7e1aSRussell King } 2467c8f7e1aSRussell King 2477c8f7e1aSRussell King void armada_drm_vbl_event_remove(struct armada_crtc *dcrtc, 2487c8f7e1aSRussell King struct armada_vbl_event *evt) 2497c8f7e1aSRussell King { 2506908cf75SRussell King spin_lock_irq(&dcrtc->irq_lock); 2517c8f7e1aSRussell King if (!list_empty(&evt->node)) { 2527c8f7e1aSRussell King list_del_init(&evt->node); 2537c8f7e1aSRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 2547c8f7e1aSRussell King } 2556908cf75SRussell King spin_unlock_irq(&dcrtc->irq_lock); 2567c8f7e1aSRussell King } 2577c8f7e1aSRussell King 2587c8f7e1aSRussell King static void armada_drm_vbl_event_run(struct armada_crtc *dcrtc) 2597c8f7e1aSRussell King { 2607c8f7e1aSRussell King struct armada_vbl_event *e, *n; 2617c8f7e1aSRussell King 2627c8f7e1aSRussell King list_for_each_entry_safe(e, n, &dcrtc->vbl_list, node) { 2637c8f7e1aSRussell King list_del_init(&e->node); 2647c8f7e1aSRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 2657c8f7e1aSRussell King e->fn(dcrtc, e->data); 2667c8f7e1aSRussell King } 2677c8f7e1aSRussell King } 2687c8f7e1aSRussell King 26996f60e37SRussell King static int armada_drm_crtc_queue_frame_work(struct armada_crtc *dcrtc, 27096f60e37SRussell King struct armada_frame_work *work) 27196f60e37SRussell King { 272*4b5dda82SRussell King struct armada_plane *plane = drm_to_armada_plane(dcrtc->crtc.primary); 27396f60e37SRussell King 274*4b5dda82SRussell King return armada_drm_plane_work_queue(dcrtc, plane, &work->work); 27596f60e37SRussell King } 27696f60e37SRussell King 277709ffd82SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc, 278*4b5dda82SRussell King struct armada_plane *plane, struct armada_plane_work *work) 27996f60e37SRussell King { 280*4b5dda82SRussell King struct armada_frame_work *fwork = container_of(work, struct armada_frame_work, work); 28196f60e37SRussell King struct drm_device *dev = dcrtc->crtc.dev; 282709ffd82SRussell King unsigned long flags; 28396f60e37SRussell King 284709ffd82SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 285*4b5dda82SRussell King armada_drm_crtc_update_regs(dcrtc, fwork->regs); 286709ffd82SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 28796f60e37SRussell King 288*4b5dda82SRussell King if (fwork->event) { 289709ffd82SRussell King spin_lock_irqsave(&dev->event_lock, flags); 290*4b5dda82SRussell King drm_send_vblank_event(dev, dcrtc->num, fwork->event); 291709ffd82SRussell King spin_unlock_irqrestore(&dev->event_lock, flags); 292709ffd82SRussell King } 29396f60e37SRussell King 29496f60e37SRussell King /* Finally, queue the process-half of the cleanup. */ 295*4b5dda82SRussell King __armada_drm_queue_unref_work(dcrtc->crtc.dev, fwork->old_fb); 296*4b5dda82SRussell King kfree(fwork); 29796f60e37SRussell King } 29896f60e37SRussell King 29996f60e37SRussell King static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc, 30096f60e37SRussell King struct drm_framebuffer *fb, bool force) 30196f60e37SRussell King { 30296f60e37SRussell King struct armada_frame_work *work; 30396f60e37SRussell King 30496f60e37SRussell King if (!fb) 30596f60e37SRussell King return; 30696f60e37SRussell King 30796f60e37SRussell King if (force) { 30896f60e37SRussell King /* Display is disabled, so just drop the old fb */ 30996f60e37SRussell King drm_framebuffer_unreference(fb); 31096f60e37SRussell King return; 31196f60e37SRussell King } 31296f60e37SRussell King 31396f60e37SRussell King work = kmalloc(sizeof(*work), GFP_KERNEL); 31496f60e37SRussell King if (work) { 31596f60e37SRussell King int i = 0; 316*4b5dda82SRussell King work->work.fn = armada_drm_crtc_complete_frame_work; 31796f60e37SRussell King work->event = NULL; 31896f60e37SRussell King work->old_fb = fb; 31996f60e37SRussell King armada_reg_queue_end(work->regs, i); 32096f60e37SRussell King 32196f60e37SRussell King if (armada_drm_crtc_queue_frame_work(dcrtc, work) == 0) 32296f60e37SRussell King return; 32396f60e37SRussell King 32496f60e37SRussell King kfree(work); 32596f60e37SRussell King } 32696f60e37SRussell King 32796f60e37SRussell King /* 32896f60e37SRussell King * Oops - just drop the reference immediately and hope for 32996f60e37SRussell King * the best. The worst that will happen is the buffer gets 33096f60e37SRussell King * reused before it has finished being displayed. 33196f60e37SRussell King */ 33296f60e37SRussell King drm_framebuffer_unreference(fb); 33396f60e37SRussell King } 33496f60e37SRussell King 33596f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc) 33696f60e37SRussell King { 337*4b5dda82SRussell King struct armada_plane *plane = drm_to_armada_plane(dcrtc->crtc.primary); 33896f60e37SRussell King 33996f60e37SRussell King /* 34096f60e37SRussell King * Tell the DRM core that vblank IRQs aren't going to happen for 34196f60e37SRussell King * a while. This cleans up any pending vblank events for us. 34296f60e37SRussell King */ 343178e561fSRussell King drm_crtc_vblank_off(&dcrtc->crtc); 344*4b5dda82SRussell King armada_drm_plane_work_run(dcrtc, plane); 34596f60e37SRussell King } 34696f60e37SRussell King 34796f60e37SRussell King void armada_drm_crtc_gamma_set(struct drm_crtc *crtc, u16 r, u16 g, u16 b, 34896f60e37SRussell King int idx) 34996f60e37SRussell King { 35096f60e37SRussell King } 35196f60e37SRussell King 35296f60e37SRussell King void armada_drm_crtc_gamma_get(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b, 35396f60e37SRussell King int idx) 35496f60e37SRussell King { 35596f60e37SRussell King } 35696f60e37SRussell King 35796f60e37SRussell King /* The mode_config.mutex will be held for this call */ 35896f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms) 35996f60e37SRussell King { 36096f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 36196f60e37SRussell King 36296f60e37SRussell King if (dcrtc->dpms != dpms) { 36396f60e37SRussell King dcrtc->dpms = dpms; 364e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && !dpms_blanked(dpms)) 365e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 36696f60e37SRussell King armada_drm_crtc_update(dcrtc); 367e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dpms)) 368e0ac5e9bSRussell King clk_disable_unprepare(dcrtc->clk); 36996f60e37SRussell King if (dpms_blanked(dpms)) 37096f60e37SRussell King armada_drm_vblank_off(dcrtc); 371178e561fSRussell King else 372178e561fSRussell King drm_crtc_vblank_on(&dcrtc->crtc); 37396f60e37SRussell King } 37496f60e37SRussell King } 37596f60e37SRussell King 37696f60e37SRussell King /* 37796f60e37SRussell King * Prepare for a mode set. Turn off overlay to ensure that we don't end 37896f60e37SRussell King * up with the overlay size being bigger than the active screen size. 37996f60e37SRussell King * We rely upon X refreshing this state after the mode set has completed. 38096f60e37SRussell King * 38196f60e37SRussell King * The mode_config.mutex will be held for this call 38296f60e37SRussell King */ 38396f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc) 38496f60e37SRussell King { 38596f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 38696f60e37SRussell King struct drm_plane *plane; 38796f60e37SRussell King 38896f60e37SRussell King /* 38996f60e37SRussell King * If we have an overlay plane associated with this CRTC, disable 39096f60e37SRussell King * it before the modeset to avoid its coordinates being outside 391f8e14069SRussell King * the new mode parameters. 39296f60e37SRussell King */ 39396f60e37SRussell King plane = dcrtc->plane; 394f8e14069SRussell King if (plane) 395f8e14069SRussell King drm_plane_force_disable(plane); 39696f60e37SRussell King } 39796f60e37SRussell King 39896f60e37SRussell King /* The mode_config.mutex will be held for this call */ 39996f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc) 40096f60e37SRussell King { 40196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 40296f60e37SRussell King 40396f60e37SRussell King if (dcrtc->dpms != DRM_MODE_DPMS_ON) { 40496f60e37SRussell King dcrtc->dpms = DRM_MODE_DPMS_ON; 40596f60e37SRussell King armada_drm_crtc_update(dcrtc); 40696f60e37SRussell King } 40796f60e37SRussell King } 40896f60e37SRussell King 40996f60e37SRussell King /* The mode_config.mutex will be held for this call */ 41096f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 41196f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 41296f60e37SRussell King { 41396f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 41496f60e37SRussell King int ret; 41596f60e37SRussell King 41696f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 41742e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 41896f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 41996f60e37SRussell King return false; 42096f60e37SRussell King 42196f60e37SRussell King /* Check whether the display mode is possible */ 42242e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 42396f60e37SRussell King if (ret) 42496f60e37SRussell King return false; 42596f60e37SRussell King 42696f60e37SRussell King return true; 42796f60e37SRussell King } 42896f60e37SRussell King 429e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 43096f60e37SRussell King { 43196f60e37SRussell King void __iomem *base = dcrtc->base; 43296f60e37SRussell King 43396f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 43496f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 43596f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 43696f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 43796f60e37SRussell King 43896f60e37SRussell King if (stat & VSYNC_IRQ) 43996f60e37SRussell King drm_handle_vblank(dcrtc->crtc.dev, dcrtc->num); 44096f60e37SRussell King 44196f60e37SRussell King spin_lock(&dcrtc->irq_lock); 4427c8f7e1aSRussell King armada_drm_vbl_event_run(dcrtc); 44396f60e37SRussell King 44496f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 44596f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 44696f60e37SRussell King uint32_t val; 44796f60e37SRussell King 44896f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 44996f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 45096f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 45196f60e37SRussell King 45296f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 45396f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 45496f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 455662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 45696f60e37SRussell King } 457662af0d8SRussell King 458662af0d8SRussell King if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) { 459662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 460662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 461662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 462662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 463662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 464662af0d8SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA, 465662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 466662af0d8SRussell King dcrtc->cursor_update = false; 467662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 468662af0d8SRussell King } 469662af0d8SRussell King 47096f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 47196f60e37SRussell King 47296f60e37SRussell King if (stat & GRA_FRAME_IRQ) { 473*4b5dda82SRussell King struct armada_plane *plane = drm_to_armada_plane(dcrtc->crtc.primary); 474*4b5dda82SRussell King armada_drm_plane_work_run(dcrtc, plane); 475*4b5dda82SRussell King wake_up(&plane->frame_wait); 47696f60e37SRussell King } 47796f60e37SRussell King } 47896f60e37SRussell King 479e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 480e5d9ddfbSRussell King { 481e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 482e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 483e5d9ddfbSRussell King 484e5d9ddfbSRussell King /* 485e5d9ddfbSRussell King * This is rediculous - rather than writing bits to clear, we 486e5d9ddfbSRussell King * have to set the actual status register value. This is racy. 487e5d9ddfbSRussell King */ 488e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 489e5d9ddfbSRussell King 490e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 491e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 492e5d9ddfbSRussell King 493e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 494e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 495e5d9ddfbSRussell King return IRQ_HANDLED; 496e5d9ddfbSRussell King } 497e5d9ddfbSRussell King return IRQ_NONE; 498e5d9ddfbSRussell King } 499e5d9ddfbSRussell King 50096f60e37SRussell King /* These are locked by dev->vbl_lock */ 50196f60e37SRussell King void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 50296f60e37SRussell King { 50396f60e37SRussell King if (dcrtc->irq_ena & mask) { 50496f60e37SRussell King dcrtc->irq_ena &= ~mask; 50596f60e37SRussell King writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 50696f60e37SRussell King } 50796f60e37SRussell King } 50896f60e37SRussell King 50996f60e37SRussell King void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 51096f60e37SRussell King { 51196f60e37SRussell King if ((dcrtc->irq_ena & mask) != mask) { 51296f60e37SRussell King dcrtc->irq_ena |= mask; 51396f60e37SRussell King writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 51496f60e37SRussell King if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 51596f60e37SRussell King writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 51696f60e37SRussell King } 51796f60e37SRussell King } 51896f60e37SRussell King 51996f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc) 52096f60e37SRussell King { 52196f60e37SRussell King struct drm_display_mode *adj = &dcrtc->crtc.mode; 52296f60e37SRussell King uint32_t val = 0; 52396f60e37SRussell King 52496f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709) 52596f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 52696f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO) 52796f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 52896f60e37SRussell King 52996f60e37SRussell King /* 53096f60e37SRussell King * In auto mode, set the colorimetry, based upon the HDMI spec. 53196f60e37SRussell King * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use 53296f60e37SRussell King * ITU601. It may be more appropriate to set this depending on 53396f60e37SRussell King * the source - but what if the graphic frame is YUV and the 53496f60e37SRussell King * video frame is RGB? 53596f60e37SRussell King */ 53696f60e37SRussell King if ((adj->hdisplay == 1280 && adj->vdisplay == 720 && 53796f60e37SRussell King !(adj->flags & DRM_MODE_FLAG_INTERLACE)) || 53896f60e37SRussell King (adj->hdisplay == 1920 && adj->vdisplay == 1080)) { 53996f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_AUTO) 54096f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 54196f60e37SRussell King } 54296f60e37SRussell King 54396f60e37SRussell King /* 54496f60e37SRussell King * We assume we're connected to a TV-like device, so the YUV->RGB 54596f60e37SRussell King * conversion should produce a limited range. We should set this 54696f60e37SRussell King * depending on the connectors attached to this CRTC, and what 54796f60e37SRussell King * kind of device they report being connected. 54896f60e37SRussell King */ 54996f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_AUTO) 55096f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 55196f60e37SRussell King 55296f60e37SRussell King return val; 55396f60e37SRussell King } 55496f60e37SRussell King 55596f60e37SRussell King /* The mode_config.mutex will be held for this call */ 55696f60e37SRussell King static int armada_drm_crtc_mode_set(struct drm_crtc *crtc, 55796f60e37SRussell King struct drm_display_mode *mode, struct drm_display_mode *adj, 55896f60e37SRussell King int x, int y, struct drm_framebuffer *old_fb) 55996f60e37SRussell King { 56096f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 56196f60e37SRussell King struct armada_regs regs[17]; 56296f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 56396f60e37SRussell King unsigned long flags; 56496f60e37SRussell King unsigned i; 56596f60e37SRussell King bool interlaced; 56696f60e37SRussell King 567f4510a27SMatt Roper drm_framebuffer_reference(crtc->primary->fb); 56896f60e37SRussell King 56996f60e37SRussell King interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 57096f60e37SRussell King 571f4510a27SMatt Roper i = armada_drm_crtc_calc_fb(dcrtc->crtc.primary->fb, 572f4510a27SMatt Roper x, y, regs, interlaced); 57396f60e37SRussell King 57496f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 57596f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 57696f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 57796f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 57896f60e37SRussell King 57996f60e37SRussell King DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n", 58096f60e37SRussell King adj->crtc_hdisplay, 58196f60e37SRussell King adj->crtc_hsync_start, 58296f60e37SRussell King adj->crtc_hsync_end, 58396f60e37SRussell King adj->crtc_htotal, lm, rm); 58496f60e37SRussell King DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n", 58596f60e37SRussell King adj->crtc_vdisplay, 58696f60e37SRussell King adj->crtc_vsync_start, 58796f60e37SRussell King adj->crtc_vsync_end, 58896f60e37SRussell King adj->crtc_vtotal, tm, bm); 58996f60e37SRussell King 59096f60e37SRussell King /* Wait for pending flips to complete */ 591*4b5dda82SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 592*4b5dda82SRussell King MAX_SCHEDULE_TIMEOUT); 59396f60e37SRussell King 594178e561fSRussell King drm_crtc_vblank_off(crtc); 59596f60e37SRussell King 59696f60e37SRussell King val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA; 59796f60e37SRussell King if (val != dcrtc->dumb_ctrl) { 59896f60e37SRussell King dcrtc->dumb_ctrl = val; 59996f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL); 60096f60e37SRussell King } 60196f60e37SRussell King 602e0ac5e9bSRussell King /* 603e0ac5e9bSRussell King * If we are blanked, we would have disabled the clock. Re-enable 604e0ac5e9bSRussell King * it so that compute_clock() does the right thing. 605e0ac5e9bSRussell King */ 606e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms)) 607e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 608e0ac5e9bSRussell King 60996f60e37SRussell King /* Now compute the divider for real */ 61042e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 61196f60e37SRussell King 61296f60e37SRussell King /* Ensure graphic fifo is enabled */ 61396f60e37SRussell King armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1); 61496f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 61596f60e37SRussell King 61696f60e37SRussell King if (interlaced ^ dcrtc->interlaced) { 61796f60e37SRussell King if (adj->flags & DRM_MODE_FLAG_INTERLACE) 61896f60e37SRussell King drm_vblank_get(dcrtc->crtc.dev, dcrtc->num); 61996f60e37SRussell King else 62096f60e37SRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 62196f60e37SRussell King dcrtc->interlaced = interlaced; 62296f60e37SRussell King } 62396f60e37SRussell King 62496f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 62596f60e37SRussell King 62696f60e37SRussell King /* Even interlaced/progressive frame */ 62796f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 62896f60e37SRussell King adj->crtc_htotal; 62996f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 63096f60e37SRussell King val = adj->crtc_hsync_start; 631662af0d8SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 63242e62ba7SRussell King dcrtc->variant->spu_adv_reg; 63396f60e37SRussell King 63496f60e37SRussell King if (interlaced) { 63596f60e37SRussell King /* Odd interlaced frame */ 63696f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 63796f60e37SRussell King (1 << 16); 63896f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 63996f60e37SRussell King val = adj->crtc_hsync_start - adj->crtc_htotal / 2; 640662af0d8SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 64142e62ba7SRussell King dcrtc->variant->spu_adv_reg; 64296f60e37SRussell King } else { 64396f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 64496f60e37SRussell King } 64596f60e37SRussell King 64696f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 64796f60e37SRussell King 64896f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 64996f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_GRA_HPXL_VLN); 65096f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_GZM_HPXL_VLN); 65196f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 65296f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 65396f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 65496f60e37SRussell King LCD_SPUT_V_H_TOTAL); 65596f60e37SRussell King 65642e62ba7SRussell King if (dcrtc->variant->has_spu_adv_reg) { 65796f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 65896f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 65996f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 660662af0d8SRussell King } 66196f60e37SRussell King 66296f60e37SRussell King val = CFG_GRA_ENA | CFG_GRA_HSMOOTH; 663f4510a27SMatt Roper val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt); 664f4510a27SMatt Roper val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod); 66596f60e37SRussell King 666f4510a27SMatt Roper if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420) 66796f60e37SRussell King val |= CFG_PALETTE_ENA; 66896f60e37SRussell King 66996f60e37SRussell King if (interlaced) 67096f60e37SRussell King val |= CFG_GRA_FTOGGLE; 67196f60e37SRussell King 67296f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_GRAFORMAT | 67396f60e37SRussell King CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV | 67496f60e37SRussell King CFG_SWAPYU | CFG_YUV2RGB) | 67596f60e37SRussell King CFG_PALETTE_ENA | CFG_GRA_FTOGGLE, 67696f60e37SRussell King LCD_SPU_DMA_CTRL0); 67796f60e37SRussell King 67896f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 67996f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 68096f60e37SRussell King 68196f60e37SRussell King val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc); 68296f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL); 68396f60e37SRussell King armada_reg_queue_end(regs, i); 68496f60e37SRussell King 68596f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 68696f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 68796f60e37SRussell King 68896f60e37SRussell King armada_drm_crtc_update(dcrtc); 68996f60e37SRussell King 690178e561fSRussell King drm_crtc_vblank_on(crtc); 69196f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 69296f60e37SRussell King 69396f60e37SRussell King return 0; 69496f60e37SRussell King } 69596f60e37SRussell King 69696f60e37SRussell King /* The mode_config.mutex will be held for this call */ 69796f60e37SRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, 69896f60e37SRussell King struct drm_framebuffer *old_fb) 69996f60e37SRussell King { 70096f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 70196f60e37SRussell King struct armada_regs regs[4]; 70296f60e37SRussell King unsigned i; 70396f60e37SRussell King 704f4510a27SMatt Roper i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs, 70596f60e37SRussell King dcrtc->interlaced); 70696f60e37SRussell King armada_reg_queue_end(regs, i); 70796f60e37SRussell King 70896f60e37SRussell King /* Wait for pending flips to complete */ 709*4b5dda82SRussell King armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary), 710*4b5dda82SRussell King MAX_SCHEDULE_TIMEOUT); 71196f60e37SRussell King 71296f60e37SRussell King /* Take a reference to the new fb as we're using it */ 713f4510a27SMatt Roper drm_framebuffer_reference(crtc->primary->fb); 71496f60e37SRussell King 71596f60e37SRussell King /* Update the base in the CRTC */ 71696f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 71796f60e37SRussell King 71896f60e37SRussell King /* Drop our previously held reference */ 71996f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 72096f60e37SRussell King 72196f60e37SRussell King return 0; 72296f60e37SRussell King } 72396f60e37SRussell King 72458326803SRussell King void armada_drm_crtc_plane_disable(struct armada_crtc *dcrtc, 72558326803SRussell King struct drm_plane *plane) 72658326803SRussell King { 7279099ea19SRussell King u32 sram_para1, dma_ctrl0_mask; 72858326803SRussell King 72958326803SRussell King /* 73058326803SRussell King * Drop our reference on any framebuffer attached to this plane. 73158326803SRussell King * We don't need to NULL this out as drm_plane_force_disable(), 73258326803SRussell King * and __setplane_internal() will do so for an overlay plane, and 73358326803SRussell King * __drm_helper_disable_unused_functions() will do so for the 73458326803SRussell King * primary plane. 73558326803SRussell King */ 73658326803SRussell King if (plane->fb) 73758326803SRussell King drm_framebuffer_unreference(plane->fb); 73858326803SRussell King 73958326803SRussell King /* Power down the Y/U/V FIFOs */ 74058326803SRussell King sram_para1 = CFG_PDWN16x66 | CFG_PDWN32x66; 74158326803SRussell King 74258326803SRussell King /* Power down most RAMs and FIFOs if this is the primary plane */ 7439099ea19SRussell King if (plane->type == DRM_PLANE_TYPE_PRIMARY) { 74458326803SRussell King sram_para1 |= CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 74558326803SRussell King CFG_PDWN32x32 | CFG_PDWN64x66; 7469099ea19SRussell King dma_ctrl0_mask = CFG_GRA_ENA; 7479099ea19SRussell King } else { 7489099ea19SRussell King dma_ctrl0_mask = CFG_DMA_ENA; 7499099ea19SRussell King } 7509099ea19SRussell King 7519099ea19SRussell King spin_lock_irq(&dcrtc->irq_lock); 7529099ea19SRussell King armada_updatel(0, dma_ctrl0_mask, dcrtc->base + LCD_SPU_DMA_CTRL0); 7539099ea19SRussell King spin_unlock_irq(&dcrtc->irq_lock); 75458326803SRussell King 75558326803SRussell King armada_updatel(sram_para1, 0, dcrtc->base + LCD_SPU_SRAM_PARA1); 75658326803SRussell King } 75758326803SRussell King 75896f60e37SRussell King /* The mode_config.mutex will be held for this call */ 75996f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc) 76096f60e37SRussell King { 76196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 76296f60e37SRussell King 76396f60e37SRussell King armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); 76458326803SRussell King armada_drm_crtc_plane_disable(dcrtc, crtc->primary); 76596f60e37SRussell King } 76696f60e37SRussell King 76796f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 76896f60e37SRussell King .dpms = armada_drm_crtc_dpms, 76996f60e37SRussell King .prepare = armada_drm_crtc_prepare, 77096f60e37SRussell King .commit = armada_drm_crtc_commit, 77196f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 77296f60e37SRussell King .mode_set = armada_drm_crtc_mode_set, 77396f60e37SRussell King .mode_set_base = armada_drm_crtc_mode_set_base, 77496f60e37SRussell King .disable = armada_drm_crtc_disable, 77596f60e37SRussell King }; 77696f60e37SRussell King 777662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 778662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 779662af0d8SRussell King { 780662af0d8SRussell King uint32_t addr; 781662af0d8SRussell King unsigned y; 782662af0d8SRussell King 783662af0d8SRussell King addr = SRAM_HWC32_RAM1; 784662af0d8SRussell King for (y = 0; y < height; y++) { 785662af0d8SRussell King uint32_t *p = &pix[y * stride]; 786662af0d8SRussell King unsigned x; 787662af0d8SRussell King 788662af0d8SRussell King for (x = 0; x < width; x++, p++) { 789662af0d8SRussell King uint32_t val = *p; 790662af0d8SRussell King 791662af0d8SRussell King val = (val & 0xff00ff00) | 792662af0d8SRussell King (val & 0x000000ff) << 16 | 793662af0d8SRussell King (val & 0x00ff0000) >> 16; 794662af0d8SRussell King 795662af0d8SRussell King writel_relaxed(val, 796662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 797662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 798662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 799c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 800662af0d8SRussell King addr += 1; 801662af0d8SRussell King if ((addr & 0x00ff) == 0) 802662af0d8SRussell King addr += 0xf00; 803662af0d8SRussell King if ((addr & 0x30ff) == 0) 804662af0d8SRussell King addr = SRAM_HWC32_RAM2; 805662af0d8SRussell King } 806662af0d8SRussell King } 807662af0d8SRussell King } 808662af0d8SRussell King 809662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 810662af0d8SRussell King { 811662af0d8SRussell King unsigned addr; 812662af0d8SRussell King 813662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 814662af0d8SRussell King /* write the default value */ 815662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 816662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 817662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 818662af0d8SRussell King } 819662af0d8SRussell King } 820662af0d8SRussell King 821662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 822662af0d8SRussell King { 823662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 824662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 825662af0d8SRussell King uint32_t para1; 826662af0d8SRussell King 827662af0d8SRussell King /* 828662af0d8SRussell King * Calculate the visible width and height of the cursor, 829662af0d8SRussell King * screen position, and the position in the cursor bitmap. 830662af0d8SRussell King */ 831662af0d8SRussell King if (dcrtc->cursor_x < 0) { 832662af0d8SRussell King xoff = -dcrtc->cursor_x; 833662af0d8SRussell King xscr = 0; 834662af0d8SRussell King w -= min(xoff, w); 835662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 836662af0d8SRussell King xoff = 0; 837662af0d8SRussell King xscr = dcrtc->cursor_x; 838662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 839662af0d8SRussell King } else { 840662af0d8SRussell King xoff = 0; 841662af0d8SRussell King xscr = dcrtc->cursor_x; 842662af0d8SRussell King } 843662af0d8SRussell King 844662af0d8SRussell King if (dcrtc->cursor_y < 0) { 845662af0d8SRussell King yoff = -dcrtc->cursor_y; 846662af0d8SRussell King yscr = 0; 847662af0d8SRussell King h -= min(yoff, h); 848662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 849662af0d8SRussell King yoff = 0; 850662af0d8SRussell King yscr = dcrtc->cursor_y; 851662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 852662af0d8SRussell King } else { 853662af0d8SRussell King yoff = 0; 854662af0d8SRussell King yscr = dcrtc->cursor_y; 855662af0d8SRussell King } 856662af0d8SRussell King 857662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 858662af0d8SRussell King s = dcrtc->cursor_w; 859662af0d8SRussell King if (dcrtc->interlaced) { 860662af0d8SRussell King s *= 2; 861662af0d8SRussell King yscr /= 2; 862662af0d8SRussell King h /= 2; 863662af0d8SRussell King } 864662af0d8SRussell King 865662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 866662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 867662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 868662af0d8SRussell King dcrtc->cursor_update = false; 869662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 870662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 871662af0d8SRussell King return 0; 872662af0d8SRussell King } 873662af0d8SRussell King 874662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 875662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 876662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 877662af0d8SRussell King 878662af0d8SRussell King /* 879662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 880662af0d8SRussell King * We must also reload the cursor data as well. 881662af0d8SRussell King */ 882662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 883662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 884662af0d8SRussell King reload = true; 885662af0d8SRussell King } 886662af0d8SRussell King 887662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 888662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 889662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 890662af0d8SRussell King dcrtc->cursor_update = false; 891662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 892662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 893662af0d8SRussell King reload = true; 894662af0d8SRussell King } 895662af0d8SRussell King if (reload) { 896662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 897662af0d8SRussell King uint32_t *pix; 898662af0d8SRussell King /* Set the top-left corner of the cursor image */ 899662af0d8SRussell King pix = obj->addr; 900662af0d8SRussell King pix += yoff * s + xoff; 901662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 902662af0d8SRussell King } 903662af0d8SRussell King 904662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 905662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 906662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 907662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 908662af0d8SRussell King dcrtc->cursor_update = true; 909662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 910662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 911662af0d8SRussell King 912662af0d8SRussell King return 0; 913662af0d8SRussell King } 914662af0d8SRussell King 915662af0d8SRussell King static void cursor_update(void *data) 916662af0d8SRussell King { 917662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 918662af0d8SRussell King } 919662af0d8SRussell King 920662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 921662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 922662af0d8SRussell King { 923662af0d8SRussell King struct drm_device *dev = crtc->dev; 924662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 925662af0d8SRussell King struct armada_gem_object *obj = NULL; 926662af0d8SRussell King int ret; 927662af0d8SRussell King 928662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 92942e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 930662af0d8SRussell King return -ENXIO; 931662af0d8SRussell King 932662af0d8SRussell King if (handle && w > 0 && h > 0) { 933662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 934662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 935662af0d8SRussell King return -ENOMEM; 936662af0d8SRussell King 937662af0d8SRussell King obj = armada_gem_object_lookup(dev, file, handle); 938662af0d8SRussell King if (!obj) 939662af0d8SRussell King return -ENOENT; 940662af0d8SRussell King 941662af0d8SRussell King /* Must be a kernel-mapped object */ 942662af0d8SRussell King if (!obj->addr) { 943662af0d8SRussell King drm_gem_object_unreference_unlocked(&obj->obj); 944662af0d8SRussell King return -EINVAL; 945662af0d8SRussell King } 946662af0d8SRussell King 947662af0d8SRussell King if (obj->obj.size < w * h * 4) { 948662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 949662af0d8SRussell King drm_gem_object_unreference_unlocked(&obj->obj); 950662af0d8SRussell King return -ENOMEM; 951662af0d8SRussell King } 952662af0d8SRussell King } 953662af0d8SRussell King 954662af0d8SRussell King mutex_lock(&dev->struct_mutex); 955662af0d8SRussell King if (dcrtc->cursor_obj) { 956662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 957662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 958662af0d8SRussell King drm_gem_object_unreference(&dcrtc->cursor_obj->obj); 959662af0d8SRussell King } 960662af0d8SRussell King dcrtc->cursor_obj = obj; 961662af0d8SRussell King dcrtc->cursor_w = w; 962662af0d8SRussell King dcrtc->cursor_h = h; 963662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 964662af0d8SRussell King if (obj) { 965662af0d8SRussell King obj->update_data = dcrtc; 966662af0d8SRussell King obj->update = cursor_update; 967662af0d8SRussell King } 968662af0d8SRussell King mutex_unlock(&dev->struct_mutex); 969662af0d8SRussell King 970662af0d8SRussell King return ret; 971662af0d8SRussell King } 972662af0d8SRussell King 973662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 974662af0d8SRussell King { 975662af0d8SRussell King struct drm_device *dev = crtc->dev; 976662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 977662af0d8SRussell King int ret; 978662af0d8SRussell King 979662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 98042e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 981662af0d8SRussell King return -EFAULT; 982662af0d8SRussell King 983662af0d8SRussell King mutex_lock(&dev->struct_mutex); 984662af0d8SRussell King dcrtc->cursor_x = x; 985662af0d8SRussell King dcrtc->cursor_y = y; 986662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 987662af0d8SRussell King mutex_unlock(&dev->struct_mutex); 988662af0d8SRussell King 989662af0d8SRussell King return ret; 990662af0d8SRussell King } 991662af0d8SRussell King 99296f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 99396f60e37SRussell King { 99496f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 99596f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 99696f60e37SRussell King 997662af0d8SRussell King if (dcrtc->cursor_obj) 998662af0d8SRussell King drm_gem_object_unreference(&dcrtc->cursor_obj->obj); 999662af0d8SRussell King 100096f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 100196f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 100296f60e37SRussell King 100396f60e37SRussell King if (!IS_ERR(dcrtc->clk)) 100496f60e37SRussell King clk_disable_unprepare(dcrtc->clk); 100596f60e37SRussell King 1006e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 1007e5d9ddfbSRussell King 10089611cb93SRussell King of_node_put(dcrtc->crtc.port); 10099611cb93SRussell King 101096f60e37SRussell King kfree(dcrtc); 101196f60e37SRussell King } 101296f60e37SRussell King 101396f60e37SRussell King /* 101496f60e37SRussell King * The mode_config lock is held here, to prevent races between this 101596f60e37SRussell King * and a mode_set. 101696f60e37SRussell King */ 101796f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc, 10185e4e3ba9SDave Airlie struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags) 101996f60e37SRussell King { 102096f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 102196f60e37SRussell King struct armada_frame_work *work; 102296f60e37SRussell King unsigned i; 102396f60e37SRussell King int ret; 102496f60e37SRussell King 102596f60e37SRussell King /* We don't support changing the pixel format */ 1026f4510a27SMatt Roper if (fb->pixel_format != crtc->primary->fb->pixel_format) 102796f60e37SRussell King return -EINVAL; 102896f60e37SRussell King 102996f60e37SRussell King work = kmalloc(sizeof(*work), GFP_KERNEL); 103096f60e37SRussell King if (!work) 103196f60e37SRussell King return -ENOMEM; 103296f60e37SRussell King 1033*4b5dda82SRussell King work->work.fn = armada_drm_crtc_complete_frame_work; 103496f60e37SRussell King work->event = event; 1035f4510a27SMatt Roper work->old_fb = dcrtc->crtc.primary->fb; 103696f60e37SRussell King 103796f60e37SRussell King i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs, 103896f60e37SRussell King dcrtc->interlaced); 103996f60e37SRussell King armada_reg_queue_end(work->regs, i); 104096f60e37SRussell King 104196f60e37SRussell King /* 1042c5488307SRussell King * Ensure that we hold a reference on the new framebuffer. 1043c5488307SRussell King * This has to match the behaviour in mode_set. 104496f60e37SRussell King */ 1045c5488307SRussell King drm_framebuffer_reference(fb); 104696f60e37SRussell King 104796f60e37SRussell King ret = armada_drm_crtc_queue_frame_work(dcrtc, work); 104896f60e37SRussell King if (ret) { 1049c5488307SRussell King /* Undo our reference above */ 1050c5488307SRussell King drm_framebuffer_unreference(fb); 105196f60e37SRussell King kfree(work); 105296f60e37SRussell King return ret; 105396f60e37SRussell King } 105496f60e37SRussell King 105596f60e37SRussell King /* 105696f60e37SRussell King * Don't take a reference on the new framebuffer; 105796f60e37SRussell King * drm_mode_page_flip_ioctl() has already grabbed a reference and 105896f60e37SRussell King * will _not_ drop that reference on successful return from this 105996f60e37SRussell King * function. Simply mark this new framebuffer as the current one. 106096f60e37SRussell King */ 1061f4510a27SMatt Roper dcrtc->crtc.primary->fb = fb; 106296f60e37SRussell King 106396f60e37SRussell King /* 106496f60e37SRussell King * Finally, if the display is blanked, we won't receive an 106596f60e37SRussell King * interrupt, so complete it now. 106696f60e37SRussell King */ 1067*4b5dda82SRussell King if (dpms_blanked(dcrtc->dpms)) 1068*4b5dda82SRussell King armada_drm_plane_work_run(dcrtc, drm_to_armada_plane(dcrtc->crtc.primary)); 106996f60e37SRussell King 107096f60e37SRussell King return 0; 107196f60e37SRussell King } 107296f60e37SRussell King 107396f60e37SRussell King static int 107496f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc, 107596f60e37SRussell King struct drm_property *property, uint64_t val) 107696f60e37SRussell King { 107796f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 107896f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 107996f60e37SRussell King bool update_csc = false; 108096f60e37SRussell King 108196f60e37SRussell King if (property == priv->csc_yuv_prop) { 108296f60e37SRussell King dcrtc->csc_yuv_mode = val; 108396f60e37SRussell King update_csc = true; 108496f60e37SRussell King } else if (property == priv->csc_rgb_prop) { 108596f60e37SRussell King dcrtc->csc_rgb_mode = val; 108696f60e37SRussell King update_csc = true; 108796f60e37SRussell King } 108896f60e37SRussell King 108996f60e37SRussell King if (update_csc) { 109096f60e37SRussell King uint32_t val; 109196f60e37SRussell King 109296f60e37SRussell King val = dcrtc->spu_iopad_ctrl | 109396f60e37SRussell King armada_drm_crtc_calculate_csc(dcrtc); 109496f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL); 109596f60e37SRussell King } 109696f60e37SRussell King 109796f60e37SRussell King return 0; 109896f60e37SRussell King } 109996f60e37SRussell King 110096f60e37SRussell King static struct drm_crtc_funcs armada_crtc_funcs = { 1101662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 1102662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 110396f60e37SRussell King .destroy = armada_drm_crtc_destroy, 110496f60e37SRussell King .set_config = drm_crtc_helper_set_config, 110596f60e37SRussell King .page_flip = armada_drm_crtc_page_flip, 110696f60e37SRussell King .set_property = armada_drm_crtc_set_property, 110796f60e37SRussell King }; 110896f60e37SRussell King 1109de32301bSRussell King static const struct drm_plane_funcs armada_primary_plane_funcs = { 1110de32301bSRussell King .update_plane = drm_primary_helper_update, 1111de32301bSRussell King .disable_plane = drm_primary_helper_disable, 1112de32301bSRussell King .destroy = drm_primary_helper_destroy, 1113de32301bSRussell King }; 1114de32301bSRussell King 11155740d27fSRussell King int armada_drm_plane_init(struct armada_plane *plane) 11165740d27fSRussell King { 11175740d27fSRussell King init_waitqueue_head(&plane->frame_wait); 11185740d27fSRussell King 11195740d27fSRussell King return 0; 11205740d27fSRussell King } 11215740d27fSRussell King 112296f60e37SRussell King static struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = { 112396f60e37SRussell King { CSC_AUTO, "Auto" }, 112496f60e37SRussell King { CSC_YUV_CCIR601, "CCIR601" }, 112596f60e37SRussell King { CSC_YUV_CCIR709, "CCIR709" }, 112696f60e37SRussell King }; 112796f60e37SRussell King 112896f60e37SRussell King static struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = { 112996f60e37SRussell King { CSC_AUTO, "Auto" }, 113096f60e37SRussell King { CSC_RGB_COMPUTER, "Computer system" }, 113196f60e37SRussell King { CSC_RGB_STUDIO, "Studio" }, 113296f60e37SRussell King }; 113396f60e37SRussell King 113496f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev) 113596f60e37SRussell King { 113696f60e37SRussell King struct armada_private *priv = dev->dev_private; 113796f60e37SRussell King 113896f60e37SRussell King if (priv->csc_yuv_prop) 113996f60e37SRussell King return 0; 114096f60e37SRussell King 114196f60e37SRussell King priv->csc_yuv_prop = drm_property_create_enum(dev, 0, 114296f60e37SRussell King "CSC_YUV", armada_drm_csc_yuv_enum_list, 114396f60e37SRussell King ARRAY_SIZE(armada_drm_csc_yuv_enum_list)); 114496f60e37SRussell King priv->csc_rgb_prop = drm_property_create_enum(dev, 0, 114596f60e37SRussell King "CSC_RGB", armada_drm_csc_rgb_enum_list, 114696f60e37SRussell King ARRAY_SIZE(armada_drm_csc_rgb_enum_list)); 114796f60e37SRussell King 114896f60e37SRussell King if (!priv->csc_yuv_prop || !priv->csc_rgb_prop) 114996f60e37SRussell King return -ENOMEM; 115096f60e37SRussell King 115196f60e37SRussell King return 0; 115296f60e37SRussell King } 115396f60e37SRussell King 11540fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 11559611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 11569611cb93SRussell King struct device_node *port) 115796f60e37SRussell King { 1158d8c96083SRussell King struct armada_private *priv = drm->dev_private; 115996f60e37SRussell King struct armada_crtc *dcrtc; 1160de32301bSRussell King struct armada_plane *primary; 116196f60e37SRussell King void __iomem *base; 116296f60e37SRussell King int ret; 116396f60e37SRussell King 1164d8c96083SRussell King ret = armada_drm_crtc_create_properties(drm); 116596f60e37SRussell King if (ret) 116696f60e37SRussell King return ret; 116796f60e37SRussell King 1168a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 1169c9d53c0fSJingoo Han if (IS_ERR(base)) 1170c9d53c0fSJingoo Han return PTR_ERR(base); 117196f60e37SRussell King 117296f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 117396f60e37SRussell King if (!dcrtc) { 117496f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 117596f60e37SRussell King return -ENOMEM; 117696f60e37SRussell King } 117796f60e37SRussell King 1178d8c96083SRussell King if (dev != drm->dev) 1179d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 1180d8c96083SRussell King 118142e62ba7SRussell King dcrtc->variant = variant; 118296f60e37SRussell King dcrtc->base = base; 1183d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 118496f60e37SRussell King dcrtc->clk = ERR_PTR(-EINVAL); 118596f60e37SRussell King dcrtc->csc_yuv_mode = CSC_AUTO; 118696f60e37SRussell King dcrtc->csc_rgb_mode = CSC_AUTO; 118796f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 118896f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 118996f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 119096f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 119196f60e37SRussell King INIT_LIST_HEAD(&dcrtc->vbl_list); 119296f60e37SRussell King 119396f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 119496f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 119596f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 119696f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 119796f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 119896f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 119996f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 120096f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 120196f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 120296f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 120396f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_GRA_OVSA_HPXL_VLN); 1204e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 1205e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 120696f60e37SRussell King 1207e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 1208e5d9ddfbSRussell King dcrtc); 1209e5d9ddfbSRussell King if (ret < 0) { 1210e5d9ddfbSRussell King kfree(dcrtc); 1211e5d9ddfbSRussell King return ret; 1212e5d9ddfbSRussell King } 121396f60e37SRussell King 121442e62ba7SRussell King if (dcrtc->variant->init) { 1215d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 121696f60e37SRussell King if (ret) { 121796f60e37SRussell King kfree(dcrtc); 121896f60e37SRussell King return ret; 121996f60e37SRussell King } 122096f60e37SRussell King } 122196f60e37SRussell King 122296f60e37SRussell King /* Ensure AXI pipeline is enabled */ 122396f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 122496f60e37SRussell King 122596f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 122696f60e37SRussell King 12279611cb93SRussell King dcrtc->crtc.port = port; 12281c914cecSRussell King 1229de32301bSRussell King primary = kzalloc(sizeof(*primary), GFP_KERNEL); 12301c914cecSRussell King if (!primary) 12311c914cecSRussell King return -ENOMEM; 12321c914cecSRussell King 12335740d27fSRussell King ret = armada_drm_plane_init(primary); 12345740d27fSRussell King if (ret) { 12355740d27fSRussell King kfree(primary); 12365740d27fSRussell King return ret; 12375740d27fSRussell King } 12385740d27fSRussell King 1239de32301bSRussell King ret = drm_universal_plane_init(drm, &primary->base, 0, 1240de32301bSRussell King &armada_primary_plane_funcs, 1241de32301bSRussell King armada_primary_formats, 1242de32301bSRussell King ARRAY_SIZE(armada_primary_formats), 1243de32301bSRussell King DRM_PLANE_TYPE_PRIMARY); 1244de32301bSRussell King if (ret) { 1245de32301bSRussell King kfree(primary); 1246de32301bSRussell King return ret; 1247de32301bSRussell King } 1248de32301bSRussell King 1249de32301bSRussell King ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL, 12501c914cecSRussell King &armada_crtc_funcs); 12511c914cecSRussell King if (ret) 12521c914cecSRussell King goto err_crtc_init; 12531c914cecSRussell King 125496f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 125596f60e37SRussell King 125696f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop, 125796f60e37SRussell King dcrtc->csc_yuv_mode); 125896f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop, 125996f60e37SRussell King dcrtc->csc_rgb_mode); 126096f60e37SRussell King 1261d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 12621c914cecSRussell King 12631c914cecSRussell King err_crtc_init: 1264de32301bSRussell King primary->base.funcs->destroy(&primary->base); 12651c914cecSRussell King return ret; 126696f60e37SRussell King } 1267d8c96083SRussell King 1268d8c96083SRussell King static int 1269d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 1270d8c96083SRussell King { 1271d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 1272d8c96083SRussell King struct drm_device *drm = data; 1273d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1274d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 1275d8c96083SRussell King const struct armada_variant *variant; 12769611cb93SRussell King struct device_node *port = NULL; 1277d8c96083SRussell King 1278d8c96083SRussell King if (irq < 0) 1279d8c96083SRussell King return irq; 1280d8c96083SRussell King 1281d8c96083SRussell King if (!dev->of_node) { 1282d8c96083SRussell King const struct platform_device_id *id; 1283d8c96083SRussell King 1284d8c96083SRussell King id = platform_get_device_id(pdev); 1285d8c96083SRussell King if (!id) 1286d8c96083SRussell King return -ENXIO; 1287d8c96083SRussell King 1288d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 1289d8c96083SRussell King } else { 1290d8c96083SRussell King const struct of_device_id *match; 12919611cb93SRussell King struct device_node *np, *parent = dev->of_node; 1292d8c96083SRussell King 1293d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 1294d8c96083SRussell King if (!match) 1295d8c96083SRussell King return -ENXIO; 1296d8c96083SRussell King 12979611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 12989611cb93SRussell King if (np) 12999611cb93SRussell King parent = np; 13009611cb93SRussell King port = of_get_child_by_name(parent, "port"); 13019611cb93SRussell King of_node_put(np); 13029611cb93SRussell King if (!port) { 13039611cb93SRussell King dev_err(dev, "no port node found in %s\n", 13049611cb93SRussell King parent->full_name); 13059611cb93SRussell King return -ENXIO; 13069611cb93SRussell King } 13079611cb93SRussell King 1308d8c96083SRussell King variant = match->data; 1309d8c96083SRussell King } 1310d8c96083SRussell King 13119611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1312d8c96083SRussell King } 1313d8c96083SRussell King 1314d8c96083SRussell King static void 1315d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1316d8c96083SRussell King { 1317d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1318d8c96083SRussell King 1319d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 1320d8c96083SRussell King } 1321d8c96083SRussell King 1322d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 1323d8c96083SRussell King .bind = armada_lcd_bind, 1324d8c96083SRussell King .unbind = armada_lcd_unbind, 1325d8c96083SRussell King }; 1326d8c96083SRussell King 1327d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 1328d8c96083SRussell King { 1329d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 1330d8c96083SRussell King } 1331d8c96083SRussell King 1332d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 1333d8c96083SRussell King { 1334d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 1335d8c96083SRussell King return 0; 1336d8c96083SRussell King } 1337d8c96083SRussell King 1338d8c96083SRussell King static struct of_device_id armada_lcd_of_match[] = { 1339d8c96083SRussell King { 1340d8c96083SRussell King .compatible = "marvell,dove-lcd", 1341d8c96083SRussell King .data = &armada510_ops, 1342d8c96083SRussell King }, 1343d8c96083SRussell King {} 1344d8c96083SRussell King }; 1345d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1346d8c96083SRussell King 1347d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 1348d8c96083SRussell King { 1349d8c96083SRussell King .name = "armada-lcd", 1350d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1351d8c96083SRussell King }, { 1352d8c96083SRussell King .name = "armada-510-lcd", 1353d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1354d8c96083SRussell King }, 1355d8c96083SRussell King { }, 1356d8c96083SRussell King }; 1357d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1358d8c96083SRussell King 1359d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 1360d8c96083SRussell King .probe = armada_lcd_probe, 1361d8c96083SRussell King .remove = armada_lcd_remove, 1362d8c96083SRussell King .driver = { 1363d8c96083SRussell King .name = "armada-lcd", 1364d8c96083SRussell King .owner = THIS_MODULE, 1365d8c96083SRussell King .of_match_table = armada_lcd_of_match, 1366d8c96083SRussell King }, 1367d8c96083SRussell King .id_table = armada_lcd_platform_ids, 1368d8c96083SRussell King }; 1369