xref: /openbmc/linux/drivers/gpu/drm/armada/armada_crtc.c (revision 2839d45c7d92a521364347dbd023d218a5913e26)
196f60e37SRussell King /*
296f60e37SRussell King  * Copyright (C) 2012 Russell King
396f60e37SRussell King  *  Rewritten from the dovefb driver, and Armada510 manuals.
496f60e37SRussell King  *
596f60e37SRussell King  * This program is free software; you can redistribute it and/or modify
696f60e37SRussell King  * it under the terms of the GNU General Public License version 2 as
796f60e37SRussell King  * published by the Free Software Foundation.
896f60e37SRussell King  */
996f60e37SRussell King #include <linux/clk.h>
10d8c96083SRussell King #include <linux/component.h>
11d8c96083SRussell King #include <linux/of_device.h>
12d8c96083SRussell King #include <linux/platform_device.h>
1396f60e37SRussell King #include <drm/drmP.h>
1496f60e37SRussell King #include <drm/drm_crtc_helper.h>
153cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h>
1696f60e37SRussell King #include "armada_crtc.h"
1796f60e37SRussell King #include "armada_drm.h"
1896f60e37SRussell King #include "armada_fb.h"
1996f60e37SRussell King #include "armada_gem.h"
2096f60e37SRussell King #include "armada_hw.h"
21c8a220c6SRussell King #include "armada_trace.h"
2296f60e37SRussell King 
2396f60e37SRussell King struct armada_frame_work {
244b5dda82SRussell King 	struct armada_plane_work work;
2596f60e37SRussell King 	struct drm_pending_vblank_event *event;
2696f60e37SRussell King 	struct armada_regs regs[4];
2796f60e37SRussell King 	struct drm_framebuffer *old_fb;
2896f60e37SRussell King };
2996f60e37SRussell King 
3096f60e37SRussell King enum csc_mode {
3196f60e37SRussell King 	CSC_AUTO = 0,
3296f60e37SRussell King 	CSC_YUV_CCIR601 = 1,
3396f60e37SRussell King 	CSC_YUV_CCIR709 = 2,
3496f60e37SRussell King 	CSC_RGB_COMPUTER = 1,
3596f60e37SRussell King 	CSC_RGB_STUDIO = 2,
3696f60e37SRussell King };
3796f60e37SRussell King 
381c914cecSRussell King static const uint32_t armada_primary_formats[] = {
391c914cecSRussell King 	DRM_FORMAT_UYVY,
401c914cecSRussell King 	DRM_FORMAT_YUYV,
411c914cecSRussell King 	DRM_FORMAT_VYUY,
421c914cecSRussell King 	DRM_FORMAT_YVYU,
431c914cecSRussell King 	DRM_FORMAT_ARGB8888,
441c914cecSRussell King 	DRM_FORMAT_ABGR8888,
451c914cecSRussell King 	DRM_FORMAT_XRGB8888,
461c914cecSRussell King 	DRM_FORMAT_XBGR8888,
471c914cecSRussell King 	DRM_FORMAT_RGB888,
481c914cecSRussell King 	DRM_FORMAT_BGR888,
491c914cecSRussell King 	DRM_FORMAT_ARGB1555,
501c914cecSRussell King 	DRM_FORMAT_ABGR1555,
511c914cecSRussell King 	DRM_FORMAT_RGB565,
521c914cecSRussell King 	DRM_FORMAT_BGR565,
531c914cecSRussell King };
541c914cecSRussell King 
5596f60e37SRussell King /*
5696f60e37SRussell King  * A note about interlacing.  Let's consider HDMI 1920x1080i.
5796f60e37SRussell King  * The timing parameters we have from X are:
5896f60e37SRussell King  *  Hact HsyA HsyI Htot  Vact VsyA VsyI Vtot
5996f60e37SRussell King  *  1920 2448 2492 2640  1080 1084 1094 1125
6096f60e37SRussell King  * Which get translated to:
6196f60e37SRussell King  *  Hact HsyA HsyI Htot  Vact VsyA VsyI Vtot
6296f60e37SRussell King  *  1920 2448 2492 2640   540  542  547  562
6396f60e37SRussell King  *
6496f60e37SRussell King  * This is how it is defined by CEA-861-D - line and pixel numbers are
6596f60e37SRussell King  * referenced to the rising edge of VSYNC and HSYNC.  Total clocks per
6696f60e37SRussell King  * line: 2640.  The odd frame, the first active line is at line 21, and
6796f60e37SRussell King  * the even frame, the first active line is 584.
6896f60e37SRussell King  *
6996f60e37SRussell King  * LN:    560     561     562     563             567     568    569
7096f60e37SRussell King  * DE:    ~~~|____________________________//__________________________
7196f60e37SRussell King  * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
7296f60e37SRussell King  * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________
7396f60e37SRussell King  *  22 blanking lines.  VSYNC at 1320 (referenced to the HSYNC rising edge).
7496f60e37SRussell King  *
7596f60e37SRussell King  * LN:    1123   1124    1125      1               5       6      7
7696f60e37SRussell King  * DE:    ~~~|____________________________//__________________________
7796f60e37SRussell King  * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
7896f60e37SRussell King  * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________
7996f60e37SRussell King  *  23 blanking lines
8096f60e37SRussell King  *
8196f60e37SRussell King  * The Armada LCD Controller line and pixel numbers are, like X timings,
8296f60e37SRussell King  * referenced to the top left of the active frame.
8396f60e37SRussell King  *
8496f60e37SRussell King  * So, translating these to our LCD controller:
8596f60e37SRussell King  *  Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128.
8696f60e37SRussell King  *  Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448.
8796f60e37SRussell King  * Note: Vsync front porch remains constant!
8896f60e37SRussell King  *
8996f60e37SRussell King  * if (odd_frame) {
9096f60e37SRussell King  *   vtotal = mode->crtc_vtotal + 1;
9196f60e37SRussell King  *   vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1;
9296f60e37SRussell King  *   vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2
9396f60e37SRussell King  * } else {
9496f60e37SRussell King  *   vtotal = mode->crtc_vtotal;
9596f60e37SRussell King  *   vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay;
9696f60e37SRussell King  *   vhorizpos = mode->crtc_hsync_start;
9796f60e37SRussell King  * }
9896f60e37SRussell King  * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end;
9996f60e37SRussell King  *
10096f60e37SRussell King  * So, we need to reprogram these registers on each vsync event:
10196f60e37SRussell King  *  LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL
10296f60e37SRussell King  *
10396f60e37SRussell King  * Note: we do not use the frame done interrupts because these appear
10496f60e37SRussell King  * to happen too early, and lead to jitter on the display (presumably
10596f60e37SRussell King  * they occur at the end of the last active line, before the vsync back
10696f60e37SRussell King  * porch, which we're reprogramming.)
10796f60e37SRussell King  */
10896f60e37SRussell King 
10996f60e37SRussell King void
11096f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs)
11196f60e37SRussell King {
11296f60e37SRussell King 	while (regs->offset != ~0) {
11396f60e37SRussell King 		void __iomem *reg = dcrtc->base + regs->offset;
11496f60e37SRussell King 		uint32_t val;
11596f60e37SRussell King 
11696f60e37SRussell King 		val = regs->mask;
11796f60e37SRussell King 		if (val != 0)
11896f60e37SRussell King 			val &= readl_relaxed(reg);
11996f60e37SRussell King 		writel_relaxed(val | regs->val, reg);
12096f60e37SRussell King 		++regs;
12196f60e37SRussell King 	}
12296f60e37SRussell King }
12396f60e37SRussell King 
12496f60e37SRussell King #define dpms_blanked(dpms)	((dpms) != DRM_MODE_DPMS_ON)
12596f60e37SRussell King 
12696f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc)
12796f60e37SRussell King {
12896f60e37SRussell King 	uint32_t dumb_ctrl;
12996f60e37SRussell King 
13096f60e37SRussell King 	dumb_ctrl = dcrtc->cfg_dumb_ctrl;
13196f60e37SRussell King 
13296f60e37SRussell King 	if (!dpms_blanked(dcrtc->dpms))
13396f60e37SRussell King 		dumb_ctrl |= CFG_DUMB_ENA;
13496f60e37SRussell King 
13596f60e37SRussell King 	/*
13696f60e37SRussell King 	 * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might
13796f60e37SRussell King 	 * be using SPI or GPIO.  If we set this to DUMB_BLANK, we will
13896f60e37SRussell King 	 * force LCD_D[23:0] to output blank color, overriding the GPIO or
13996f60e37SRussell King 	 * SPI usage.  So leave it as-is unless in DUMB24_RGB888_0 mode.
14096f60e37SRussell King 	 */
14196f60e37SRussell King 	if (dpms_blanked(dcrtc->dpms) &&
14296f60e37SRussell King 	    (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) {
14396f60e37SRussell King 		dumb_ctrl &= ~DUMB_MASK;
14496f60e37SRussell King 		dumb_ctrl |= DUMB_BLANK;
14596f60e37SRussell King 	}
14696f60e37SRussell King 
14796f60e37SRussell King 	/*
14896f60e37SRussell King 	 * The documentation doesn't indicate what the normal state of
14996f60e37SRussell King 	 * the sync signals are.  Sebastian Hesselbart kindly probed
15096f60e37SRussell King 	 * these signals on his board to determine their state.
15196f60e37SRussell King 	 *
15296f60e37SRussell King 	 * The non-inverted state of the sync signals is active high.
15396f60e37SRussell King 	 * Setting these bits makes the appropriate signal active low.
15496f60e37SRussell King 	 */
15596f60e37SRussell King 	if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC)
15696f60e37SRussell King 		dumb_ctrl |= CFG_INV_CSYNC;
15796f60e37SRussell King 	if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC)
15896f60e37SRussell King 		dumb_ctrl |= CFG_INV_HSYNC;
15996f60e37SRussell King 	if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC)
16096f60e37SRussell King 		dumb_ctrl |= CFG_INV_VSYNC;
16196f60e37SRussell King 
16296f60e37SRussell King 	if (dcrtc->dumb_ctrl != dumb_ctrl) {
16396f60e37SRussell King 		dcrtc->dumb_ctrl = dumb_ctrl;
16496f60e37SRussell King 		writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL);
16596f60e37SRussell King 	}
16696f60e37SRussell King }
16796f60e37SRussell King 
168f0b24871SRussell King void armada_drm_plane_calc_addrs(u32 *addrs, struct drm_framebuffer *fb,
169f0b24871SRussell King 	int x, int y)
170f0b24871SRussell King {
171d6a48965SRussell King 	const struct drm_format_info *format = fb->format;
172d6a48965SRussell King 	unsigned int num_planes = format->num_planes;
173f0b24871SRussell King 	u32 addr = drm_fb_obj(fb)->dev_addr;
174f0b24871SRussell King 	int i;
175f0b24871SRussell King 
176f0b24871SRussell King 	if (num_planes > 3)
177f0b24871SRussell King 		num_planes = 3;
178f0b24871SRussell King 
179de0ea9adSRussell King 	addrs[0] = addr + fb->offsets[0] + y * fb->pitches[0] +
180de0ea9adSRussell King 		   x * format->cpp[0];
181de0ea9adSRussell King 
182de0ea9adSRussell King 	y /= format->vsub;
183de0ea9adSRussell King 	x /= format->hsub;
184de0ea9adSRussell King 
185de0ea9adSRussell King 	for (i = 1; i < num_planes; i++)
186f0b24871SRussell King 		addrs[i] = addr + fb->offsets[i] + y * fb->pitches[i] +
187d6a48965SRussell King 			     x * format->cpp[i];
188f0b24871SRussell King 	for (; i < 3; i++)
189f0b24871SRussell King 		addrs[i] = 0;
190f0b24871SRussell King }
191f0b24871SRussell King 
19296f60e37SRussell King static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb,
19396f60e37SRussell King 	int x, int y, struct armada_regs *regs, bool interlaced)
19496f60e37SRussell King {
19596f60e37SRussell King 	unsigned pitch = fb->pitches[0];
196f0b24871SRussell King 	u32 addrs[3], addr_odd, addr_even;
19796f60e37SRussell King 	unsigned i = 0;
19896f60e37SRussell King 
19996f60e37SRussell King 	DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n",
200272725c7SVille Syrjälä 		pitch, x, y, fb->format->cpp[0] * 8);
20196f60e37SRussell King 
202f0b24871SRussell King 	armada_drm_plane_calc_addrs(addrs, fb, x, y);
203f0b24871SRussell King 
204f0b24871SRussell King 	addr_odd = addr_even = addrs[0];
20596f60e37SRussell King 
20696f60e37SRussell King 	if (interlaced) {
20796f60e37SRussell King 		addr_even += pitch;
20896f60e37SRussell King 		pitch *= 2;
20996f60e37SRussell King 	}
21096f60e37SRussell King 
21196f60e37SRussell King 	/* write offset, base, and pitch */
21296f60e37SRussell King 	armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0);
21396f60e37SRussell King 	armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1);
21496f60e37SRussell King 	armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH);
21596f60e37SRussell King 
21696f60e37SRussell King 	return i;
21796f60e37SRussell King }
21896f60e37SRussell King 
219*2839d45cSRussell King static void armada_drm_plane_work_call(struct armada_crtc *dcrtc,
220*2839d45cSRussell King 	struct armada_plane_work *work,
221*2839d45cSRussell King 	void (*fn)(struct armada_crtc *, struct armada_plane_work *))
222*2839d45cSRussell King {
223*2839d45cSRussell King 	struct armada_plane *dplane = drm_to_armada_plane(work->plane);
224*2839d45cSRussell King 
225*2839d45cSRussell King 	if (fn)
226*2839d45cSRussell King 		fn(dcrtc, work);
227*2839d45cSRussell King 	drm_crtc_vblank_put(&dcrtc->crtc);
228*2839d45cSRussell King 
229*2839d45cSRussell King 	wake_up(&dplane->frame_wait);
230*2839d45cSRussell King }
231*2839d45cSRussell King 
2324b5dda82SRussell King static void armada_drm_plane_work_run(struct armada_crtc *dcrtc,
233ec6fb159SRussell King 	struct drm_plane *plane)
2344b5dda82SRussell King {
235ec6fb159SRussell King 	struct armada_plane *dplane = drm_to_armada_plane(plane);
236ec6fb159SRussell King 	struct armada_plane_work *work = xchg(&dplane->work, NULL);
2374b5dda82SRussell King 
2384b5dda82SRussell King 	/* Handle any pending frame work. */
239*2839d45cSRussell King 	if (work)
240*2839d45cSRussell King 		armada_drm_plane_work_call(dcrtc, work, work->fn);
2414b5dda82SRussell King }
2424b5dda82SRussell King 
2434b5dda82SRussell King int armada_drm_plane_work_queue(struct armada_crtc *dcrtc,
244eaab0130SRussell King 	struct armada_plane_work *work)
2454b5dda82SRussell King {
246eaab0130SRussell King 	struct armada_plane *plane = drm_to_armada_plane(work->plane);
2474b5dda82SRussell King 	int ret;
2484b5dda82SRussell King 
249accbaf6eSGustavo Padovan 	ret = drm_crtc_vblank_get(&dcrtc->crtc);
2504b5dda82SRussell King 	if (ret) {
2514b5dda82SRussell King 		DRM_ERROR("failed to acquire vblank counter\n");
2524b5dda82SRussell King 		return ret;
2534b5dda82SRussell King 	}
2544b5dda82SRussell King 
2554b5dda82SRussell King 	ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0;
2564b5dda82SRussell King 	if (ret)
257accbaf6eSGustavo Padovan 		drm_crtc_vblank_put(&dcrtc->crtc);
2584b5dda82SRussell King 
2594b5dda82SRussell King 	return ret;
2604b5dda82SRussell King }
2614b5dda82SRussell King 
2624b5dda82SRussell King int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout)
2634b5dda82SRussell King {
2644b5dda82SRussell King 	return wait_event_timeout(plane->frame_wait, !plane->work, timeout);
2654b5dda82SRussell King }
2664b5dda82SRussell King 
267d3b84215SRussell King void armada_drm_plane_work_cancel(struct armada_crtc *dcrtc,
268d3b84215SRussell King 	struct armada_plane *dplane)
2697c8f7e1aSRussell King {
270d3b84215SRussell King 	struct armada_plane_work *work = xchg(&dplane->work, NULL);
2717c8f7e1aSRussell King 
2724a8506d2SRussell King 	if (work)
273*2839d45cSRussell King 		armada_drm_plane_work_call(dcrtc, work, work->cancel);
2747c8f7e1aSRussell King }
2757c8f7e1aSRussell King 
276709ffd82SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc,
277eaab0130SRussell King 	struct armada_plane_work *work)
27896f60e37SRussell King {
2794b5dda82SRussell King 	struct armada_frame_work *fwork = container_of(work, struct armada_frame_work, work);
28096f60e37SRussell King 	struct drm_device *dev = dcrtc->crtc.dev;
281709ffd82SRussell King 	unsigned long flags;
28296f60e37SRussell King 
283709ffd82SRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
2844b5dda82SRussell King 	armada_drm_crtc_update_regs(dcrtc, fwork->regs);
285709ffd82SRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
28696f60e37SRussell King 
2874b5dda82SRussell King 	if (fwork->event) {
288709ffd82SRussell King 		spin_lock_irqsave(&dev->event_lock, flags);
289dd54b806SGustavo Padovan 		drm_crtc_send_vblank_event(&dcrtc->crtc, fwork->event);
290709ffd82SRussell King 		spin_unlock_irqrestore(&dev->event_lock, flags);
291709ffd82SRussell King 	}
29296f60e37SRussell King 
29396f60e37SRussell King 	/* Finally, queue the process-half of the cleanup. */
2944b5dda82SRussell King 	__armada_drm_queue_unref_work(dcrtc->crtc.dev, fwork->old_fb);
2954b5dda82SRussell King 	kfree(fwork);
29696f60e37SRussell King }
29796f60e37SRussell King 
298eaab0130SRussell King static struct armada_frame_work *
299eaab0130SRussell King armada_drm_crtc_alloc_frame_work(struct drm_plane *plane)
300901bb889SRussell King {
301901bb889SRussell King 	struct armada_frame_work *work;
302901bb889SRussell King 	int i = 0;
303901bb889SRussell King 
304901bb889SRussell King 	work = kzalloc(sizeof(*work), GFP_KERNEL);
305901bb889SRussell King 	if (!work)
306901bb889SRussell King 		return NULL;
307901bb889SRussell King 
308eaab0130SRussell King 	work->work.plane = plane;
309901bb889SRussell King 	work->work.fn = armada_drm_crtc_complete_frame_work;
310901bb889SRussell King 	armada_reg_queue_end(work->regs, i);
311901bb889SRussell King 
312901bb889SRussell King 	return work;
313901bb889SRussell King }
314901bb889SRussell King 
31596f60e37SRussell King static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc,
31696f60e37SRussell King 	struct drm_framebuffer *fb, bool force)
31796f60e37SRussell King {
31896f60e37SRussell King 	struct armada_frame_work *work;
31996f60e37SRussell King 
32096f60e37SRussell King 	if (!fb)
32196f60e37SRussell King 		return;
32296f60e37SRussell King 
32396f60e37SRussell King 	if (force) {
32496f60e37SRussell King 		/* Display is disabled, so just drop the old fb */
325a52ff2a5SHaneen Mohammed 		drm_framebuffer_put(fb);
32696f60e37SRussell King 		return;
32796f60e37SRussell King 	}
32896f60e37SRussell King 
329eaab0130SRussell King 	work = armada_drm_crtc_alloc_frame_work(dcrtc->crtc.primary);
33096f60e37SRussell King 	if (work) {
33196f60e37SRussell King 		work->old_fb = fb;
33296f60e37SRussell King 
333eaab0130SRussell King 		if (armada_drm_plane_work_queue(dcrtc, work) == 0)
33496f60e37SRussell King 			return;
33596f60e37SRussell King 
33696f60e37SRussell King 		kfree(work);
33796f60e37SRussell King 	}
33896f60e37SRussell King 
33996f60e37SRussell King 	/*
34096f60e37SRussell King 	 * Oops - just drop the reference immediately and hope for
34196f60e37SRussell King 	 * the best.  The worst that will happen is the buffer gets
34296f60e37SRussell King 	 * reused before it has finished being displayed.
34396f60e37SRussell King 	 */
344a52ff2a5SHaneen Mohammed 	drm_framebuffer_put(fb);
34596f60e37SRussell King }
34696f60e37SRussell King 
34796f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc)
34896f60e37SRussell King {
34996f60e37SRussell King 	/*
35096f60e37SRussell King 	 * Tell the DRM core that vblank IRQs aren't going to happen for
35196f60e37SRussell King 	 * a while.  This cleans up any pending vblank events for us.
35296f60e37SRussell King 	 */
353178e561fSRussell King 	drm_crtc_vblank_off(&dcrtc->crtc);
354ec6fb159SRussell King 	armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary);
35596f60e37SRussell King }
35696f60e37SRussell King 
35796f60e37SRussell King /* The mode_config.mutex will be held for this call */
35896f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms)
35996f60e37SRussell King {
36096f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
36196f60e37SRussell King 
362ea908ba8SRussell King 	if (dpms_blanked(dcrtc->dpms) != dpms_blanked(dpms)) {
36396f60e37SRussell King 		if (dpms_blanked(dpms))
36496f60e37SRussell King 			armada_drm_vblank_off(dcrtc);
365ea908ba8SRussell King 		else if (!IS_ERR(dcrtc->clk))
366ea908ba8SRussell King 			WARN_ON(clk_prepare_enable(dcrtc->clk));
367ea908ba8SRussell King 		dcrtc->dpms = dpms;
368ea908ba8SRussell King 		armada_drm_crtc_update(dcrtc);
369ea908ba8SRussell King 		if (!dpms_blanked(dpms))
370178e561fSRussell King 			drm_crtc_vblank_on(&dcrtc->crtc);
371ea908ba8SRussell King 		else if (!IS_ERR(dcrtc->clk))
372ea908ba8SRussell King 			clk_disable_unprepare(dcrtc->clk);
373ea908ba8SRussell King 	} else if (dcrtc->dpms != dpms) {
374ea908ba8SRussell King 		dcrtc->dpms = dpms;
37596f60e37SRussell King 	}
37696f60e37SRussell King }
37796f60e37SRussell King 
37896f60e37SRussell King /*
37996f60e37SRussell King  * Prepare for a mode set.  Turn off overlay to ensure that we don't end
38096f60e37SRussell King  * up with the overlay size being bigger than the active screen size.
38196f60e37SRussell King  * We rely upon X refreshing this state after the mode set has completed.
38296f60e37SRussell King  *
38396f60e37SRussell King  * The mode_config.mutex will be held for this call
38496f60e37SRussell King  */
38596f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc)
38696f60e37SRussell King {
38796f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
38896f60e37SRussell King 	struct drm_plane *plane;
38996f60e37SRussell King 
39096f60e37SRussell King 	/*
39196f60e37SRussell King 	 * If we have an overlay plane associated with this CRTC, disable
39296f60e37SRussell King 	 * it before the modeset to avoid its coordinates being outside
393f8e14069SRussell King 	 * the new mode parameters.
39496f60e37SRussell King 	 */
39596f60e37SRussell King 	plane = dcrtc->plane;
396f8e14069SRussell King 	if (plane)
397f8e14069SRussell King 		drm_plane_force_disable(plane);
39896f60e37SRussell King }
39996f60e37SRussell King 
40096f60e37SRussell King /* The mode_config.mutex will be held for this call */
40196f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc)
40296f60e37SRussell King {
40396f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
40496f60e37SRussell King 
40596f60e37SRussell King 	if (dcrtc->dpms != DRM_MODE_DPMS_ON) {
40696f60e37SRussell King 		dcrtc->dpms = DRM_MODE_DPMS_ON;
40796f60e37SRussell King 		armada_drm_crtc_update(dcrtc);
40896f60e37SRussell King 	}
40996f60e37SRussell King }
41096f60e37SRussell King 
41196f60e37SRussell King /* The mode_config.mutex will be held for this call */
41296f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc,
41396f60e37SRussell King 	const struct drm_display_mode *mode, struct drm_display_mode *adj)
41496f60e37SRussell King {
41596f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
41696f60e37SRussell King 	int ret;
41796f60e37SRussell King 
41896f60e37SRussell King 	/* We can't do interlaced modes if we don't have the SPU_ADV_REG */
41942e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg &&
42096f60e37SRussell King 	    adj->flags & DRM_MODE_FLAG_INTERLACE)
42196f60e37SRussell King 		return false;
42296f60e37SRussell King 
42396f60e37SRussell King 	/* Check whether the display mode is possible */
42442e62ba7SRussell King 	ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL);
42596f60e37SRussell King 	if (ret)
42696f60e37SRussell King 		return false;
42796f60e37SRussell King 
42896f60e37SRussell King 	return true;
42996f60e37SRussell King }
43096f60e37SRussell King 
4315922a7d0SShawn Guo /* These are locked by dev->vbl_lock */
4325922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask)
4335922a7d0SShawn Guo {
4345922a7d0SShawn Guo 	if (dcrtc->irq_ena & mask) {
4355922a7d0SShawn Guo 		dcrtc->irq_ena &= ~mask;
4365922a7d0SShawn Guo 		writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
4375922a7d0SShawn Guo 	}
4385922a7d0SShawn Guo }
4395922a7d0SShawn Guo 
4405922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask)
4415922a7d0SShawn Guo {
4425922a7d0SShawn Guo 	if ((dcrtc->irq_ena & mask) != mask) {
4435922a7d0SShawn Guo 		dcrtc->irq_ena |= mask;
4445922a7d0SShawn Guo 		writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
4455922a7d0SShawn Guo 		if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask)
4465922a7d0SShawn Guo 			writel(0, dcrtc->base + LCD_SPU_IRQ_ISR);
4475922a7d0SShawn Guo 	}
4485922a7d0SShawn Guo }
4495922a7d0SShawn Guo 
450e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat)
45196f60e37SRussell King {
45296f60e37SRussell King 	void __iomem *base = dcrtc->base;
4534a8506d2SRussell King 	struct drm_plane *ovl_plane;
45496f60e37SRussell King 
45596f60e37SRussell King 	if (stat & DMA_FF_UNDERFLOW)
45696f60e37SRussell King 		DRM_ERROR("video underflow on crtc %u\n", dcrtc->num);
45796f60e37SRussell King 	if (stat & GRA_FF_UNDERFLOW)
45896f60e37SRussell King 		DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num);
45996f60e37SRussell King 
46096f60e37SRussell King 	if (stat & VSYNC_IRQ)
4610ac28c57SGustavo Padovan 		drm_crtc_handle_vblank(&dcrtc->crtc);
46296f60e37SRussell King 
46396f60e37SRussell King 	spin_lock(&dcrtc->irq_lock);
4644a8506d2SRussell King 	ovl_plane = dcrtc->plane;
465ec6fb159SRussell King 	if (ovl_plane)
466ec6fb159SRussell King 		armada_drm_plane_work_run(dcrtc, ovl_plane);
46796f60e37SRussell King 
46896f60e37SRussell King 	if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) {
46996f60e37SRussell King 		int i = stat & GRA_FRAME_IRQ0 ? 0 : 1;
47096f60e37SRussell King 		uint32_t val;
47196f60e37SRussell King 
47296f60e37SRussell King 		writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH);
47396f60e37SRussell King 		writel_relaxed(dcrtc->v[i].spu_v_h_total,
47496f60e37SRussell King 			       base + LCD_SPUT_V_H_TOTAL);
47596f60e37SRussell King 
47696f60e37SRussell King 		val = readl_relaxed(base + LCD_SPU_ADV_REG);
47796f60e37SRussell King 		val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN);
47896f60e37SRussell King 		val |= dcrtc->v[i].spu_adv_reg;
479662af0d8SRussell King 		writel_relaxed(val, base + LCD_SPU_ADV_REG);
48096f60e37SRussell King 	}
481662af0d8SRussell King 
482662af0d8SRussell King 	if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) {
483662af0d8SRussell King 		writel_relaxed(dcrtc->cursor_hw_pos,
484662af0d8SRussell King 			       base + LCD_SPU_HWC_OVSA_HPXL_VLN);
485662af0d8SRussell King 		writel_relaxed(dcrtc->cursor_hw_sz,
486662af0d8SRussell King 			       base + LCD_SPU_HWC_HPXL_VLN);
487662af0d8SRussell King 		armada_updatel(CFG_HWC_ENA,
488662af0d8SRussell King 			       CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA,
489662af0d8SRussell King 			       base + LCD_SPU_DMA_CTRL0);
490662af0d8SRussell King 		dcrtc->cursor_update = false;
491662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
492662af0d8SRussell King 	}
493662af0d8SRussell King 
49496f60e37SRussell King 	spin_unlock(&dcrtc->irq_lock);
49596f60e37SRussell King 
496ec6fb159SRussell King 	if (stat & GRA_FRAME_IRQ)
497ec6fb159SRussell King 		armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary);
49896f60e37SRussell King }
49996f60e37SRussell King 
500e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg)
501e5d9ddfbSRussell King {
502e5d9ddfbSRussell King 	struct armada_crtc *dcrtc = arg;
503e5d9ddfbSRussell King 	u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
504e5d9ddfbSRussell King 
505e5d9ddfbSRussell King 	/*
506e5d9ddfbSRussell King 	 * This is rediculous - rather than writing bits to clear, we
507e5d9ddfbSRussell King 	 * have to set the actual status register value.  This is racy.
508e5d9ddfbSRussell King 	 */
509e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
510e5d9ddfbSRussell King 
511c8a220c6SRussell King 	trace_armada_drm_irq(&dcrtc->crtc, stat);
512c8a220c6SRussell King 
513e5d9ddfbSRussell King 	/* Mask out those interrupts we haven't enabled */
514e5d9ddfbSRussell King 	v = stat & dcrtc->irq_ena;
515e5d9ddfbSRussell King 
516e5d9ddfbSRussell King 	if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) {
517e5d9ddfbSRussell King 		armada_drm_crtc_irq(dcrtc, stat);
518e5d9ddfbSRussell King 		return IRQ_HANDLED;
519e5d9ddfbSRussell King 	}
520e5d9ddfbSRussell King 	return IRQ_NONE;
521e5d9ddfbSRussell King }
522e5d9ddfbSRussell King 
52396f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc)
52496f60e37SRussell King {
52596f60e37SRussell King 	struct drm_display_mode *adj = &dcrtc->crtc.mode;
52696f60e37SRussell King 	uint32_t val = 0;
52796f60e37SRussell King 
52896f60e37SRussell King 	if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709)
52996f60e37SRussell King 		val |= CFG_CSC_YUV_CCIR709;
53096f60e37SRussell King 	if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO)
53196f60e37SRussell King 		val |= CFG_CSC_RGB_STUDIO;
53296f60e37SRussell King 
53396f60e37SRussell King 	/*
53496f60e37SRussell King 	 * In auto mode, set the colorimetry, based upon the HDMI spec.
53596f60e37SRussell King 	 * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use
53696f60e37SRussell King 	 * ITU601.  It may be more appropriate to set this depending on
53796f60e37SRussell King 	 * the source - but what if the graphic frame is YUV and the
53896f60e37SRussell King 	 * video frame is RGB?
53996f60e37SRussell King 	 */
54096f60e37SRussell King 	if ((adj->hdisplay == 1280 && adj->vdisplay == 720 &&
54196f60e37SRussell King 	     !(adj->flags & DRM_MODE_FLAG_INTERLACE)) ||
54296f60e37SRussell King 	    (adj->hdisplay == 1920 && adj->vdisplay == 1080)) {
54396f60e37SRussell King 		if (dcrtc->csc_yuv_mode == CSC_AUTO)
54496f60e37SRussell King 			val |= CFG_CSC_YUV_CCIR709;
54596f60e37SRussell King 	}
54696f60e37SRussell King 
54796f60e37SRussell King 	/*
54896f60e37SRussell King 	 * We assume we're connected to a TV-like device, so the YUV->RGB
54996f60e37SRussell King 	 * conversion should produce a limited range.  We should set this
55096f60e37SRussell King 	 * depending on the connectors attached to this CRTC, and what
55196f60e37SRussell King 	 * kind of device they report being connected.
55296f60e37SRussell King 	 */
55396f60e37SRussell King 	if (dcrtc->csc_rgb_mode == CSC_AUTO)
55496f60e37SRussell King 		val |= CFG_CSC_RGB_STUDIO;
55596f60e37SRussell King 
55696f60e37SRussell King 	return val;
55796f60e37SRussell King }
55896f60e37SRussell King 
55937af35c7SRussell King static void armada_drm_primary_set(struct drm_crtc *crtc,
56037af35c7SRussell King 	struct drm_plane *plane, int x, int y)
56137af35c7SRussell King {
56237af35c7SRussell King 	struct armada_plane_state *state = &drm_to_armada_plane(plane)->state;
56337af35c7SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
5642925db08SRussell King 	struct armada_regs regs[8];
56537af35c7SRussell King 	bool interlaced = dcrtc->interlaced;
56637af35c7SRussell King 	unsigned i;
5672925db08SRussell King 	u32 ctrl0;
56837af35c7SRussell King 
56937af35c7SRussell King 	i = armada_drm_crtc_calc_fb(plane->fb, x, y, regs, interlaced);
57037af35c7SRussell King 
5712925db08SRussell King 	armada_reg_queue_set(regs, i, state->dst_yx, LCD_SPU_GRA_OVSA_HPXL_VLN);
57237af35c7SRussell King 	armada_reg_queue_set(regs, i, state->src_hw, LCD_SPU_GRA_HPXL_VLN);
57337af35c7SRussell King 	armada_reg_queue_set(regs, i, state->dst_hw, LCD_SPU_GZM_HPXL_VLN);
57437af35c7SRussell King 
57537af35c7SRussell King 	ctrl0 = state->ctrl0;
57637af35c7SRussell King 	if (interlaced)
57737af35c7SRussell King 		ctrl0 |= CFG_GRA_FTOGGLE;
57837af35c7SRussell King 
57937af35c7SRussell King 	armada_reg_queue_mod(regs, i, ctrl0, CFG_GRAFORMAT |
58037af35c7SRussell King 			     CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV |
58137af35c7SRussell King 					 CFG_SWAPYU | CFG_YUV2RGB) |
58237af35c7SRussell King 			     CFG_PALETTE_ENA | CFG_GRA_FTOGGLE,
58337af35c7SRussell King 			     LCD_SPU_DMA_CTRL0);
58437af35c7SRussell King 	armada_reg_queue_end(regs, i);
58537af35c7SRussell King 	armada_drm_crtc_update_regs(dcrtc, regs);
58637af35c7SRussell King }
58737af35c7SRussell King 
58896f60e37SRussell King /* The mode_config.mutex will be held for this call */
58996f60e37SRussell King static int armada_drm_crtc_mode_set(struct drm_crtc *crtc,
59096f60e37SRussell King 	struct drm_display_mode *mode, struct drm_display_mode *adj,
59196f60e37SRussell King 	int x, int y, struct drm_framebuffer *old_fb)
59296f60e37SRussell King {
59396f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
59496f60e37SRussell King 	struct armada_regs regs[17];
59596f60e37SRussell King 	uint32_t lm, rm, tm, bm, val, sclk;
59696f60e37SRussell King 	unsigned long flags;
59796f60e37SRussell King 	unsigned i;
59896f60e37SRussell King 	bool interlaced;
59996f60e37SRussell King 
600a52ff2a5SHaneen Mohammed 	drm_framebuffer_get(crtc->primary->fb);
60196f60e37SRussell King 
60296f60e37SRussell King 	interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE);
60396f60e37SRussell King 
6048be523dbSRussell King 	val = CFG_GRA_ENA | CFG_GRA_HSMOOTH;
6058be523dbSRussell King 	val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt);
6068be523dbSRussell King 	val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod);
60796f60e37SRussell King 
6088be523dbSRussell King 	if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420)
6098be523dbSRussell King 		val |= CFG_PALETTE_ENA;
6108be523dbSRussell King 
6118be523dbSRussell King 	drm_to_armada_plane(crtc->primary)->state.ctrl0 = val;
6128be523dbSRussell King 	drm_to_armada_plane(crtc->primary)->state.src_hw =
6138be523dbSRussell King 	drm_to_armada_plane(crtc->primary)->state.dst_hw =
61437af35c7SRussell King 		adj->crtc_vdisplay << 16 | adj->crtc_hdisplay;
6158be523dbSRussell King 	drm_to_armada_plane(crtc->primary)->state.dst_yx = 0;
6168be523dbSRussell King 
61737af35c7SRussell King 	i = 0;
61896f60e37SRussell King 	rm = adj->crtc_hsync_start - adj->crtc_hdisplay;
61996f60e37SRussell King 	lm = adj->crtc_htotal - adj->crtc_hsync_end;
62096f60e37SRussell King 	bm = adj->crtc_vsync_start - adj->crtc_vdisplay;
62196f60e37SRussell King 	tm = adj->crtc_vtotal - adj->crtc_vsync_end;
62296f60e37SRussell King 
62396f60e37SRussell King 	DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n",
62496f60e37SRussell King 		adj->crtc_hdisplay,
62596f60e37SRussell King 		adj->crtc_hsync_start,
62696f60e37SRussell King 		adj->crtc_hsync_end,
62796f60e37SRussell King 		adj->crtc_htotal, lm, rm);
62896f60e37SRussell King 	DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n",
62996f60e37SRussell King 		adj->crtc_vdisplay,
63096f60e37SRussell King 		adj->crtc_vsync_start,
63196f60e37SRussell King 		adj->crtc_vsync_end,
63296f60e37SRussell King 		adj->crtc_vtotal, tm, bm);
63396f60e37SRussell King 
63496f60e37SRussell King 	/* Wait for pending flips to complete */
6354b5dda82SRussell King 	armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary),
6364b5dda82SRussell King 				   MAX_SCHEDULE_TIMEOUT);
63796f60e37SRussell King 
638178e561fSRussell King 	drm_crtc_vblank_off(crtc);
63996f60e37SRussell King 
64096f60e37SRussell King 	val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA;
64196f60e37SRussell King 	if (val != dcrtc->dumb_ctrl) {
64296f60e37SRussell King 		dcrtc->dumb_ctrl = val;
64396f60e37SRussell King 		writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL);
64496f60e37SRussell King 	}
64596f60e37SRussell King 
646e0ac5e9bSRussell King 	/*
647e0ac5e9bSRussell King 	 * If we are blanked, we would have disabled the clock.  Re-enable
648e0ac5e9bSRussell King 	 * it so that compute_clock() does the right thing.
649e0ac5e9bSRussell King 	 */
650e0ac5e9bSRussell King 	if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms))
651e0ac5e9bSRussell King 		WARN_ON(clk_prepare_enable(dcrtc->clk));
652e0ac5e9bSRussell King 
65396f60e37SRussell King 	/* Now compute the divider for real */
65442e62ba7SRussell King 	dcrtc->variant->compute_clock(dcrtc, adj, &sclk);
65596f60e37SRussell King 
65696f60e37SRussell King 	/* Ensure graphic fifo is enabled */
65796f60e37SRussell King 	armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1);
65896f60e37SRussell King 	armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV);
65996f60e37SRussell King 
66096f60e37SRussell King 	if (interlaced ^ dcrtc->interlaced) {
66196f60e37SRussell King 		if (adj->flags & DRM_MODE_FLAG_INTERLACE)
662accbaf6eSGustavo Padovan 			drm_crtc_vblank_get(&dcrtc->crtc);
66396f60e37SRussell King 		else
664accbaf6eSGustavo Padovan 			drm_crtc_vblank_put(&dcrtc->crtc);
66596f60e37SRussell King 		dcrtc->interlaced = interlaced;
66696f60e37SRussell King 	}
66796f60e37SRussell King 
66896f60e37SRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
66996f60e37SRussell King 
67096f60e37SRussell King 	/* Even interlaced/progressive frame */
67196f60e37SRussell King 	dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 |
67296f60e37SRussell King 				    adj->crtc_htotal;
67396f60e37SRussell King 	dcrtc->v[1].spu_v_porch = tm << 16 | bm;
67496f60e37SRussell King 	val = adj->crtc_hsync_start;
675662af0d8SRussell King 	dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN |
67642e62ba7SRussell King 		dcrtc->variant->spu_adv_reg;
67796f60e37SRussell King 
67896f60e37SRussell King 	if (interlaced) {
67996f60e37SRussell King 		/* Odd interlaced frame */
68096f60e37SRussell King 		dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total +
68196f60e37SRussell King 						(1 << 16);
68296f60e37SRussell King 		dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1;
68396f60e37SRussell King 		val = adj->crtc_hsync_start - adj->crtc_htotal / 2;
684662af0d8SRussell King 		dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN |
68542e62ba7SRussell King 			dcrtc->variant->spu_adv_reg;
68696f60e37SRussell King 	} else {
68796f60e37SRussell King 		dcrtc->v[0] = dcrtc->v[1];
68896f60e37SRussell King 	}
68996f60e37SRussell King 
69096f60e37SRussell King 	val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay;
69196f60e37SRussell King 
69296f60e37SRussell King 	armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE);
69396f60e37SRussell King 	armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH);
69496f60e37SRussell King 	armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH);
69596f60e37SRussell King 	armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total,
69696f60e37SRussell King 			   LCD_SPUT_V_H_TOTAL);
69796f60e37SRussell King 
69842e62ba7SRussell King 	if (dcrtc->variant->has_spu_adv_reg) {
69996f60e37SRussell King 		armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg,
70096f60e37SRussell King 				     ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF |
70196f60e37SRussell King 				     ADV_VSYNCOFFEN, LCD_SPU_ADV_REG);
702662af0d8SRussell King 	}
70396f60e37SRussell King 
70496f60e37SRussell King 	val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0;
70596f60e37SRussell King 	armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1);
70696f60e37SRussell King 
70796f60e37SRussell King 	val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc);
70896f60e37SRussell King 	armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL);
70996f60e37SRussell King 	armada_reg_queue_end(regs, i);
71096f60e37SRussell King 
71196f60e37SRussell King 	armada_drm_crtc_update_regs(dcrtc, regs);
71237af35c7SRussell King 
71337af35c7SRussell King 	armada_drm_primary_set(crtc, crtc->primary, x, y);
71496f60e37SRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
71596f60e37SRussell King 
71696f60e37SRussell King 	armada_drm_crtc_update(dcrtc);
71796f60e37SRussell King 
718178e561fSRussell King 	drm_crtc_vblank_on(crtc);
71996f60e37SRussell King 	armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms));
72096f60e37SRussell King 
72196f60e37SRussell King 	return 0;
72296f60e37SRussell King }
72396f60e37SRussell King 
72496f60e37SRussell King /* The mode_config.mutex will be held for this call */
72596f60e37SRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
72696f60e37SRussell King 	struct drm_framebuffer *old_fb)
72796f60e37SRussell King {
72896f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
72996f60e37SRussell King 	struct armada_regs regs[4];
73096f60e37SRussell King 	unsigned i;
73196f60e37SRussell King 
732f4510a27SMatt Roper 	i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs,
73396f60e37SRussell King 				    dcrtc->interlaced);
73496f60e37SRussell King 	armada_reg_queue_end(regs, i);
73596f60e37SRussell King 
73696f60e37SRussell King 	/* Wait for pending flips to complete */
7374b5dda82SRussell King 	armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary),
7384b5dda82SRussell King 				   MAX_SCHEDULE_TIMEOUT);
73996f60e37SRussell King 
74096f60e37SRussell King 	/* Take a reference to the new fb as we're using it */
741a52ff2a5SHaneen Mohammed 	drm_framebuffer_get(crtc->primary->fb);
74296f60e37SRussell King 
74396f60e37SRussell King 	/* Update the base in the CRTC */
74496f60e37SRussell King 	armada_drm_crtc_update_regs(dcrtc, regs);
74596f60e37SRussell King 
74696f60e37SRussell King 	/* Drop our previously held reference */
74796f60e37SRussell King 	armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms));
74896f60e37SRussell King 
74996f60e37SRussell King 	return 0;
75096f60e37SRussell King }
75196f60e37SRussell King 
75258326803SRussell King void armada_drm_crtc_plane_disable(struct armada_crtc *dcrtc,
75358326803SRussell King 	struct drm_plane *plane)
75458326803SRussell King {
7559099ea19SRussell King 	u32 sram_para1, dma_ctrl0_mask;
75658326803SRussell King 
75758326803SRussell King 	/*
75858326803SRussell King 	 * Drop our reference on any framebuffer attached to this plane.
75958326803SRussell King 	 * We don't need to NULL this out as drm_plane_force_disable(),
76058326803SRussell King 	 * and __setplane_internal() will do so for an overlay plane, and
76158326803SRussell King 	 * __drm_helper_disable_unused_functions() will do so for the
76258326803SRussell King 	 * primary plane.
76358326803SRussell King 	 */
76458326803SRussell King 	if (plane->fb)
765a52ff2a5SHaneen Mohammed 		drm_framebuffer_put(plane->fb);
76658326803SRussell King 
76758326803SRussell King 	/* Power down most RAMs and FIFOs if this is the primary plane */
7689099ea19SRussell King 	if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
7692bf57436SRussell King 		sram_para1 = CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
77058326803SRussell King 			     CFG_PDWN32x32 | CFG_PDWN64x66;
7719099ea19SRussell King 		dma_ctrl0_mask = CFG_GRA_ENA;
7729099ea19SRussell King 	} else {
7732bf57436SRussell King 		/* Power down the Y/U/V FIFOs */
7742bf57436SRussell King 		sram_para1 = CFG_PDWN16x66 | CFG_PDWN32x66;
7759099ea19SRussell King 		dma_ctrl0_mask = CFG_DMA_ENA;
7769099ea19SRussell King 	}
7779099ea19SRussell King 
7789099ea19SRussell King 	spin_lock_irq(&dcrtc->irq_lock);
7799099ea19SRussell King 	armada_updatel(0, dma_ctrl0_mask, dcrtc->base + LCD_SPU_DMA_CTRL0);
7809099ea19SRussell King 	spin_unlock_irq(&dcrtc->irq_lock);
78158326803SRussell King 
78258326803SRussell King 	armada_updatel(sram_para1, 0, dcrtc->base + LCD_SPU_SRAM_PARA1);
78358326803SRussell King }
78458326803SRussell King 
78596f60e37SRussell King /* The mode_config.mutex will be held for this call */
78696f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc)
78796f60e37SRussell King {
78896f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
78996f60e37SRussell King 
79096f60e37SRussell King 	armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
79158326803SRussell King 	armada_drm_crtc_plane_disable(dcrtc, crtc->primary);
79296f60e37SRussell King }
79396f60e37SRussell King 
79496f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = {
79596f60e37SRussell King 	.dpms		= armada_drm_crtc_dpms,
79696f60e37SRussell King 	.prepare	= armada_drm_crtc_prepare,
79796f60e37SRussell King 	.commit		= armada_drm_crtc_commit,
79896f60e37SRussell King 	.mode_fixup	= armada_drm_crtc_mode_fixup,
79996f60e37SRussell King 	.mode_set	= armada_drm_crtc_mode_set,
80096f60e37SRussell King 	.mode_set_base	= armada_drm_crtc_mode_set_base,
80196f60e37SRussell King 	.disable	= armada_drm_crtc_disable,
80296f60e37SRussell King };
80396f60e37SRussell King 
804662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix,
805662af0d8SRussell King 	unsigned stride, unsigned width, unsigned height)
806662af0d8SRussell King {
807662af0d8SRussell King 	uint32_t addr;
808662af0d8SRussell King 	unsigned y;
809662af0d8SRussell King 
810662af0d8SRussell King 	addr = SRAM_HWC32_RAM1;
811662af0d8SRussell King 	for (y = 0; y < height; y++) {
812662af0d8SRussell King 		uint32_t *p = &pix[y * stride];
813662af0d8SRussell King 		unsigned x;
814662af0d8SRussell King 
815662af0d8SRussell King 		for (x = 0; x < width; x++, p++) {
816662af0d8SRussell King 			uint32_t val = *p;
817662af0d8SRussell King 
818662af0d8SRussell King 			val = (val & 0xff00ff00) |
819662af0d8SRussell King 			      (val & 0x000000ff) << 16 |
820662af0d8SRussell King 			      (val & 0x00ff0000) >> 16;
821662af0d8SRussell King 
822662af0d8SRussell King 			writel_relaxed(val,
823662af0d8SRussell King 				       base + LCD_SPU_SRAM_WRDAT);
824662af0d8SRussell King 			writel_relaxed(addr | SRAM_WRITE,
825662af0d8SRussell King 				       base + LCD_SPU_SRAM_CTRL);
826c39b0695SRussell King 			readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
827662af0d8SRussell King 			addr += 1;
828662af0d8SRussell King 			if ((addr & 0x00ff) == 0)
829662af0d8SRussell King 				addr += 0xf00;
830662af0d8SRussell King 			if ((addr & 0x30ff) == 0)
831662af0d8SRussell King 				addr = SRAM_HWC32_RAM2;
832662af0d8SRussell King 		}
833662af0d8SRussell King 	}
834662af0d8SRussell King }
835662af0d8SRussell King 
836662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base)
837662af0d8SRussell King {
838662af0d8SRussell King 	unsigned addr;
839662af0d8SRussell King 
840662af0d8SRussell King 	for (addr = 0; addr < 256; addr++) {
841662af0d8SRussell King 		/* write the default value */
842662af0d8SRussell King 		writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT);
843662af0d8SRussell King 		writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN,
844662af0d8SRussell King 			       base + LCD_SPU_SRAM_CTRL);
845662af0d8SRussell King 	}
846662af0d8SRussell King }
847662af0d8SRussell King 
848662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload)
849662af0d8SRussell King {
850662af0d8SRussell King 	uint32_t xoff, xscr, w = dcrtc->cursor_w, s;
851662af0d8SRussell King 	uint32_t yoff, yscr, h = dcrtc->cursor_h;
852662af0d8SRussell King 	uint32_t para1;
853662af0d8SRussell King 
854662af0d8SRussell King 	/*
855662af0d8SRussell King 	 * Calculate the visible width and height of the cursor,
856662af0d8SRussell King 	 * screen position, and the position in the cursor bitmap.
857662af0d8SRussell King 	 */
858662af0d8SRussell King 	if (dcrtc->cursor_x < 0) {
859662af0d8SRussell King 		xoff = -dcrtc->cursor_x;
860662af0d8SRussell King 		xscr = 0;
861662af0d8SRussell King 		w -= min(xoff, w);
862662af0d8SRussell King 	} else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) {
863662af0d8SRussell King 		xoff = 0;
864662af0d8SRussell King 		xscr = dcrtc->cursor_x;
865662af0d8SRussell King 		w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0);
866662af0d8SRussell King 	} else {
867662af0d8SRussell King 		xoff = 0;
868662af0d8SRussell King 		xscr = dcrtc->cursor_x;
869662af0d8SRussell King 	}
870662af0d8SRussell King 
871662af0d8SRussell King 	if (dcrtc->cursor_y < 0) {
872662af0d8SRussell King 		yoff = -dcrtc->cursor_y;
873662af0d8SRussell King 		yscr = 0;
874662af0d8SRussell King 		h -= min(yoff, h);
875662af0d8SRussell King 	} else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) {
876662af0d8SRussell King 		yoff = 0;
877662af0d8SRussell King 		yscr = dcrtc->cursor_y;
878662af0d8SRussell King 		h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0);
879662af0d8SRussell King 	} else {
880662af0d8SRussell King 		yoff = 0;
881662af0d8SRussell King 		yscr = dcrtc->cursor_y;
882662af0d8SRussell King 	}
883662af0d8SRussell King 
884662af0d8SRussell King 	/* On interlaced modes, the vertical cursor size must be halved */
885662af0d8SRussell King 	s = dcrtc->cursor_w;
886662af0d8SRussell King 	if (dcrtc->interlaced) {
887662af0d8SRussell King 		s *= 2;
888662af0d8SRussell King 		yscr /= 2;
889662af0d8SRussell King 		h /= 2;
890662af0d8SRussell King 	}
891662af0d8SRussell King 
892662af0d8SRussell King 	if (!dcrtc->cursor_obj || !h || !w) {
893662af0d8SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
894662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
895662af0d8SRussell King 		dcrtc->cursor_update = false;
896662af0d8SRussell King 		armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
897662af0d8SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
898662af0d8SRussell King 		return 0;
899662af0d8SRussell King 	}
900662af0d8SRussell King 
901662af0d8SRussell King 	para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1);
902662af0d8SRussell King 	armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32,
903662af0d8SRussell King 		       dcrtc->base + LCD_SPU_SRAM_PARA1);
904662af0d8SRussell King 
905662af0d8SRussell King 	/*
906662af0d8SRussell King 	 * Initialize the transparency if the SRAM was powered down.
907662af0d8SRussell King 	 * We must also reload the cursor data as well.
908662af0d8SRussell King 	 */
909662af0d8SRussell King 	if (!(para1 & CFG_CSB_256x32)) {
910662af0d8SRussell King 		armada_drm_crtc_cursor_tran(dcrtc->base);
911662af0d8SRussell King 		reload = true;
912662af0d8SRussell King 	}
913662af0d8SRussell King 
914662af0d8SRussell King 	if (dcrtc->cursor_hw_sz != (h << 16 | w)) {
915662af0d8SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
916662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
917662af0d8SRussell King 		dcrtc->cursor_update = false;
918662af0d8SRussell King 		armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
919662af0d8SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
920662af0d8SRussell King 		reload = true;
921662af0d8SRussell King 	}
922662af0d8SRussell King 	if (reload) {
923662af0d8SRussell King 		struct armada_gem_object *obj = dcrtc->cursor_obj;
924662af0d8SRussell King 		uint32_t *pix;
925662af0d8SRussell King 		/* Set the top-left corner of the cursor image */
926662af0d8SRussell King 		pix = obj->addr;
927662af0d8SRussell King 		pix += yoff * s + xoff;
928662af0d8SRussell King 		armada_load_cursor_argb(dcrtc->base, pix, s, w, h);
929662af0d8SRussell King 	}
930662af0d8SRussell King 
931662af0d8SRussell King 	/* Reload the cursor position, size and enable in the IRQ handler */
932662af0d8SRussell King 	spin_lock_irq(&dcrtc->irq_lock);
933662af0d8SRussell King 	dcrtc->cursor_hw_pos = yscr << 16 | xscr;
934662af0d8SRussell King 	dcrtc->cursor_hw_sz = h << 16 | w;
935662af0d8SRussell King 	dcrtc->cursor_update = true;
936662af0d8SRussell King 	armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
937662af0d8SRussell King 	spin_unlock_irq(&dcrtc->irq_lock);
938662af0d8SRussell King 
939662af0d8SRussell King 	return 0;
940662af0d8SRussell King }
941662af0d8SRussell King 
942662af0d8SRussell King static void cursor_update(void *data)
943662af0d8SRussell King {
944662af0d8SRussell King 	armada_drm_crtc_cursor_update(data, true);
945662af0d8SRussell King }
946662af0d8SRussell King 
947662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc,
948662af0d8SRussell King 	struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h)
949662af0d8SRussell King {
950662af0d8SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
951662af0d8SRussell King 	struct armada_gem_object *obj = NULL;
952662af0d8SRussell King 	int ret;
953662af0d8SRussell King 
954662af0d8SRussell King 	/* If no cursor support, replicate drm's return value */
95542e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg)
956662af0d8SRussell King 		return -ENXIO;
957662af0d8SRussell King 
958662af0d8SRussell King 	if (handle && w > 0 && h > 0) {
959662af0d8SRussell King 		/* maximum size is 64x32 or 32x64 */
960662af0d8SRussell King 		if (w > 64 || h > 64 || (w > 32 && h > 32))
961662af0d8SRussell King 			return -ENOMEM;
962662af0d8SRussell King 
963a8ad0bd8SChris Wilson 		obj = armada_gem_object_lookup(file, handle);
964662af0d8SRussell King 		if (!obj)
965662af0d8SRussell King 			return -ENOENT;
966662af0d8SRussell King 
967662af0d8SRussell King 		/* Must be a kernel-mapped object */
968662af0d8SRussell King 		if (!obj->addr) {
9694c3cf375SHaneen Mohammed 			drm_gem_object_put_unlocked(&obj->obj);
970662af0d8SRussell King 			return -EINVAL;
971662af0d8SRussell King 		}
972662af0d8SRussell King 
973662af0d8SRussell King 		if (obj->obj.size < w * h * 4) {
974662af0d8SRussell King 			DRM_ERROR("buffer is too small\n");
9754c3cf375SHaneen Mohammed 			drm_gem_object_put_unlocked(&obj->obj);
976662af0d8SRussell King 			return -ENOMEM;
977662af0d8SRussell King 		}
978662af0d8SRussell King 	}
979662af0d8SRussell King 
980662af0d8SRussell King 	if (dcrtc->cursor_obj) {
981662af0d8SRussell King 		dcrtc->cursor_obj->update = NULL;
982662af0d8SRussell King 		dcrtc->cursor_obj->update_data = NULL;
9834c3cf375SHaneen Mohammed 		drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj);
984662af0d8SRussell King 	}
985662af0d8SRussell King 	dcrtc->cursor_obj = obj;
986662af0d8SRussell King 	dcrtc->cursor_w = w;
987662af0d8SRussell King 	dcrtc->cursor_h = h;
988662af0d8SRussell King 	ret = armada_drm_crtc_cursor_update(dcrtc, true);
989662af0d8SRussell King 	if (obj) {
990662af0d8SRussell King 		obj->update_data = dcrtc;
991662af0d8SRussell King 		obj->update = cursor_update;
992662af0d8SRussell King 	}
993662af0d8SRussell King 
994662af0d8SRussell King 	return ret;
995662af0d8SRussell King }
996662af0d8SRussell King 
997662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
998662af0d8SRussell King {
999662af0d8SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
1000662af0d8SRussell King 	int ret;
1001662af0d8SRussell King 
1002662af0d8SRussell King 	/* If no cursor support, replicate drm's return value */
100342e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg)
1004662af0d8SRussell King 		return -EFAULT;
1005662af0d8SRussell King 
1006662af0d8SRussell King 	dcrtc->cursor_x = x;
1007662af0d8SRussell King 	dcrtc->cursor_y = y;
1008662af0d8SRussell King 	ret = armada_drm_crtc_cursor_update(dcrtc, false);
1009662af0d8SRussell King 
1010662af0d8SRussell King 	return ret;
1011662af0d8SRussell King }
1012662af0d8SRussell King 
101396f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc)
101496f60e37SRussell King {
101596f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
101696f60e37SRussell King 	struct armada_private *priv = crtc->dev->dev_private;
101796f60e37SRussell King 
1018662af0d8SRussell King 	if (dcrtc->cursor_obj)
10194c3cf375SHaneen Mohammed 		drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj);
1020662af0d8SRussell King 
102196f60e37SRussell King 	priv->dcrtc[dcrtc->num] = NULL;
102296f60e37SRussell King 	drm_crtc_cleanup(&dcrtc->crtc);
102396f60e37SRussell King 
102496f60e37SRussell King 	if (!IS_ERR(dcrtc->clk))
102596f60e37SRussell King 		clk_disable_unprepare(dcrtc->clk);
102696f60e37SRussell King 
1027e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA);
1028e5d9ddfbSRussell King 
10299611cb93SRussell King 	of_node_put(dcrtc->crtc.port);
10309611cb93SRussell King 
103196f60e37SRussell King 	kfree(dcrtc);
103296f60e37SRussell King }
103396f60e37SRussell King 
103496f60e37SRussell King /*
103596f60e37SRussell King  * The mode_config lock is held here, to prevent races between this
103696f60e37SRussell King  * and a mode_set.
103796f60e37SRussell King  */
103896f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc,
103941292b1fSDaniel Vetter 	struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags,
104041292b1fSDaniel Vetter 	struct drm_modeset_acquire_ctx *ctx)
104196f60e37SRussell King {
104296f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
104396f60e37SRussell King 	struct armada_frame_work *work;
104496f60e37SRussell King 	unsigned i;
104596f60e37SRussell King 	int ret;
104696f60e37SRussell King 
104796f60e37SRussell King 	/* We don't support changing the pixel format */
1048dbd4d576SVille Syrjälä 	if (fb->format != crtc->primary->fb->format)
104996f60e37SRussell King 		return -EINVAL;
105096f60e37SRussell King 
1051eaab0130SRussell King 	work = armada_drm_crtc_alloc_frame_work(dcrtc->crtc.primary);
105296f60e37SRussell King 	if (!work)
105396f60e37SRussell King 		return -ENOMEM;
105496f60e37SRussell King 
105596f60e37SRussell King 	work->event = event;
1056f4510a27SMatt Roper 	work->old_fb = dcrtc->crtc.primary->fb;
105796f60e37SRussell King 
105896f60e37SRussell King 	i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs,
105996f60e37SRussell King 				    dcrtc->interlaced);
106096f60e37SRussell King 	armada_reg_queue_end(work->regs, i);
106196f60e37SRussell King 
106296f60e37SRussell King 	/*
1063c5488307SRussell King 	 * Ensure that we hold a reference on the new framebuffer.
1064c5488307SRussell King 	 * This has to match the behaviour in mode_set.
106596f60e37SRussell King 	 */
1066a52ff2a5SHaneen Mohammed 	drm_framebuffer_get(fb);
106796f60e37SRussell King 
1068eaab0130SRussell King 	ret = armada_drm_plane_work_queue(dcrtc, work);
106996f60e37SRussell King 	if (ret) {
1070c5488307SRussell King 		/* Undo our reference above */
1071a52ff2a5SHaneen Mohammed 		drm_framebuffer_put(fb);
107296f60e37SRussell King 		kfree(work);
107396f60e37SRussell King 		return ret;
107496f60e37SRussell King 	}
107596f60e37SRussell King 
107696f60e37SRussell King 	/*
107796f60e37SRussell King 	 * Don't take a reference on the new framebuffer;
107896f60e37SRussell King 	 * drm_mode_page_flip_ioctl() has already grabbed a reference and
107996f60e37SRussell King 	 * will _not_ drop that reference on successful return from this
108096f60e37SRussell King 	 * function.  Simply mark this new framebuffer as the current one.
108196f60e37SRussell King 	 */
1082f4510a27SMatt Roper 	dcrtc->crtc.primary->fb = fb;
108396f60e37SRussell King 
108496f60e37SRussell King 	/*
108596f60e37SRussell King 	 * Finally, if the display is blanked, we won't receive an
108696f60e37SRussell King 	 * interrupt, so complete it now.
108796f60e37SRussell King 	 */
10884b5dda82SRussell King 	if (dpms_blanked(dcrtc->dpms))
1089ec6fb159SRussell King 		armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary);
109096f60e37SRussell King 
109196f60e37SRussell King 	return 0;
109296f60e37SRussell King }
109396f60e37SRussell King 
109496f60e37SRussell King static int
109596f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc,
109696f60e37SRussell King 	struct drm_property *property, uint64_t val)
109796f60e37SRussell King {
109896f60e37SRussell King 	struct armada_private *priv = crtc->dev->dev_private;
109996f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
110096f60e37SRussell King 	bool update_csc = false;
110196f60e37SRussell King 
110296f60e37SRussell King 	if (property == priv->csc_yuv_prop) {
110396f60e37SRussell King 		dcrtc->csc_yuv_mode = val;
110496f60e37SRussell King 		update_csc = true;
110596f60e37SRussell King 	} else if (property == priv->csc_rgb_prop) {
110696f60e37SRussell King 		dcrtc->csc_rgb_mode = val;
110796f60e37SRussell King 		update_csc = true;
110896f60e37SRussell King 	}
110996f60e37SRussell King 
111096f60e37SRussell King 	if (update_csc) {
111196f60e37SRussell King 		uint32_t val;
111296f60e37SRussell King 
111396f60e37SRussell King 		val = dcrtc->spu_iopad_ctrl |
111496f60e37SRussell King 		      armada_drm_crtc_calculate_csc(dcrtc);
111596f60e37SRussell King 		writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL);
111696f60e37SRussell King 	}
111796f60e37SRussell King 
111896f60e37SRussell King 	return 0;
111996f60e37SRussell King }
112096f60e37SRussell King 
11215922a7d0SShawn Guo /* These are called under the vbl_lock. */
11225922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc)
11235922a7d0SShawn Guo {
11245922a7d0SShawn Guo 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
11255922a7d0SShawn Guo 
11265922a7d0SShawn Guo 	armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA);
11275922a7d0SShawn Guo 	return 0;
11285922a7d0SShawn Guo }
11295922a7d0SShawn Guo 
11305922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc)
11315922a7d0SShawn Guo {
11325922a7d0SShawn Guo 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
11335922a7d0SShawn Guo 
11345922a7d0SShawn Guo 	armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA);
11355922a7d0SShawn Guo }
11365922a7d0SShawn Guo 
1137a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = {
1138662af0d8SRussell King 	.cursor_set	= armada_drm_crtc_cursor_set,
1139662af0d8SRussell King 	.cursor_move	= armada_drm_crtc_cursor_move,
114096f60e37SRussell King 	.destroy	= armada_drm_crtc_destroy,
114196f60e37SRussell King 	.set_config	= drm_crtc_helper_set_config,
114296f60e37SRussell King 	.page_flip	= armada_drm_crtc_page_flip,
114396f60e37SRussell King 	.set_property	= armada_drm_crtc_set_property,
11445922a7d0SShawn Guo 	.enable_vblank	= armada_drm_crtc_enable_vblank,
11455922a7d0SShawn Guo 	.disable_vblank	= armada_drm_crtc_disable_vblank,
114696f60e37SRussell King };
114796f60e37SRussell King 
1148de32301bSRussell King static const struct drm_plane_funcs armada_primary_plane_funcs = {
1149de32301bSRussell King 	.update_plane	= drm_primary_helper_update,
1150de32301bSRussell King 	.disable_plane	= drm_primary_helper_disable,
1151de32301bSRussell King 	.destroy	= drm_primary_helper_destroy,
1152de32301bSRussell King };
1153de32301bSRussell King 
11545740d27fSRussell King int armada_drm_plane_init(struct armada_plane *plane)
11555740d27fSRussell King {
11565740d27fSRussell King 	init_waitqueue_head(&plane->frame_wait);
11575740d27fSRussell King 
11585740d27fSRussell King 	return 0;
11595740d27fSRussell King }
11605740d27fSRussell King 
1161aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = {
116296f60e37SRussell King 	{ CSC_AUTO,        "Auto" },
116396f60e37SRussell King 	{ CSC_YUV_CCIR601, "CCIR601" },
116496f60e37SRussell King 	{ CSC_YUV_CCIR709, "CCIR709" },
116596f60e37SRussell King };
116696f60e37SRussell King 
1167aaaf2f12SArvind Yadav static const struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = {
116896f60e37SRussell King 	{ CSC_AUTO,         "Auto" },
116996f60e37SRussell King 	{ CSC_RGB_COMPUTER, "Computer system" },
117096f60e37SRussell King 	{ CSC_RGB_STUDIO,   "Studio" },
117196f60e37SRussell King };
117296f60e37SRussell King 
117396f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev)
117496f60e37SRussell King {
117596f60e37SRussell King 	struct armada_private *priv = dev->dev_private;
117696f60e37SRussell King 
117796f60e37SRussell King 	if (priv->csc_yuv_prop)
117896f60e37SRussell King 		return 0;
117996f60e37SRussell King 
118096f60e37SRussell King 	priv->csc_yuv_prop = drm_property_create_enum(dev, 0,
118196f60e37SRussell King 				"CSC_YUV", armada_drm_csc_yuv_enum_list,
118296f60e37SRussell King 				ARRAY_SIZE(armada_drm_csc_yuv_enum_list));
118396f60e37SRussell King 	priv->csc_rgb_prop = drm_property_create_enum(dev, 0,
118496f60e37SRussell King 				"CSC_RGB", armada_drm_csc_rgb_enum_list,
118596f60e37SRussell King 				ARRAY_SIZE(armada_drm_csc_rgb_enum_list));
118696f60e37SRussell King 
118796f60e37SRussell King 	if (!priv->csc_yuv_prop || !priv->csc_rgb_prop)
118896f60e37SRussell King 		return -ENOMEM;
118996f60e37SRussell King 
119096f60e37SRussell King 	return 0;
119196f60e37SRussell King }
119296f60e37SRussell King 
11930fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev,
11949611cb93SRussell King 	struct resource *res, int irq, const struct armada_variant *variant,
11959611cb93SRussell King 	struct device_node *port)
119696f60e37SRussell King {
1197d8c96083SRussell King 	struct armada_private *priv = drm->dev_private;
119896f60e37SRussell King 	struct armada_crtc *dcrtc;
1199de32301bSRussell King 	struct armada_plane *primary;
120096f60e37SRussell King 	void __iomem *base;
120196f60e37SRussell King 	int ret;
120296f60e37SRussell King 
1203d8c96083SRussell King 	ret = armada_drm_crtc_create_properties(drm);
120496f60e37SRussell King 	if (ret)
120596f60e37SRussell King 		return ret;
120696f60e37SRussell King 
1207a7d7a143SLinus Torvalds 	base = devm_ioremap_resource(dev, res);
1208c9d53c0fSJingoo Han 	if (IS_ERR(base))
1209c9d53c0fSJingoo Han 		return PTR_ERR(base);
121096f60e37SRussell King 
121196f60e37SRussell King 	dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL);
121296f60e37SRussell King 	if (!dcrtc) {
121396f60e37SRussell King 		DRM_ERROR("failed to allocate Armada crtc\n");
121496f60e37SRussell King 		return -ENOMEM;
121596f60e37SRussell King 	}
121696f60e37SRussell King 
1217d8c96083SRussell King 	if (dev != drm->dev)
1218d8c96083SRussell King 		dev_set_drvdata(dev, dcrtc);
1219d8c96083SRussell King 
122042e62ba7SRussell King 	dcrtc->variant = variant;
122196f60e37SRussell King 	dcrtc->base = base;
1222d8c96083SRussell King 	dcrtc->num = drm->mode_config.num_crtc;
122396f60e37SRussell King 	dcrtc->clk = ERR_PTR(-EINVAL);
122496f60e37SRussell King 	dcrtc->csc_yuv_mode = CSC_AUTO;
122596f60e37SRussell King 	dcrtc->csc_rgb_mode = CSC_AUTO;
122696f60e37SRussell King 	dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0;
122796f60e37SRussell King 	dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24;
122896f60e37SRussell King 	spin_lock_init(&dcrtc->irq_lock);
122996f60e37SRussell King 	dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR;
123096f60e37SRussell King 
123196f60e37SRussell King 	/* Initialize some registers which we don't otherwise set */
123296f60e37SRussell King 	writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV);
123396f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR);
123496f60e37SRussell King 	writel_relaxed(dcrtc->spu_iopad_ctrl,
123596f60e37SRussell King 		       dcrtc->base + LCD_SPU_IOPAD_CONTROL);
123696f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0);
123796f60e37SRussell King 	writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
123896f60e37SRussell King 		       CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 |
123996f60e37SRussell King 		       CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1);
124096f60e37SRussell King 	writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1);
1241e5d9ddfbSRussell King 	writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
1242e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
124396f60e37SRussell King 
1244e5d9ddfbSRussell King 	ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc",
1245e5d9ddfbSRussell King 			       dcrtc);
124633cd3c07SRussell King 	if (ret < 0)
124733cd3c07SRussell King 		goto err_crtc;
124896f60e37SRussell King 
124942e62ba7SRussell King 	if (dcrtc->variant->init) {
1250d8c96083SRussell King 		ret = dcrtc->variant->init(dcrtc, dev);
125133cd3c07SRussell King 		if (ret)
125233cd3c07SRussell King 			goto err_crtc;
125396f60e37SRussell King 	}
125496f60e37SRussell King 
125596f60e37SRussell King 	/* Ensure AXI pipeline is enabled */
125696f60e37SRussell King 	armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0);
125796f60e37SRussell King 
125896f60e37SRussell King 	priv->dcrtc[dcrtc->num] = dcrtc;
125996f60e37SRussell King 
12609611cb93SRussell King 	dcrtc->crtc.port = port;
12611c914cecSRussell King 
1262de32301bSRussell King 	primary = kzalloc(sizeof(*primary), GFP_KERNEL);
126333cd3c07SRussell King 	if (!primary) {
126433cd3c07SRussell King 		ret = -ENOMEM;
126533cd3c07SRussell King 		goto err_crtc;
126633cd3c07SRussell King 	}
12671c914cecSRussell King 
12685740d27fSRussell King 	ret = armada_drm_plane_init(primary);
12695740d27fSRussell King 	if (ret) {
12705740d27fSRussell King 		kfree(primary);
127133cd3c07SRussell King 		goto err_crtc;
12725740d27fSRussell King 	}
12735740d27fSRussell King 
1274de32301bSRussell King 	ret = drm_universal_plane_init(drm, &primary->base, 0,
1275de32301bSRussell King 				       &armada_primary_plane_funcs,
1276de32301bSRussell King 				       armada_primary_formats,
1277de32301bSRussell King 				       ARRAY_SIZE(armada_primary_formats),
1278e6fc3b68SBen Widawsky 				       NULL,
1279b0b3b795SVille Syrjälä 				       DRM_PLANE_TYPE_PRIMARY, NULL);
1280de32301bSRussell King 	if (ret) {
1281de32301bSRussell King 		kfree(primary);
128233cd3c07SRussell King 		goto err_crtc;
1283de32301bSRussell King 	}
1284de32301bSRussell King 
1285de32301bSRussell King 	ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL,
1286f9882876SVille Syrjälä 					&armada_crtc_funcs, NULL);
12871c914cecSRussell King 	if (ret)
12881c914cecSRussell King 		goto err_crtc_init;
12891c914cecSRussell King 
129096f60e37SRussell King 	drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs);
129196f60e37SRussell King 
129296f60e37SRussell King 	drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop,
129396f60e37SRussell King 				   dcrtc->csc_yuv_mode);
129496f60e37SRussell King 	drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop,
129596f60e37SRussell King 				   dcrtc->csc_rgb_mode);
129696f60e37SRussell King 
1297d8c96083SRussell King 	return armada_overlay_plane_create(drm, 1 << dcrtc->num);
12981c914cecSRussell King 
12991c914cecSRussell King err_crtc_init:
1300de32301bSRussell King 	primary->base.funcs->destroy(&primary->base);
130133cd3c07SRussell King err_crtc:
130233cd3c07SRussell King 	kfree(dcrtc);
130333cd3c07SRussell King 
13041c914cecSRussell King 	return ret;
130596f60e37SRussell King }
1306d8c96083SRussell King 
1307d8c96083SRussell King static int
1308d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data)
1309d8c96083SRussell King {
1310d8c96083SRussell King 	struct platform_device *pdev = to_platform_device(dev);
1311d8c96083SRussell King 	struct drm_device *drm = data;
1312d8c96083SRussell King 	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1313d8c96083SRussell King 	int irq = platform_get_irq(pdev, 0);
1314d8c96083SRussell King 	const struct armada_variant *variant;
13159611cb93SRussell King 	struct device_node *port = NULL;
1316d8c96083SRussell King 
1317d8c96083SRussell King 	if (irq < 0)
1318d8c96083SRussell King 		return irq;
1319d8c96083SRussell King 
1320d8c96083SRussell King 	if (!dev->of_node) {
1321d8c96083SRussell King 		const struct platform_device_id *id;
1322d8c96083SRussell King 
1323d8c96083SRussell King 		id = platform_get_device_id(pdev);
1324d8c96083SRussell King 		if (!id)
1325d8c96083SRussell King 			return -ENXIO;
1326d8c96083SRussell King 
1327d8c96083SRussell King 		variant = (const struct armada_variant *)id->driver_data;
1328d8c96083SRussell King 	} else {
1329d8c96083SRussell King 		const struct of_device_id *match;
13309611cb93SRussell King 		struct device_node *np, *parent = dev->of_node;
1331d8c96083SRussell King 
1332d8c96083SRussell King 		match = of_match_device(dev->driver->of_match_table, dev);
1333d8c96083SRussell King 		if (!match)
1334d8c96083SRussell King 			return -ENXIO;
1335d8c96083SRussell King 
13369611cb93SRussell King 		np = of_get_child_by_name(parent, "ports");
13379611cb93SRussell King 		if (np)
13389611cb93SRussell King 			parent = np;
13399611cb93SRussell King 		port = of_get_child_by_name(parent, "port");
13409611cb93SRussell King 		of_node_put(np);
13419611cb93SRussell King 		if (!port) {
13424bf99144SRob Herring 			dev_err(dev, "no port node found in %pOF\n", parent);
13439611cb93SRussell King 			return -ENXIO;
13449611cb93SRussell King 		}
13459611cb93SRussell King 
1346d8c96083SRussell King 		variant = match->data;
1347d8c96083SRussell King 	}
1348d8c96083SRussell King 
13499611cb93SRussell King 	return armada_drm_crtc_create(drm, dev, res, irq, variant, port);
1350d8c96083SRussell King }
1351d8c96083SRussell King 
1352d8c96083SRussell King static void
1353d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data)
1354d8c96083SRussell King {
1355d8c96083SRussell King 	struct armada_crtc *dcrtc = dev_get_drvdata(dev);
1356d8c96083SRussell King 
1357d8c96083SRussell King 	armada_drm_crtc_destroy(&dcrtc->crtc);
1358d8c96083SRussell King }
1359d8c96083SRussell King 
1360d8c96083SRussell King static const struct component_ops armada_lcd_ops = {
1361d8c96083SRussell King 	.bind = armada_lcd_bind,
1362d8c96083SRussell King 	.unbind = armada_lcd_unbind,
1363d8c96083SRussell King };
1364d8c96083SRussell King 
1365d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev)
1366d8c96083SRussell King {
1367d8c96083SRussell King 	return component_add(&pdev->dev, &armada_lcd_ops);
1368d8c96083SRussell King }
1369d8c96083SRussell King 
1370d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev)
1371d8c96083SRussell King {
1372d8c96083SRussell King 	component_del(&pdev->dev, &armada_lcd_ops);
1373d8c96083SRussell King 	return 0;
1374d8c96083SRussell King }
1375d8c96083SRussell King 
137685909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = {
1377d8c96083SRussell King 	{
1378d8c96083SRussell King 		.compatible	= "marvell,dove-lcd",
1379d8c96083SRussell King 		.data		= &armada510_ops,
1380d8c96083SRussell King 	},
1381d8c96083SRussell King 	{}
1382d8c96083SRussell King };
1383d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match);
1384d8c96083SRussell King 
1385d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = {
1386d8c96083SRussell King 	{
1387d8c96083SRussell King 		.name		= "armada-lcd",
1388d8c96083SRussell King 		.driver_data	= (unsigned long)&armada510_ops,
1389d8c96083SRussell King 	}, {
1390d8c96083SRussell King 		.name		= "armada-510-lcd",
1391d8c96083SRussell King 		.driver_data	= (unsigned long)&armada510_ops,
1392d8c96083SRussell King 	},
1393d8c96083SRussell King 	{ },
1394d8c96083SRussell King };
1395d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids);
1396d8c96083SRussell King 
1397d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = {
1398d8c96083SRussell King 	.probe	= armada_lcd_probe,
1399d8c96083SRussell King 	.remove	= armada_lcd_remove,
1400d8c96083SRussell King 	.driver = {
1401d8c96083SRussell King 		.name	= "armada-lcd",
1402d8c96083SRussell King 		.owner	=  THIS_MODULE,
1403d8c96083SRussell King 		.of_match_table = armada_lcd_of_match,
1404d8c96083SRussell King 	},
1405d8c96083SRussell King 	.id_table = armada_lcd_platform_ids,
1406d8c96083SRussell King };
1407