196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 1496f60e37SRussell King #include <drm/drm_crtc_helper.h> 153cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 1696f60e37SRussell King #include "armada_crtc.h" 1796f60e37SRussell King #include "armada_drm.h" 1896f60e37SRussell King #include "armada_fb.h" 1996f60e37SRussell King #include "armada_gem.h" 2096f60e37SRussell King #include "armada_hw.h" 2196f60e37SRussell King 2296f60e37SRussell King struct armada_frame_work { 2396f60e37SRussell King struct drm_pending_vblank_event *event; 2496f60e37SRussell King struct armada_regs regs[4]; 2596f60e37SRussell King struct drm_framebuffer *old_fb; 2696f60e37SRussell King }; 2796f60e37SRussell King 2896f60e37SRussell King enum csc_mode { 2996f60e37SRussell King CSC_AUTO = 0, 3096f60e37SRussell King CSC_YUV_CCIR601 = 1, 3196f60e37SRussell King CSC_YUV_CCIR709 = 2, 3296f60e37SRussell King CSC_RGB_COMPUTER = 1, 3396f60e37SRussell King CSC_RGB_STUDIO = 2, 3496f60e37SRussell King }; 3596f60e37SRussell King 36*1c914cecSRussell King static const uint32_t armada_primary_formats[] = { 37*1c914cecSRussell King DRM_FORMAT_UYVY, 38*1c914cecSRussell King DRM_FORMAT_YUYV, 39*1c914cecSRussell King DRM_FORMAT_VYUY, 40*1c914cecSRussell King DRM_FORMAT_YVYU, 41*1c914cecSRussell King DRM_FORMAT_ARGB8888, 42*1c914cecSRussell King DRM_FORMAT_ABGR8888, 43*1c914cecSRussell King DRM_FORMAT_XRGB8888, 44*1c914cecSRussell King DRM_FORMAT_XBGR8888, 45*1c914cecSRussell King DRM_FORMAT_RGB888, 46*1c914cecSRussell King DRM_FORMAT_BGR888, 47*1c914cecSRussell King DRM_FORMAT_ARGB1555, 48*1c914cecSRussell King DRM_FORMAT_ABGR1555, 49*1c914cecSRussell King DRM_FORMAT_RGB565, 50*1c914cecSRussell King DRM_FORMAT_BGR565, 51*1c914cecSRussell King }; 52*1c914cecSRussell King 5396f60e37SRussell King /* 5496f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 5596f60e37SRussell King * The timing parameters we have from X are: 5696f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 5796f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 5896f60e37SRussell King * Which get translated to: 5996f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 6096f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 6196f60e37SRussell King * 6296f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 6396f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 6496f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 6596f60e37SRussell King * the even frame, the first active line is 584. 6696f60e37SRussell King * 6796f60e37SRussell King * LN: 560 561 562 563 567 568 569 6896f60e37SRussell King * DE: ~~~|____________________________//__________________________ 6996f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 7096f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 7196f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 7296f60e37SRussell King * 7396f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 7496f60e37SRussell King * DE: ~~~|____________________________//__________________________ 7596f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 7696f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 7796f60e37SRussell King * 23 blanking lines 7896f60e37SRussell King * 7996f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 8096f60e37SRussell King * referenced to the top left of the active frame. 8196f60e37SRussell King * 8296f60e37SRussell King * So, translating these to our LCD controller: 8396f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 8496f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 8596f60e37SRussell King * Note: Vsync front porch remains constant! 8696f60e37SRussell King * 8796f60e37SRussell King * if (odd_frame) { 8896f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 8996f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 9096f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 9196f60e37SRussell King * } else { 9296f60e37SRussell King * vtotal = mode->crtc_vtotal; 9396f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 9496f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 9596f60e37SRussell King * } 9696f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 9796f60e37SRussell King * 9896f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 9996f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 10096f60e37SRussell King * 10196f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 10296f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 10396f60e37SRussell King * they occur at the end of the last active line, before the vsync back 10496f60e37SRussell King * porch, which we're reprogramming.) 10596f60e37SRussell King */ 10696f60e37SRussell King 10796f60e37SRussell King void 10896f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 10996f60e37SRussell King { 11096f60e37SRussell King while (regs->offset != ~0) { 11196f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 11296f60e37SRussell King uint32_t val; 11396f60e37SRussell King 11496f60e37SRussell King val = regs->mask; 11596f60e37SRussell King if (val != 0) 11696f60e37SRussell King val &= readl_relaxed(reg); 11796f60e37SRussell King writel_relaxed(val | regs->val, reg); 11896f60e37SRussell King ++regs; 11996f60e37SRussell King } 12096f60e37SRussell King } 12196f60e37SRussell King 12296f60e37SRussell King #define dpms_blanked(dpms) ((dpms) != DRM_MODE_DPMS_ON) 12396f60e37SRussell King 12496f60e37SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc) 12596f60e37SRussell King { 12696f60e37SRussell King uint32_t dumb_ctrl; 12796f60e37SRussell King 12896f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 12996f60e37SRussell King 13096f60e37SRussell King if (!dpms_blanked(dcrtc->dpms)) 13196f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 13296f60e37SRussell King 13396f60e37SRussell King /* 13496f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 13596f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 13696f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 13796f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 13896f60e37SRussell King */ 13996f60e37SRussell King if (dpms_blanked(dcrtc->dpms) && 14096f60e37SRussell King (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 14196f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 14296f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 14396f60e37SRussell King } 14496f60e37SRussell King 14596f60e37SRussell King /* 14696f60e37SRussell King * The documentation doesn't indicate what the normal state of 14796f60e37SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 14896f60e37SRussell King * these signals on his board to determine their state. 14996f60e37SRussell King * 15096f60e37SRussell King * The non-inverted state of the sync signals is active high. 15196f60e37SRussell King * Setting these bits makes the appropriate signal active low. 15296f60e37SRussell King */ 15396f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC) 15496f60e37SRussell King dumb_ctrl |= CFG_INV_CSYNC; 15596f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC) 15696f60e37SRussell King dumb_ctrl |= CFG_INV_HSYNC; 15796f60e37SRussell King if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC) 15896f60e37SRussell King dumb_ctrl |= CFG_INV_VSYNC; 15996f60e37SRussell King 16096f60e37SRussell King if (dcrtc->dumb_ctrl != dumb_ctrl) { 16196f60e37SRussell King dcrtc->dumb_ctrl = dumb_ctrl; 16296f60e37SRussell King writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL); 16396f60e37SRussell King } 16496f60e37SRussell King } 16596f60e37SRussell King 16696f60e37SRussell King static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb, 16796f60e37SRussell King int x, int y, struct armada_regs *regs, bool interlaced) 16896f60e37SRussell King { 16996f60e37SRussell King struct armada_gem_object *obj = drm_fb_obj(fb); 17096f60e37SRussell King unsigned pitch = fb->pitches[0]; 17196f60e37SRussell King unsigned offset = y * pitch + x * fb->bits_per_pixel / 8; 17296f60e37SRussell King uint32_t addr_odd, addr_even; 17396f60e37SRussell King unsigned i = 0; 17496f60e37SRussell King 17596f60e37SRussell King DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n", 17696f60e37SRussell King pitch, x, y, fb->bits_per_pixel); 17796f60e37SRussell King 17896f60e37SRussell King addr_odd = addr_even = obj->dev_addr + offset; 17996f60e37SRussell King 18096f60e37SRussell King if (interlaced) { 18196f60e37SRussell King addr_even += pitch; 18296f60e37SRussell King pitch *= 2; 18396f60e37SRussell King } 18496f60e37SRussell King 18596f60e37SRussell King /* write offset, base, and pitch */ 18696f60e37SRussell King armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0); 18796f60e37SRussell King armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1); 18896f60e37SRussell King armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH); 18996f60e37SRussell King 19096f60e37SRussell King return i; 19196f60e37SRussell King } 19296f60e37SRussell King 1937c8f7e1aSRussell King void armada_drm_vbl_event_add(struct armada_crtc *dcrtc, 1947c8f7e1aSRussell King struct armada_vbl_event *evt) 1957c8f7e1aSRussell King { 1967c8f7e1aSRussell King unsigned long flags; 1977c8f7e1aSRussell King bool not_on_list; 1987c8f7e1aSRussell King 1997c8f7e1aSRussell King WARN_ON(drm_vblank_get(dcrtc->crtc.dev, dcrtc->num)); 2007c8f7e1aSRussell King 2017c8f7e1aSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 2027c8f7e1aSRussell King not_on_list = list_empty(&evt->node); 2037c8f7e1aSRussell King if (not_on_list) 2047c8f7e1aSRussell King list_add_tail(&evt->node, &dcrtc->vbl_list); 2057c8f7e1aSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 2067c8f7e1aSRussell King 2077c8f7e1aSRussell King if (!not_on_list) 2087c8f7e1aSRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 2097c8f7e1aSRussell King } 2107c8f7e1aSRussell King 2117c8f7e1aSRussell King void armada_drm_vbl_event_remove(struct armada_crtc *dcrtc, 2127c8f7e1aSRussell King struct armada_vbl_event *evt) 2137c8f7e1aSRussell King { 2147c8f7e1aSRussell King if (!list_empty(&evt->node)) { 2157c8f7e1aSRussell King list_del_init(&evt->node); 2167c8f7e1aSRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 2177c8f7e1aSRussell King } 2187c8f7e1aSRussell King } 2197c8f7e1aSRussell King 2207c8f7e1aSRussell King static void armada_drm_vbl_event_run(struct armada_crtc *dcrtc) 2217c8f7e1aSRussell King { 2227c8f7e1aSRussell King struct armada_vbl_event *e, *n; 2237c8f7e1aSRussell King 2247c8f7e1aSRussell King list_for_each_entry_safe(e, n, &dcrtc->vbl_list, node) { 2257c8f7e1aSRussell King list_del_init(&e->node); 2267c8f7e1aSRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 2277c8f7e1aSRussell King e->fn(dcrtc, e->data); 2287c8f7e1aSRussell King } 2297c8f7e1aSRussell King } 2307c8f7e1aSRussell King 23196f60e37SRussell King static int armada_drm_crtc_queue_frame_work(struct armada_crtc *dcrtc, 23296f60e37SRussell King struct armada_frame_work *work) 23396f60e37SRussell King { 23496f60e37SRussell King struct drm_device *dev = dcrtc->crtc.dev; 23596f60e37SRussell King int ret; 23696f60e37SRussell King 23796f60e37SRussell King ret = drm_vblank_get(dev, dcrtc->num); 23896f60e37SRussell King if (ret) { 23996f60e37SRussell King DRM_ERROR("failed to acquire vblank counter\n"); 24096f60e37SRussell King return ret; 24196f60e37SRussell King } 24296f60e37SRussell King 243709ffd82SRussell King if (cmpxchg(&dcrtc->frame_work, NULL, work)) { 24496f60e37SRussell King drm_vblank_put(dev, dcrtc->num); 245709ffd82SRussell King ret = -EBUSY; 246709ffd82SRussell King } 24796f60e37SRussell King 24896f60e37SRussell King return ret; 24996f60e37SRussell King } 25096f60e37SRussell King 251709ffd82SRussell King static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc, 252709ffd82SRussell King struct armada_frame_work *work) 25396f60e37SRussell King { 25496f60e37SRussell King struct drm_device *dev = dcrtc->crtc.dev; 255709ffd82SRussell King unsigned long flags; 25696f60e37SRussell King 257709ffd82SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 25896f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, work->regs); 259709ffd82SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 26096f60e37SRussell King 261709ffd82SRussell King if (work->event) { 262709ffd82SRussell King spin_lock_irqsave(&dev->event_lock, flags); 26396f60e37SRussell King drm_send_vblank_event(dev, dcrtc->num, work->event); 264709ffd82SRussell King spin_unlock_irqrestore(&dev->event_lock, flags); 265709ffd82SRussell King } 26696f60e37SRussell King 26796f60e37SRussell King drm_vblank_put(dev, dcrtc->num); 26896f60e37SRussell King 26996f60e37SRussell King /* Finally, queue the process-half of the cleanup. */ 27096f60e37SRussell King __armada_drm_queue_unref_work(dcrtc->crtc.dev, work->old_fb); 27196f60e37SRussell King kfree(work); 27296f60e37SRussell King } 27396f60e37SRussell King 27496f60e37SRussell King static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc, 27596f60e37SRussell King struct drm_framebuffer *fb, bool force) 27696f60e37SRussell King { 27796f60e37SRussell King struct armada_frame_work *work; 27896f60e37SRussell King 27996f60e37SRussell King if (!fb) 28096f60e37SRussell King return; 28196f60e37SRussell King 28296f60e37SRussell King if (force) { 28396f60e37SRussell King /* Display is disabled, so just drop the old fb */ 28496f60e37SRussell King drm_framebuffer_unreference(fb); 28596f60e37SRussell King return; 28696f60e37SRussell King } 28796f60e37SRussell King 28896f60e37SRussell King work = kmalloc(sizeof(*work), GFP_KERNEL); 28996f60e37SRussell King if (work) { 29096f60e37SRussell King int i = 0; 29196f60e37SRussell King work->event = NULL; 29296f60e37SRussell King work->old_fb = fb; 29396f60e37SRussell King armada_reg_queue_end(work->regs, i); 29496f60e37SRussell King 29596f60e37SRussell King if (armada_drm_crtc_queue_frame_work(dcrtc, work) == 0) 29696f60e37SRussell King return; 29796f60e37SRussell King 29896f60e37SRussell King kfree(work); 29996f60e37SRussell King } 30096f60e37SRussell King 30196f60e37SRussell King /* 30296f60e37SRussell King * Oops - just drop the reference immediately and hope for 30396f60e37SRussell King * the best. The worst that will happen is the buffer gets 30496f60e37SRussell King * reused before it has finished being displayed. 30596f60e37SRussell King */ 30696f60e37SRussell King drm_framebuffer_unreference(fb); 30796f60e37SRussell King } 30896f60e37SRussell King 30996f60e37SRussell King static void armada_drm_vblank_off(struct armada_crtc *dcrtc) 31096f60e37SRussell King { 311709ffd82SRussell King struct armada_frame_work *work; 31296f60e37SRussell King 31396f60e37SRussell King /* 31496f60e37SRussell King * Tell the DRM core that vblank IRQs aren't going to happen for 31596f60e37SRussell King * a while. This cleans up any pending vblank events for us. 31696f60e37SRussell King */ 317178e561fSRussell King drm_crtc_vblank_off(&dcrtc->crtc); 31896f60e37SRussell King 31996f60e37SRussell King /* Handle any pending flip event. */ 320709ffd82SRussell King work = xchg(&dcrtc->frame_work, NULL); 321709ffd82SRussell King if (work) 322709ffd82SRussell King armada_drm_crtc_complete_frame_work(dcrtc, work); 32396f60e37SRussell King } 32496f60e37SRussell King 32596f60e37SRussell King void armada_drm_crtc_gamma_set(struct drm_crtc *crtc, u16 r, u16 g, u16 b, 32696f60e37SRussell King int idx) 32796f60e37SRussell King { 32896f60e37SRussell King } 32996f60e37SRussell King 33096f60e37SRussell King void armada_drm_crtc_gamma_get(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b, 33196f60e37SRussell King int idx) 33296f60e37SRussell King { 33396f60e37SRussell King } 33496f60e37SRussell King 33596f60e37SRussell King /* The mode_config.mutex will be held for this call */ 33696f60e37SRussell King static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms) 33796f60e37SRussell King { 33896f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 33996f60e37SRussell King 34096f60e37SRussell King if (dcrtc->dpms != dpms) { 34196f60e37SRussell King dcrtc->dpms = dpms; 342e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && !dpms_blanked(dpms)) 343e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 34496f60e37SRussell King armada_drm_crtc_update(dcrtc); 345e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dpms)) 346e0ac5e9bSRussell King clk_disable_unprepare(dcrtc->clk); 34796f60e37SRussell King if (dpms_blanked(dpms)) 34896f60e37SRussell King armada_drm_vblank_off(dcrtc); 349178e561fSRussell King else 350178e561fSRussell King drm_crtc_vblank_on(&dcrtc->crtc); 35196f60e37SRussell King } 35296f60e37SRussell King } 35396f60e37SRussell King 35496f60e37SRussell King /* 35596f60e37SRussell King * Prepare for a mode set. Turn off overlay to ensure that we don't end 35696f60e37SRussell King * up with the overlay size being bigger than the active screen size. 35796f60e37SRussell King * We rely upon X refreshing this state after the mode set has completed. 35896f60e37SRussell King * 35996f60e37SRussell King * The mode_config.mutex will be held for this call 36096f60e37SRussell King */ 36196f60e37SRussell King static void armada_drm_crtc_prepare(struct drm_crtc *crtc) 36296f60e37SRussell King { 36396f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 36496f60e37SRussell King struct drm_plane *plane; 36596f60e37SRussell King 36696f60e37SRussell King /* 36796f60e37SRussell King * If we have an overlay plane associated with this CRTC, disable 36896f60e37SRussell King * it before the modeset to avoid its coordinates being outside 369f8e14069SRussell King * the new mode parameters. 37096f60e37SRussell King */ 37196f60e37SRussell King plane = dcrtc->plane; 372f8e14069SRussell King if (plane) 373f8e14069SRussell King drm_plane_force_disable(plane); 37496f60e37SRussell King } 37596f60e37SRussell King 37696f60e37SRussell King /* The mode_config.mutex will be held for this call */ 37796f60e37SRussell King static void armada_drm_crtc_commit(struct drm_crtc *crtc) 37896f60e37SRussell King { 37996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 38096f60e37SRussell King 38196f60e37SRussell King if (dcrtc->dpms != DRM_MODE_DPMS_ON) { 38296f60e37SRussell King dcrtc->dpms = DRM_MODE_DPMS_ON; 38396f60e37SRussell King armada_drm_crtc_update(dcrtc); 38496f60e37SRussell King } 38596f60e37SRussell King } 38696f60e37SRussell King 38796f60e37SRussell King /* The mode_config.mutex will be held for this call */ 38896f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 38996f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 39096f60e37SRussell King { 39196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 39296f60e37SRussell King int ret; 39396f60e37SRussell King 39496f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 39542e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 39696f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 39796f60e37SRussell King return false; 39896f60e37SRussell King 39996f60e37SRussell King /* Check whether the display mode is possible */ 40042e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 40196f60e37SRussell King if (ret) 40296f60e37SRussell King return false; 40396f60e37SRussell King 40496f60e37SRussell King return true; 40596f60e37SRussell King } 40696f60e37SRussell King 407e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 40896f60e37SRussell King { 40996f60e37SRussell King void __iomem *base = dcrtc->base; 41096f60e37SRussell King 41196f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 41296f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 41396f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 41496f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 41596f60e37SRussell King 41696f60e37SRussell King if (stat & VSYNC_IRQ) 41796f60e37SRussell King drm_handle_vblank(dcrtc->crtc.dev, dcrtc->num); 41896f60e37SRussell King 41996f60e37SRussell King spin_lock(&dcrtc->irq_lock); 4207c8f7e1aSRussell King armada_drm_vbl_event_run(dcrtc); 42196f60e37SRussell King 42296f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 42396f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 42496f60e37SRussell King uint32_t val; 42596f60e37SRussell King 42696f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 42796f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 42896f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 42996f60e37SRussell King 43096f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 43196f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 43296f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 433662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 43496f60e37SRussell King } 435662af0d8SRussell King 436662af0d8SRussell King if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) { 437662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 438662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 439662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 440662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 441662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 442662af0d8SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA, 443662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 444662af0d8SRussell King dcrtc->cursor_update = false; 445662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 446662af0d8SRussell King } 447662af0d8SRussell King 44896f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 44996f60e37SRussell King 45096f60e37SRussell King if (stat & GRA_FRAME_IRQ) { 451709ffd82SRussell King struct armada_frame_work *work = xchg(&dcrtc->frame_work, NULL); 45296f60e37SRussell King 453709ffd82SRussell King if (work) 454709ffd82SRussell King armada_drm_crtc_complete_frame_work(dcrtc, work); 45596f60e37SRussell King 45696f60e37SRussell King wake_up(&dcrtc->frame_wait); 45796f60e37SRussell King } 45896f60e37SRussell King } 45996f60e37SRussell King 460e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 461e5d9ddfbSRussell King { 462e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 463e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 464e5d9ddfbSRussell King 465e5d9ddfbSRussell King /* 466e5d9ddfbSRussell King * This is rediculous - rather than writing bits to clear, we 467e5d9ddfbSRussell King * have to set the actual status register value. This is racy. 468e5d9ddfbSRussell King */ 469e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 470e5d9ddfbSRussell King 471e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 472e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 473e5d9ddfbSRussell King 474e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 475e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 476e5d9ddfbSRussell King return IRQ_HANDLED; 477e5d9ddfbSRussell King } 478e5d9ddfbSRussell King return IRQ_NONE; 479e5d9ddfbSRussell King } 480e5d9ddfbSRussell King 48196f60e37SRussell King /* These are locked by dev->vbl_lock */ 48296f60e37SRussell King void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 48396f60e37SRussell King { 48496f60e37SRussell King if (dcrtc->irq_ena & mask) { 48596f60e37SRussell King dcrtc->irq_ena &= ~mask; 48696f60e37SRussell King writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 48796f60e37SRussell King } 48896f60e37SRussell King } 48996f60e37SRussell King 49096f60e37SRussell King void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 49196f60e37SRussell King { 49296f60e37SRussell King if ((dcrtc->irq_ena & mask) != mask) { 49396f60e37SRussell King dcrtc->irq_ena |= mask; 49496f60e37SRussell King writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 49596f60e37SRussell King if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 49696f60e37SRussell King writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 49796f60e37SRussell King } 49896f60e37SRussell King } 49996f60e37SRussell King 50096f60e37SRussell King static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc) 50196f60e37SRussell King { 50296f60e37SRussell King struct drm_display_mode *adj = &dcrtc->crtc.mode; 50396f60e37SRussell King uint32_t val = 0; 50496f60e37SRussell King 50596f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709) 50696f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 50796f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO) 50896f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 50996f60e37SRussell King 51096f60e37SRussell King /* 51196f60e37SRussell King * In auto mode, set the colorimetry, based upon the HDMI spec. 51296f60e37SRussell King * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use 51396f60e37SRussell King * ITU601. It may be more appropriate to set this depending on 51496f60e37SRussell King * the source - but what if the graphic frame is YUV and the 51596f60e37SRussell King * video frame is RGB? 51696f60e37SRussell King */ 51796f60e37SRussell King if ((adj->hdisplay == 1280 && adj->vdisplay == 720 && 51896f60e37SRussell King !(adj->flags & DRM_MODE_FLAG_INTERLACE)) || 51996f60e37SRussell King (adj->hdisplay == 1920 && adj->vdisplay == 1080)) { 52096f60e37SRussell King if (dcrtc->csc_yuv_mode == CSC_AUTO) 52196f60e37SRussell King val |= CFG_CSC_YUV_CCIR709; 52296f60e37SRussell King } 52396f60e37SRussell King 52496f60e37SRussell King /* 52596f60e37SRussell King * We assume we're connected to a TV-like device, so the YUV->RGB 52696f60e37SRussell King * conversion should produce a limited range. We should set this 52796f60e37SRussell King * depending on the connectors attached to this CRTC, and what 52896f60e37SRussell King * kind of device they report being connected. 52996f60e37SRussell King */ 53096f60e37SRussell King if (dcrtc->csc_rgb_mode == CSC_AUTO) 53196f60e37SRussell King val |= CFG_CSC_RGB_STUDIO; 53296f60e37SRussell King 53396f60e37SRussell King return val; 53496f60e37SRussell King } 53596f60e37SRussell King 53696f60e37SRussell King /* The mode_config.mutex will be held for this call */ 53796f60e37SRussell King static int armada_drm_crtc_mode_set(struct drm_crtc *crtc, 53896f60e37SRussell King struct drm_display_mode *mode, struct drm_display_mode *adj, 53996f60e37SRussell King int x, int y, struct drm_framebuffer *old_fb) 54096f60e37SRussell King { 54196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 54296f60e37SRussell King struct armada_regs regs[17]; 54396f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 54496f60e37SRussell King unsigned long flags; 54596f60e37SRussell King unsigned i; 54696f60e37SRussell King bool interlaced; 54796f60e37SRussell King 548f4510a27SMatt Roper drm_framebuffer_reference(crtc->primary->fb); 54996f60e37SRussell King 55096f60e37SRussell King interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 55196f60e37SRussell King 552f4510a27SMatt Roper i = armada_drm_crtc_calc_fb(dcrtc->crtc.primary->fb, 553f4510a27SMatt Roper x, y, regs, interlaced); 55496f60e37SRussell King 55596f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 55696f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 55796f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 55896f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 55996f60e37SRussell King 56096f60e37SRussell King DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n", 56196f60e37SRussell King adj->crtc_hdisplay, 56296f60e37SRussell King adj->crtc_hsync_start, 56396f60e37SRussell King adj->crtc_hsync_end, 56496f60e37SRussell King adj->crtc_htotal, lm, rm); 56596f60e37SRussell King DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n", 56696f60e37SRussell King adj->crtc_vdisplay, 56796f60e37SRussell King adj->crtc_vsync_start, 56896f60e37SRussell King adj->crtc_vsync_end, 56996f60e37SRussell King adj->crtc_vtotal, tm, bm); 57096f60e37SRussell King 57196f60e37SRussell King /* Wait for pending flips to complete */ 57296f60e37SRussell King wait_event(dcrtc->frame_wait, !dcrtc->frame_work); 57396f60e37SRussell King 574178e561fSRussell King drm_crtc_vblank_off(crtc); 57596f60e37SRussell King 57696f60e37SRussell King val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA; 57796f60e37SRussell King if (val != dcrtc->dumb_ctrl) { 57896f60e37SRussell King dcrtc->dumb_ctrl = val; 57996f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL); 58096f60e37SRussell King } 58196f60e37SRussell King 582e0ac5e9bSRussell King /* 583e0ac5e9bSRussell King * If we are blanked, we would have disabled the clock. Re-enable 584e0ac5e9bSRussell King * it so that compute_clock() does the right thing. 585e0ac5e9bSRussell King */ 586e0ac5e9bSRussell King if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms)) 587e0ac5e9bSRussell King WARN_ON(clk_prepare_enable(dcrtc->clk)); 588e0ac5e9bSRussell King 58996f60e37SRussell King /* Now compute the divider for real */ 59042e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 59196f60e37SRussell King 59296f60e37SRussell King /* Ensure graphic fifo is enabled */ 59396f60e37SRussell King armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1); 59496f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 59596f60e37SRussell King 59696f60e37SRussell King if (interlaced ^ dcrtc->interlaced) { 59796f60e37SRussell King if (adj->flags & DRM_MODE_FLAG_INTERLACE) 59896f60e37SRussell King drm_vblank_get(dcrtc->crtc.dev, dcrtc->num); 59996f60e37SRussell King else 60096f60e37SRussell King drm_vblank_put(dcrtc->crtc.dev, dcrtc->num); 60196f60e37SRussell King dcrtc->interlaced = interlaced; 60296f60e37SRussell King } 60396f60e37SRussell King 60496f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 60596f60e37SRussell King 60696f60e37SRussell King /* Even interlaced/progressive frame */ 60796f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 60896f60e37SRussell King adj->crtc_htotal; 60996f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 61096f60e37SRussell King val = adj->crtc_hsync_start; 611662af0d8SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 61242e62ba7SRussell King dcrtc->variant->spu_adv_reg; 61396f60e37SRussell King 61496f60e37SRussell King if (interlaced) { 61596f60e37SRussell King /* Odd interlaced frame */ 61696f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 61796f60e37SRussell King (1 << 16); 61896f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 61996f60e37SRussell King val = adj->crtc_hsync_start - adj->crtc_htotal / 2; 620662af0d8SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN | 62142e62ba7SRussell King dcrtc->variant->spu_adv_reg; 62296f60e37SRussell King } else { 62396f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 62496f60e37SRussell King } 62596f60e37SRussell King 62696f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 62796f60e37SRussell King 62896f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 62996f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_GRA_HPXL_VLN); 63096f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_GZM_HPXL_VLN); 63196f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 63296f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 63396f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 63496f60e37SRussell King LCD_SPUT_V_H_TOTAL); 63596f60e37SRussell King 63642e62ba7SRussell King if (dcrtc->variant->has_spu_adv_reg) { 63796f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 63896f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 63996f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 640662af0d8SRussell King } 64196f60e37SRussell King 64296f60e37SRussell King val = CFG_GRA_ENA | CFG_GRA_HSMOOTH; 643f4510a27SMatt Roper val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt); 644f4510a27SMatt Roper val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod); 64596f60e37SRussell King 646f4510a27SMatt Roper if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420) 64796f60e37SRussell King val |= CFG_PALETTE_ENA; 64896f60e37SRussell King 64996f60e37SRussell King if (interlaced) 65096f60e37SRussell King val |= CFG_GRA_FTOGGLE; 65196f60e37SRussell King 65296f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_GRAFORMAT | 65396f60e37SRussell King CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV | 65496f60e37SRussell King CFG_SWAPYU | CFG_YUV2RGB) | 65596f60e37SRussell King CFG_PALETTE_ENA | CFG_GRA_FTOGGLE, 65696f60e37SRussell King LCD_SPU_DMA_CTRL0); 65796f60e37SRussell King 65896f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 65996f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 66096f60e37SRussell King 66196f60e37SRussell King val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc); 66296f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL); 66396f60e37SRussell King armada_reg_queue_end(regs, i); 66496f60e37SRussell King 66596f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 66696f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 66796f60e37SRussell King 66896f60e37SRussell King armada_drm_crtc_update(dcrtc); 66996f60e37SRussell King 670178e561fSRussell King drm_crtc_vblank_on(crtc); 67196f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 67296f60e37SRussell King 67396f60e37SRussell King return 0; 67496f60e37SRussell King } 67596f60e37SRussell King 67696f60e37SRussell King /* The mode_config.mutex will be held for this call */ 67796f60e37SRussell King static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, 67896f60e37SRussell King struct drm_framebuffer *old_fb) 67996f60e37SRussell King { 68096f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 68196f60e37SRussell King struct armada_regs regs[4]; 68296f60e37SRussell King unsigned i; 68396f60e37SRussell King 684f4510a27SMatt Roper i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs, 68596f60e37SRussell King dcrtc->interlaced); 68696f60e37SRussell King armada_reg_queue_end(regs, i); 68796f60e37SRussell King 68896f60e37SRussell King /* Wait for pending flips to complete */ 68996f60e37SRussell King wait_event(dcrtc->frame_wait, !dcrtc->frame_work); 69096f60e37SRussell King 69196f60e37SRussell King /* Take a reference to the new fb as we're using it */ 692f4510a27SMatt Roper drm_framebuffer_reference(crtc->primary->fb); 69396f60e37SRussell King 69496f60e37SRussell King /* Update the base in the CRTC */ 69596f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 69696f60e37SRussell King 69796f60e37SRussell King /* Drop our previously held reference */ 69896f60e37SRussell King armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms)); 69996f60e37SRussell King 70096f60e37SRussell King return 0; 70196f60e37SRussell King } 70296f60e37SRussell King 70396f60e37SRussell King /* The mode_config.mutex will be held for this call */ 70496f60e37SRussell King static void armada_drm_crtc_disable(struct drm_crtc *crtc) 70596f60e37SRussell King { 70696f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 70796f60e37SRussell King 70896f60e37SRussell King armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); 709f4510a27SMatt Roper armada_drm_crtc_finish_fb(dcrtc, crtc->primary->fb, true); 71096f60e37SRussell King 71196f60e37SRussell King /* Power down most RAMs and FIFOs */ 71296f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 71396f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 71496f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 71596f60e37SRussell King } 71696f60e37SRussell King 71796f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 71896f60e37SRussell King .dpms = armada_drm_crtc_dpms, 71996f60e37SRussell King .prepare = armada_drm_crtc_prepare, 72096f60e37SRussell King .commit = armada_drm_crtc_commit, 72196f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 72296f60e37SRussell King .mode_set = armada_drm_crtc_mode_set, 72396f60e37SRussell King .mode_set_base = armada_drm_crtc_mode_set_base, 72496f60e37SRussell King .disable = armada_drm_crtc_disable, 72596f60e37SRussell King }; 72696f60e37SRussell King 727662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 728662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 729662af0d8SRussell King { 730662af0d8SRussell King uint32_t addr; 731662af0d8SRussell King unsigned y; 732662af0d8SRussell King 733662af0d8SRussell King addr = SRAM_HWC32_RAM1; 734662af0d8SRussell King for (y = 0; y < height; y++) { 735662af0d8SRussell King uint32_t *p = &pix[y * stride]; 736662af0d8SRussell King unsigned x; 737662af0d8SRussell King 738662af0d8SRussell King for (x = 0; x < width; x++, p++) { 739662af0d8SRussell King uint32_t val = *p; 740662af0d8SRussell King 741662af0d8SRussell King val = (val & 0xff00ff00) | 742662af0d8SRussell King (val & 0x000000ff) << 16 | 743662af0d8SRussell King (val & 0x00ff0000) >> 16; 744662af0d8SRussell King 745662af0d8SRussell King writel_relaxed(val, 746662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 747662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 748662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 749c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 750662af0d8SRussell King addr += 1; 751662af0d8SRussell King if ((addr & 0x00ff) == 0) 752662af0d8SRussell King addr += 0xf00; 753662af0d8SRussell King if ((addr & 0x30ff) == 0) 754662af0d8SRussell King addr = SRAM_HWC32_RAM2; 755662af0d8SRussell King } 756662af0d8SRussell King } 757662af0d8SRussell King } 758662af0d8SRussell King 759662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 760662af0d8SRussell King { 761662af0d8SRussell King unsigned addr; 762662af0d8SRussell King 763662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 764662af0d8SRussell King /* write the default value */ 765662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 766662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 767662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 768662af0d8SRussell King } 769662af0d8SRussell King } 770662af0d8SRussell King 771662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 772662af0d8SRussell King { 773662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 774662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 775662af0d8SRussell King uint32_t para1; 776662af0d8SRussell King 777662af0d8SRussell King /* 778662af0d8SRussell King * Calculate the visible width and height of the cursor, 779662af0d8SRussell King * screen position, and the position in the cursor bitmap. 780662af0d8SRussell King */ 781662af0d8SRussell King if (dcrtc->cursor_x < 0) { 782662af0d8SRussell King xoff = -dcrtc->cursor_x; 783662af0d8SRussell King xscr = 0; 784662af0d8SRussell King w -= min(xoff, w); 785662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 786662af0d8SRussell King xoff = 0; 787662af0d8SRussell King xscr = dcrtc->cursor_x; 788662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 789662af0d8SRussell King } else { 790662af0d8SRussell King xoff = 0; 791662af0d8SRussell King xscr = dcrtc->cursor_x; 792662af0d8SRussell King } 793662af0d8SRussell King 794662af0d8SRussell King if (dcrtc->cursor_y < 0) { 795662af0d8SRussell King yoff = -dcrtc->cursor_y; 796662af0d8SRussell King yscr = 0; 797662af0d8SRussell King h -= min(yoff, h); 798662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 799662af0d8SRussell King yoff = 0; 800662af0d8SRussell King yscr = dcrtc->cursor_y; 801662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 802662af0d8SRussell King } else { 803662af0d8SRussell King yoff = 0; 804662af0d8SRussell King yscr = dcrtc->cursor_y; 805662af0d8SRussell King } 806662af0d8SRussell King 807662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 808662af0d8SRussell King s = dcrtc->cursor_w; 809662af0d8SRussell King if (dcrtc->interlaced) { 810662af0d8SRussell King s *= 2; 811662af0d8SRussell King yscr /= 2; 812662af0d8SRussell King h /= 2; 813662af0d8SRussell King } 814662af0d8SRussell King 815662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 816662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 817662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 818662af0d8SRussell King dcrtc->cursor_update = false; 819662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 820662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 821662af0d8SRussell King return 0; 822662af0d8SRussell King } 823662af0d8SRussell King 824662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 825662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 826662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 827662af0d8SRussell King 828662af0d8SRussell King /* 829662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 830662af0d8SRussell King * We must also reload the cursor data as well. 831662af0d8SRussell King */ 832662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 833662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 834662af0d8SRussell King reload = true; 835662af0d8SRussell King } 836662af0d8SRussell King 837662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 838662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 839662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 840662af0d8SRussell King dcrtc->cursor_update = false; 841662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 842662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 843662af0d8SRussell King reload = true; 844662af0d8SRussell King } 845662af0d8SRussell King if (reload) { 846662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 847662af0d8SRussell King uint32_t *pix; 848662af0d8SRussell King /* Set the top-left corner of the cursor image */ 849662af0d8SRussell King pix = obj->addr; 850662af0d8SRussell King pix += yoff * s + xoff; 851662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 852662af0d8SRussell King } 853662af0d8SRussell King 854662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 855662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 856662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 857662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 858662af0d8SRussell King dcrtc->cursor_update = true; 859662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 860662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 861662af0d8SRussell King 862662af0d8SRussell King return 0; 863662af0d8SRussell King } 864662af0d8SRussell King 865662af0d8SRussell King static void cursor_update(void *data) 866662af0d8SRussell King { 867662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 868662af0d8SRussell King } 869662af0d8SRussell King 870662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 871662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 872662af0d8SRussell King { 873662af0d8SRussell King struct drm_device *dev = crtc->dev; 874662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 875662af0d8SRussell King struct armada_gem_object *obj = NULL; 876662af0d8SRussell King int ret; 877662af0d8SRussell King 878662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 87942e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 880662af0d8SRussell King return -ENXIO; 881662af0d8SRussell King 882662af0d8SRussell King if (handle && w > 0 && h > 0) { 883662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 884662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 885662af0d8SRussell King return -ENOMEM; 886662af0d8SRussell King 887662af0d8SRussell King obj = armada_gem_object_lookup(dev, file, handle); 888662af0d8SRussell King if (!obj) 889662af0d8SRussell King return -ENOENT; 890662af0d8SRussell King 891662af0d8SRussell King /* Must be a kernel-mapped object */ 892662af0d8SRussell King if (!obj->addr) { 893662af0d8SRussell King drm_gem_object_unreference_unlocked(&obj->obj); 894662af0d8SRussell King return -EINVAL; 895662af0d8SRussell King } 896662af0d8SRussell King 897662af0d8SRussell King if (obj->obj.size < w * h * 4) { 898662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 899662af0d8SRussell King drm_gem_object_unreference_unlocked(&obj->obj); 900662af0d8SRussell King return -ENOMEM; 901662af0d8SRussell King } 902662af0d8SRussell King } 903662af0d8SRussell King 904662af0d8SRussell King mutex_lock(&dev->struct_mutex); 905662af0d8SRussell King if (dcrtc->cursor_obj) { 906662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 907662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 908662af0d8SRussell King drm_gem_object_unreference(&dcrtc->cursor_obj->obj); 909662af0d8SRussell King } 910662af0d8SRussell King dcrtc->cursor_obj = obj; 911662af0d8SRussell King dcrtc->cursor_w = w; 912662af0d8SRussell King dcrtc->cursor_h = h; 913662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 914662af0d8SRussell King if (obj) { 915662af0d8SRussell King obj->update_data = dcrtc; 916662af0d8SRussell King obj->update = cursor_update; 917662af0d8SRussell King } 918662af0d8SRussell King mutex_unlock(&dev->struct_mutex); 919662af0d8SRussell King 920662af0d8SRussell King return ret; 921662af0d8SRussell King } 922662af0d8SRussell King 923662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 924662af0d8SRussell King { 925662af0d8SRussell King struct drm_device *dev = crtc->dev; 926662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 927662af0d8SRussell King int ret; 928662af0d8SRussell King 929662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 93042e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 931662af0d8SRussell King return -EFAULT; 932662af0d8SRussell King 933662af0d8SRussell King mutex_lock(&dev->struct_mutex); 934662af0d8SRussell King dcrtc->cursor_x = x; 935662af0d8SRussell King dcrtc->cursor_y = y; 936662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 937662af0d8SRussell King mutex_unlock(&dev->struct_mutex); 938662af0d8SRussell King 939662af0d8SRussell King return ret; 940662af0d8SRussell King } 941662af0d8SRussell King 94296f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 94396f60e37SRussell King { 94496f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 94596f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 94696f60e37SRussell King 947662af0d8SRussell King if (dcrtc->cursor_obj) 948662af0d8SRussell King drm_gem_object_unreference(&dcrtc->cursor_obj->obj); 949662af0d8SRussell King 95096f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 95196f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 95296f60e37SRussell King 95396f60e37SRussell King if (!IS_ERR(dcrtc->clk)) 95496f60e37SRussell King clk_disable_unprepare(dcrtc->clk); 95596f60e37SRussell King 956e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 957e5d9ddfbSRussell King 9589611cb93SRussell King of_node_put(dcrtc->crtc.port); 9599611cb93SRussell King 96096f60e37SRussell King kfree(dcrtc); 96196f60e37SRussell King } 96296f60e37SRussell King 96396f60e37SRussell King /* 96496f60e37SRussell King * The mode_config lock is held here, to prevent races between this 96596f60e37SRussell King * and a mode_set. 96696f60e37SRussell King */ 96796f60e37SRussell King static int armada_drm_crtc_page_flip(struct drm_crtc *crtc, 9685e4e3ba9SDave Airlie struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags) 96996f60e37SRussell King { 97096f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 97196f60e37SRussell King struct armada_frame_work *work; 97296f60e37SRussell King unsigned i; 97396f60e37SRussell King int ret; 97496f60e37SRussell King 97596f60e37SRussell King /* We don't support changing the pixel format */ 976f4510a27SMatt Roper if (fb->pixel_format != crtc->primary->fb->pixel_format) 97796f60e37SRussell King return -EINVAL; 97896f60e37SRussell King 97996f60e37SRussell King work = kmalloc(sizeof(*work), GFP_KERNEL); 98096f60e37SRussell King if (!work) 98196f60e37SRussell King return -ENOMEM; 98296f60e37SRussell King 98396f60e37SRussell King work->event = event; 984f4510a27SMatt Roper work->old_fb = dcrtc->crtc.primary->fb; 98596f60e37SRussell King 98696f60e37SRussell King i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs, 98796f60e37SRussell King dcrtc->interlaced); 98896f60e37SRussell King armada_reg_queue_end(work->regs, i); 98996f60e37SRussell King 99096f60e37SRussell King /* 991c5488307SRussell King * Ensure that we hold a reference on the new framebuffer. 992c5488307SRussell King * This has to match the behaviour in mode_set. 99396f60e37SRussell King */ 994c5488307SRussell King drm_framebuffer_reference(fb); 99596f60e37SRussell King 99696f60e37SRussell King ret = armada_drm_crtc_queue_frame_work(dcrtc, work); 99796f60e37SRussell King if (ret) { 998c5488307SRussell King /* Undo our reference above */ 999c5488307SRussell King drm_framebuffer_unreference(fb); 100096f60e37SRussell King kfree(work); 100196f60e37SRussell King return ret; 100296f60e37SRussell King } 100396f60e37SRussell King 100496f60e37SRussell King /* 100596f60e37SRussell King * Don't take a reference on the new framebuffer; 100696f60e37SRussell King * drm_mode_page_flip_ioctl() has already grabbed a reference and 100796f60e37SRussell King * will _not_ drop that reference on successful return from this 100896f60e37SRussell King * function. Simply mark this new framebuffer as the current one. 100996f60e37SRussell King */ 1010f4510a27SMatt Roper dcrtc->crtc.primary->fb = fb; 101196f60e37SRussell King 101296f60e37SRussell King /* 101396f60e37SRussell King * Finally, if the display is blanked, we won't receive an 101496f60e37SRussell King * interrupt, so complete it now. 101596f60e37SRussell King */ 101696f60e37SRussell King if (dpms_blanked(dcrtc->dpms)) { 1017709ffd82SRussell King struct armada_frame_work *work = xchg(&dcrtc->frame_work, NULL); 1018709ffd82SRussell King 1019709ffd82SRussell King if (work) 1020709ffd82SRussell King armada_drm_crtc_complete_frame_work(dcrtc, work); 102196f60e37SRussell King } 102296f60e37SRussell King 102396f60e37SRussell King return 0; 102496f60e37SRussell King } 102596f60e37SRussell King 102696f60e37SRussell King static int 102796f60e37SRussell King armada_drm_crtc_set_property(struct drm_crtc *crtc, 102896f60e37SRussell King struct drm_property *property, uint64_t val) 102996f60e37SRussell King { 103096f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 103196f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 103296f60e37SRussell King bool update_csc = false; 103396f60e37SRussell King 103496f60e37SRussell King if (property == priv->csc_yuv_prop) { 103596f60e37SRussell King dcrtc->csc_yuv_mode = val; 103696f60e37SRussell King update_csc = true; 103796f60e37SRussell King } else if (property == priv->csc_rgb_prop) { 103896f60e37SRussell King dcrtc->csc_rgb_mode = val; 103996f60e37SRussell King update_csc = true; 104096f60e37SRussell King } 104196f60e37SRussell King 104296f60e37SRussell King if (update_csc) { 104396f60e37SRussell King uint32_t val; 104496f60e37SRussell King 104596f60e37SRussell King val = dcrtc->spu_iopad_ctrl | 104696f60e37SRussell King armada_drm_crtc_calculate_csc(dcrtc); 104796f60e37SRussell King writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL); 104896f60e37SRussell King } 104996f60e37SRussell King 105096f60e37SRussell King return 0; 105196f60e37SRussell King } 105296f60e37SRussell King 105396f60e37SRussell King static struct drm_crtc_funcs armada_crtc_funcs = { 1054662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 1055662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 105696f60e37SRussell King .destroy = armada_drm_crtc_destroy, 105796f60e37SRussell King .set_config = drm_crtc_helper_set_config, 105896f60e37SRussell King .page_flip = armada_drm_crtc_page_flip, 105996f60e37SRussell King .set_property = armada_drm_crtc_set_property, 106096f60e37SRussell King }; 106196f60e37SRussell King 106296f60e37SRussell King static struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = { 106396f60e37SRussell King { CSC_AUTO, "Auto" }, 106496f60e37SRussell King { CSC_YUV_CCIR601, "CCIR601" }, 106596f60e37SRussell King { CSC_YUV_CCIR709, "CCIR709" }, 106696f60e37SRussell King }; 106796f60e37SRussell King 106896f60e37SRussell King static struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = { 106996f60e37SRussell King { CSC_AUTO, "Auto" }, 107096f60e37SRussell King { CSC_RGB_COMPUTER, "Computer system" }, 107196f60e37SRussell King { CSC_RGB_STUDIO, "Studio" }, 107296f60e37SRussell King }; 107396f60e37SRussell King 107496f60e37SRussell King static int armada_drm_crtc_create_properties(struct drm_device *dev) 107596f60e37SRussell King { 107696f60e37SRussell King struct armada_private *priv = dev->dev_private; 107796f60e37SRussell King 107896f60e37SRussell King if (priv->csc_yuv_prop) 107996f60e37SRussell King return 0; 108096f60e37SRussell King 108196f60e37SRussell King priv->csc_yuv_prop = drm_property_create_enum(dev, 0, 108296f60e37SRussell King "CSC_YUV", armada_drm_csc_yuv_enum_list, 108396f60e37SRussell King ARRAY_SIZE(armada_drm_csc_yuv_enum_list)); 108496f60e37SRussell King priv->csc_rgb_prop = drm_property_create_enum(dev, 0, 108596f60e37SRussell King "CSC_RGB", armada_drm_csc_rgb_enum_list, 108696f60e37SRussell King ARRAY_SIZE(armada_drm_csc_rgb_enum_list)); 108796f60e37SRussell King 108896f60e37SRussell King if (!priv->csc_yuv_prop || !priv->csc_rgb_prop) 108996f60e37SRussell King return -ENOMEM; 109096f60e37SRussell King 109196f60e37SRussell King return 0; 109296f60e37SRussell King } 109396f60e37SRussell King 10940fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 10959611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 10969611cb93SRussell King struct device_node *port) 109796f60e37SRussell King { 1098d8c96083SRussell King struct armada_private *priv = drm->dev_private; 109996f60e37SRussell King struct armada_crtc *dcrtc; 1100*1c914cecSRussell King struct drm_plane *primary; 110196f60e37SRussell King void __iomem *base; 110296f60e37SRussell King int ret; 110396f60e37SRussell King 1104d8c96083SRussell King ret = armada_drm_crtc_create_properties(drm); 110596f60e37SRussell King if (ret) 110696f60e37SRussell King return ret; 110796f60e37SRussell King 1108a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 1109c9d53c0fSJingoo Han if (IS_ERR(base)) 1110c9d53c0fSJingoo Han return PTR_ERR(base); 111196f60e37SRussell King 111296f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 111396f60e37SRussell King if (!dcrtc) { 111496f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 111596f60e37SRussell King return -ENOMEM; 111696f60e37SRussell King } 111796f60e37SRussell King 1118d8c96083SRussell King if (dev != drm->dev) 1119d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 1120d8c96083SRussell King 112142e62ba7SRussell King dcrtc->variant = variant; 112296f60e37SRussell King dcrtc->base = base; 1123d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 112496f60e37SRussell King dcrtc->clk = ERR_PTR(-EINVAL); 112596f60e37SRussell King dcrtc->csc_yuv_mode = CSC_AUTO; 112696f60e37SRussell King dcrtc->csc_rgb_mode = CSC_AUTO; 112796f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 112896f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 112996f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 113096f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 113196f60e37SRussell King INIT_LIST_HEAD(&dcrtc->vbl_list); 113296f60e37SRussell King init_waitqueue_head(&dcrtc->frame_wait); 113396f60e37SRussell King 113496f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 113596f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 113696f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 113796f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 113896f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 113996f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 114096f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 114196f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 114296f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 114396f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 114496f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_GRA_OVSA_HPXL_VLN); 1145e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 1146e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 114796f60e37SRussell King 1148e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 1149e5d9ddfbSRussell King dcrtc); 1150e5d9ddfbSRussell King if (ret < 0) { 1151e5d9ddfbSRussell King kfree(dcrtc); 1152e5d9ddfbSRussell King return ret; 1153e5d9ddfbSRussell King } 115496f60e37SRussell King 115542e62ba7SRussell King if (dcrtc->variant->init) { 1156d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 115796f60e37SRussell King if (ret) { 115896f60e37SRussell King kfree(dcrtc); 115996f60e37SRussell King return ret; 116096f60e37SRussell King } 116196f60e37SRussell King } 116296f60e37SRussell King 116396f60e37SRussell King /* Ensure AXI pipeline is enabled */ 116496f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 116596f60e37SRussell King 116696f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 116796f60e37SRussell King 11689611cb93SRussell King dcrtc->crtc.port = port; 1169*1c914cecSRussell King 1170*1c914cecSRussell King primary = drm_primary_helper_create_plane(drm, armada_primary_formats, 1171*1c914cecSRussell King ARRAY_SIZE(armada_primary_formats)); 1172*1c914cecSRussell King if (!primary) 1173*1c914cecSRussell King return -ENOMEM; 1174*1c914cecSRussell King 1175*1c914cecSRussell King ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, primary, NULL, 1176*1c914cecSRussell King &armada_crtc_funcs); 1177*1c914cecSRussell King if (ret) 1178*1c914cecSRussell King goto err_crtc_init; 1179*1c914cecSRussell King 118096f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 118196f60e37SRussell King 118296f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop, 118396f60e37SRussell King dcrtc->csc_yuv_mode); 118496f60e37SRussell King drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop, 118596f60e37SRussell King dcrtc->csc_rgb_mode); 118696f60e37SRussell King 1187d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 1188*1c914cecSRussell King 1189*1c914cecSRussell King err_crtc_init: 1190*1c914cecSRussell King primary->funcs->destroy(primary); 1191*1c914cecSRussell King return ret; 119296f60e37SRussell King } 1193d8c96083SRussell King 1194d8c96083SRussell King static int 1195d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 1196d8c96083SRussell King { 1197d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 1198d8c96083SRussell King struct drm_device *drm = data; 1199d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1200d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 1201d8c96083SRussell King const struct armada_variant *variant; 12029611cb93SRussell King struct device_node *port = NULL; 1203d8c96083SRussell King 1204d8c96083SRussell King if (irq < 0) 1205d8c96083SRussell King return irq; 1206d8c96083SRussell King 1207d8c96083SRussell King if (!dev->of_node) { 1208d8c96083SRussell King const struct platform_device_id *id; 1209d8c96083SRussell King 1210d8c96083SRussell King id = platform_get_device_id(pdev); 1211d8c96083SRussell King if (!id) 1212d8c96083SRussell King return -ENXIO; 1213d8c96083SRussell King 1214d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 1215d8c96083SRussell King } else { 1216d8c96083SRussell King const struct of_device_id *match; 12179611cb93SRussell King struct device_node *np, *parent = dev->of_node; 1218d8c96083SRussell King 1219d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 1220d8c96083SRussell King if (!match) 1221d8c96083SRussell King return -ENXIO; 1222d8c96083SRussell King 12239611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 12249611cb93SRussell King if (np) 12259611cb93SRussell King parent = np; 12269611cb93SRussell King port = of_get_child_by_name(parent, "port"); 12279611cb93SRussell King of_node_put(np); 12289611cb93SRussell King if (!port) { 12299611cb93SRussell King dev_err(dev, "no port node found in %s\n", 12309611cb93SRussell King parent->full_name); 12319611cb93SRussell King return -ENXIO; 12329611cb93SRussell King } 12339611cb93SRussell King 1234d8c96083SRussell King variant = match->data; 1235d8c96083SRussell King } 1236d8c96083SRussell King 12379611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1238d8c96083SRussell King } 1239d8c96083SRussell King 1240d8c96083SRussell King static void 1241d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1242d8c96083SRussell King { 1243d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1244d8c96083SRussell King 1245d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 1246d8c96083SRussell King } 1247d8c96083SRussell King 1248d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 1249d8c96083SRussell King .bind = armada_lcd_bind, 1250d8c96083SRussell King .unbind = armada_lcd_unbind, 1251d8c96083SRussell King }; 1252d8c96083SRussell King 1253d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 1254d8c96083SRussell King { 1255d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 1256d8c96083SRussell King } 1257d8c96083SRussell King 1258d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 1259d8c96083SRussell King { 1260d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 1261d8c96083SRussell King return 0; 1262d8c96083SRussell King } 1263d8c96083SRussell King 1264d8c96083SRussell King static struct of_device_id armada_lcd_of_match[] = { 1265d8c96083SRussell King { 1266d8c96083SRussell King .compatible = "marvell,dove-lcd", 1267d8c96083SRussell King .data = &armada510_ops, 1268d8c96083SRussell King }, 1269d8c96083SRussell King {} 1270d8c96083SRussell King }; 1271d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1272d8c96083SRussell King 1273d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 1274d8c96083SRussell King { 1275d8c96083SRussell King .name = "armada-lcd", 1276d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1277d8c96083SRussell King }, { 1278d8c96083SRussell King .name = "armada-510-lcd", 1279d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1280d8c96083SRussell King }, 1281d8c96083SRussell King { }, 1282d8c96083SRussell King }; 1283d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1284d8c96083SRussell King 1285d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 1286d8c96083SRussell King .probe = armada_lcd_probe, 1287d8c96083SRussell King .remove = armada_lcd_remove, 1288d8c96083SRussell King .driver = { 1289d8c96083SRussell King .name = "armada-lcd", 1290d8c96083SRussell King .owner = THIS_MODULE, 1291d8c96083SRussell King .of_match_table = armada_lcd_of_match, 1292d8c96083SRussell King }, 1293d8c96083SRussell King .id_table = armada_lcd_platform_ids, 1294d8c96083SRussell King }; 1295