196f60e37SRussell King /* 296f60e37SRussell King * Copyright (C) 2012 Russell King 396f60e37SRussell King * Rewritten from the dovefb driver, and Armada510 manuals. 496f60e37SRussell King * 596f60e37SRussell King * This program is free software; you can redistribute it and/or modify 696f60e37SRussell King * it under the terms of the GNU General Public License version 2 as 796f60e37SRussell King * published by the Free Software Foundation. 896f60e37SRussell King */ 996f60e37SRussell King #include <linux/clk.h> 10d8c96083SRussell King #include <linux/component.h> 11d8c96083SRussell King #include <linux/of_device.h> 12d8c96083SRussell King #include <linux/platform_device.h> 1396f60e37SRussell King #include <drm/drmP.h> 14de503ddfSRussell King #include <drm/drm_atomic.h> 15fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h> 163cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 17bcd21a47SDave Airlie #include <drm/drm_atomic_helper.h> 1896f60e37SRussell King #include "armada_crtc.h" 1996f60e37SRussell King #include "armada_drm.h" 2096f60e37SRussell King #include "armada_fb.h" 2196f60e37SRussell King #include "armada_gem.h" 2296f60e37SRussell King #include "armada_hw.h" 23d40af7b1SRussell King #include "armada_plane.h" 24c8a220c6SRussell King #include "armada_trace.h" 2596f60e37SRussell King 2696f60e37SRussell King /* 2796f60e37SRussell King * A note about interlacing. Let's consider HDMI 1920x1080i. 2896f60e37SRussell King * The timing parameters we have from X are: 2996f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 3096f60e37SRussell King * 1920 2448 2492 2640 1080 1084 1094 1125 3196f60e37SRussell King * Which get translated to: 3296f60e37SRussell King * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot 3396f60e37SRussell King * 1920 2448 2492 2640 540 542 547 562 3496f60e37SRussell King * 3596f60e37SRussell King * This is how it is defined by CEA-861-D - line and pixel numbers are 3696f60e37SRussell King * referenced to the rising edge of VSYNC and HSYNC. Total clocks per 3796f60e37SRussell King * line: 2640. The odd frame, the first active line is at line 21, and 3896f60e37SRussell King * the even frame, the first active line is 584. 3996f60e37SRussell King * 4096f60e37SRussell King * LN: 560 561 562 563 567 568 569 4196f60e37SRussell King * DE: ~~~|____________________________//__________________________ 4296f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 4396f60e37SRussell King * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________ 4496f60e37SRussell King * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge). 4596f60e37SRussell King * 4696f60e37SRussell King * LN: 1123 1124 1125 1 5 6 7 4796f60e37SRussell King * DE: ~~~|____________________________//__________________________ 4896f60e37SRussell King * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____ 4996f60e37SRussell King * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________ 5096f60e37SRussell King * 23 blanking lines 5196f60e37SRussell King * 5296f60e37SRussell King * The Armada LCD Controller line and pixel numbers are, like X timings, 5396f60e37SRussell King * referenced to the top left of the active frame. 5496f60e37SRussell King * 5596f60e37SRussell King * So, translating these to our LCD controller: 5696f60e37SRussell King * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128. 5796f60e37SRussell King * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448. 5896f60e37SRussell King * Note: Vsync front porch remains constant! 5996f60e37SRussell King * 6096f60e37SRussell King * if (odd_frame) { 6196f60e37SRussell King * vtotal = mode->crtc_vtotal + 1; 6296f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1; 6396f60e37SRussell King * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2 6496f60e37SRussell King * } else { 6596f60e37SRussell King * vtotal = mode->crtc_vtotal; 6696f60e37SRussell King * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay; 6796f60e37SRussell King * vhorizpos = mode->crtc_hsync_start; 6896f60e37SRussell King * } 6996f60e37SRussell King * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end; 7096f60e37SRussell King * 7196f60e37SRussell King * So, we need to reprogram these registers on each vsync event: 7296f60e37SRussell King * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL 7396f60e37SRussell King * 7496f60e37SRussell King * Note: we do not use the frame done interrupts because these appear 7596f60e37SRussell King * to happen too early, and lead to jitter on the display (presumably 7696f60e37SRussell King * they occur at the end of the last active line, before the vsync back 7796f60e37SRussell King * porch, which we're reprogramming.) 7896f60e37SRussell King */ 7996f60e37SRussell King 8096f60e37SRussell King void 8196f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs) 8296f60e37SRussell King { 8396f60e37SRussell King while (regs->offset != ~0) { 8496f60e37SRussell King void __iomem *reg = dcrtc->base + regs->offset; 8596f60e37SRussell King uint32_t val; 8696f60e37SRussell King 8796f60e37SRussell King val = regs->mask; 8896f60e37SRussell King if (val != 0) 8996f60e37SRussell King val &= readl_relaxed(reg); 9096f60e37SRussell King writel_relaxed(val | regs->val, reg); 9196f60e37SRussell King ++regs; 9296f60e37SRussell King } 9396f60e37SRussell King } 9496f60e37SRussell King 95a0f75d24SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc, bool enable) 9696f60e37SRussell King { 9796f60e37SRussell King uint32_t dumb_ctrl; 9896f60e37SRussell King 9996f60e37SRussell King dumb_ctrl = dcrtc->cfg_dumb_ctrl; 10096f60e37SRussell King 101a0f75d24SRussell King if (enable) 10296f60e37SRussell King dumb_ctrl |= CFG_DUMB_ENA; 10396f60e37SRussell King 10496f60e37SRussell King /* 10596f60e37SRussell King * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might 10696f60e37SRussell King * be using SPI or GPIO. If we set this to DUMB_BLANK, we will 10796f60e37SRussell King * force LCD_D[23:0] to output blank color, overriding the GPIO or 10896f60e37SRussell King * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode. 10996f60e37SRussell King */ 110a0f75d24SRussell King if (!enable && (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) { 11196f60e37SRussell King dumb_ctrl &= ~DUMB_MASK; 11296f60e37SRussell King dumb_ctrl |= DUMB_BLANK; 11396f60e37SRussell King } 11496f60e37SRussell King 115155b8290SRussell King armada_updatel(dumb_ctrl, 116155b8290SRussell King ~(CFG_INV_CSYNC | CFG_INV_HSYNC | CFG_INV_VSYNC), 117155b8290SRussell King dcrtc->base + LCD_SPU_DUMB_CTRL); 11896f60e37SRussell King } 11996f60e37SRussell King 120dbb4ca8aSRussell King static void armada_drm_crtc_queue_state_event(struct drm_crtc *crtc) 121dbb4ca8aSRussell King { 122dbb4ca8aSRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 123dbb4ca8aSRussell King struct drm_pending_vblank_event *event; 124dbb4ca8aSRussell King 125dbb4ca8aSRussell King /* If we have an event, we need vblank events enabled */ 126dbb4ca8aSRussell King event = xchg(&crtc->state->event, NULL); 127dbb4ca8aSRussell King if (event) { 128dbb4ca8aSRussell King WARN_ON(drm_crtc_vblank_get(crtc) != 0); 129dbb4ca8aSRussell King dcrtc->event = event; 130dbb4ca8aSRussell King } 131dbb4ca8aSRussell King } 132dbb4ca8aSRussell King 133d0d765deSRussell King static void armada_drm_update_gamma(struct drm_crtc *crtc) 134d0d765deSRussell King { 135d0d765deSRussell King struct drm_property_blob *blob = crtc->state->gamma_lut; 136d0d765deSRussell King void __iomem *base = drm_to_armada_crtc(crtc)->base; 137d0d765deSRussell King int i; 138d0d765deSRussell King 139d0d765deSRussell King if (blob) { 140d0d765deSRussell King struct drm_color_lut *lut = blob->data; 141d0d765deSRussell King 142d0d765deSRussell King armada_updatel(CFG_CSB_256x8, CFG_CSB_256x8 | CFG_PDWN256x8, 143d0d765deSRussell King base + LCD_SPU_SRAM_PARA1); 144d0d765deSRussell King 145d0d765deSRussell King for (i = 0; i < 256; i++) { 146d0d765deSRussell King writel_relaxed(drm_color_lut_extract(lut[i].red, 8), 147d0d765deSRussell King base + LCD_SPU_SRAM_WRDAT); 148d0d765deSRussell King writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_YR, 149d0d765deSRussell King base + LCD_SPU_SRAM_CTRL); 150d0d765deSRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 151d0d765deSRussell King writel_relaxed(drm_color_lut_extract(lut[i].green, 8), 152d0d765deSRussell King base + LCD_SPU_SRAM_WRDAT); 153d0d765deSRussell King writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_UG, 154d0d765deSRussell King base + LCD_SPU_SRAM_CTRL); 155d0d765deSRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 156d0d765deSRussell King writel_relaxed(drm_color_lut_extract(lut[i].blue, 8), 157d0d765deSRussell King base + LCD_SPU_SRAM_WRDAT); 158d0d765deSRussell King writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_VB, 159d0d765deSRussell King base + LCD_SPU_SRAM_CTRL); 160d0d765deSRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 161d0d765deSRussell King } 162d0d765deSRussell King armada_updatel(CFG_GAMMA_ENA, CFG_GAMMA_ENA, 163d0d765deSRussell King base + LCD_SPU_DMA_CTRL0); 164d0d765deSRussell King } else { 165d0d765deSRussell King armada_updatel(0, CFG_GAMMA_ENA, base + LCD_SPU_DMA_CTRL0); 166d0d765deSRussell King armada_updatel(CFG_PDWN256x8, CFG_CSB_256x8 | CFG_PDWN256x8, 167d0d765deSRussell King base + LCD_SPU_SRAM_PARA1); 168d0d765deSRussell King } 169d0d765deSRussell King } 170d0d765deSRussell King 1717f07ce0fSRussell King static enum drm_mode_status armada_drm_crtc_mode_valid(struct drm_crtc *crtc, 1727f07ce0fSRussell King const struct drm_display_mode *mode) 1737f07ce0fSRussell King { 1747f07ce0fSRussell King if (mode->vscan > 1) 1757f07ce0fSRussell King return MODE_NO_VSCAN; 1767f07ce0fSRussell King 1777f07ce0fSRussell King if (mode->flags & DRM_MODE_FLAG_DBLSCAN) 1787f07ce0fSRussell King return MODE_NO_DBLESCAN; 1797f07ce0fSRussell King 1807f07ce0fSRussell King if (mode->flags & DRM_MODE_FLAG_HSKEW) 1817f07ce0fSRussell King return MODE_H_ILLEGAL; 1827f07ce0fSRussell King 1837f07ce0fSRussell King if (mode->flags & (DRM_MODE_FLAG_BCAST | DRM_MODE_FLAG_PIXMUX | 1847f07ce0fSRussell King DRM_MODE_FLAG_CLKDIV2)) 1857f07ce0fSRussell King return MODE_BAD; 1867f07ce0fSRussell King 1877f07ce0fSRussell King return MODE_OK; 1887f07ce0fSRussell King } 1897f07ce0fSRussell King 19096f60e37SRussell King /* The mode_config.mutex will be held for this call */ 19196f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc, 19296f60e37SRussell King const struct drm_display_mode *mode, struct drm_display_mode *adj) 19396f60e37SRussell King { 19496f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 19596f60e37SRussell King int ret; 19696f60e37SRussell King 19796f60e37SRussell King /* We can't do interlaced modes if we don't have the SPU_ADV_REG */ 19842e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg && 19996f60e37SRussell King adj->flags & DRM_MODE_FLAG_INTERLACE) 20096f60e37SRussell King return false; 20196f60e37SRussell King 202f79d7c95SRussell King /* 203f79d7c95SRussell King * Set CRTC modesetting parameters for the adjusted mode. This is 204f79d7c95SRussell King * applied after the connectors, bridges, and encoders have fixed up 205f79d7c95SRussell King * this mode, as described above drm_atomic_helper_check_modeset(). 206f79d7c95SRussell King */ 207f79d7c95SRussell King drm_mode_set_crtcinfo(adj, CRTC_INTERLACE_HALVE_V); 208f79d7c95SRussell King 20996f60e37SRussell King /* Check whether the display mode is possible */ 21042e62ba7SRussell King ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL); 21196f60e37SRussell King if (ret) 21296f60e37SRussell King return false; 21396f60e37SRussell King 21496f60e37SRussell King return true; 21596f60e37SRussell King } 21696f60e37SRussell King 2175922a7d0SShawn Guo /* These are locked by dev->vbl_lock */ 2185922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask) 2195922a7d0SShawn Guo { 2205922a7d0SShawn Guo if (dcrtc->irq_ena & mask) { 2215922a7d0SShawn Guo dcrtc->irq_ena &= ~mask; 2225922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 2235922a7d0SShawn Guo } 2245922a7d0SShawn Guo } 2255922a7d0SShawn Guo 2265922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask) 2275922a7d0SShawn Guo { 2285922a7d0SShawn Guo if ((dcrtc->irq_ena & mask) != mask) { 2295922a7d0SShawn Guo dcrtc->irq_ena |= mask; 2305922a7d0SShawn Guo writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 2315922a7d0SShawn Guo if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask) 2325922a7d0SShawn Guo writel(0, dcrtc->base + LCD_SPU_IRQ_ISR); 2335922a7d0SShawn Guo } 2345922a7d0SShawn Guo } 2355922a7d0SShawn Guo 236e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat) 23796f60e37SRussell King { 238dbb4ca8aSRussell King struct drm_pending_vblank_event *event; 23996f60e37SRussell King void __iomem *base = dcrtc->base; 24096f60e37SRussell King 24196f60e37SRussell King if (stat & DMA_FF_UNDERFLOW) 24296f60e37SRussell King DRM_ERROR("video underflow on crtc %u\n", dcrtc->num); 24396f60e37SRussell King if (stat & GRA_FF_UNDERFLOW) 24496f60e37SRussell King DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num); 24596f60e37SRussell King 24696f60e37SRussell King if (stat & VSYNC_IRQ) 2470ac28c57SGustavo Padovan drm_crtc_handle_vblank(&dcrtc->crtc); 24896f60e37SRussell King 249a3f6a18fSRussell King spin_lock(&dcrtc->irq_lock); 25096f60e37SRussell King if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) { 25196f60e37SRussell King int i = stat & GRA_FRAME_IRQ0 ? 0 : 1; 25296f60e37SRussell King uint32_t val; 25396f60e37SRussell King 25496f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH); 25596f60e37SRussell King writel_relaxed(dcrtc->v[i].spu_v_h_total, 25696f60e37SRussell King base + LCD_SPUT_V_H_TOTAL); 25796f60e37SRussell King 25896f60e37SRussell King val = readl_relaxed(base + LCD_SPU_ADV_REG); 25996f60e37SRussell King val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN); 26096f60e37SRussell King val |= dcrtc->v[i].spu_adv_reg; 261662af0d8SRussell King writel_relaxed(val, base + LCD_SPU_ADV_REG); 26296f60e37SRussell King } 263662af0d8SRussell King 2643cb13ac9SRussell King if (stat & dcrtc->irq_ena & DUMB_FRAMEDONE) { 2653cb13ac9SRussell King if (dcrtc->update_pending) { 2663cb13ac9SRussell King armada_drm_crtc_update_regs(dcrtc, dcrtc->regs); 2673cb13ac9SRussell King dcrtc->update_pending = false; 2683cb13ac9SRussell King } 2693cb13ac9SRussell King if (dcrtc->cursor_update) { 270662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_pos, 271662af0d8SRussell King base + LCD_SPU_HWC_OVSA_HPXL_VLN); 272662af0d8SRussell King writel_relaxed(dcrtc->cursor_hw_sz, 273662af0d8SRussell King base + LCD_SPU_HWC_HPXL_VLN); 274662af0d8SRussell King armada_updatel(CFG_HWC_ENA, 2753cb13ac9SRussell King CFG_HWC_ENA | CFG_HWC_1BITMOD | 2763cb13ac9SRussell King CFG_HWC_1BITENA, 277662af0d8SRussell King base + LCD_SPU_DMA_CTRL0); 278662af0d8SRussell King dcrtc->cursor_update = false; 2793cb13ac9SRussell King } 280662af0d8SRussell King armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 281662af0d8SRussell King } 28296f60e37SRussell King spin_unlock(&dcrtc->irq_lock); 28396f60e37SRussell King 2843cb13ac9SRussell King if (stat & VSYNC_IRQ && !dcrtc->update_pending) { 285dbb4ca8aSRussell King event = xchg(&dcrtc->event, NULL); 286dbb4ca8aSRussell King if (event) { 287dbb4ca8aSRussell King spin_lock(&dcrtc->crtc.dev->event_lock); 288dbb4ca8aSRussell King drm_crtc_send_vblank_event(&dcrtc->crtc, event); 289dbb4ca8aSRussell King spin_unlock(&dcrtc->crtc.dev->event_lock); 290dbb4ca8aSRussell King drm_crtc_vblank_put(&dcrtc->crtc); 291dbb4ca8aSRussell King } 292dbb4ca8aSRussell King } 29396f60e37SRussell King } 29496f60e37SRussell King 295e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg) 296e5d9ddfbSRussell King { 297e5d9ddfbSRussell King struct armada_crtc *dcrtc = arg; 298e5d9ddfbSRussell King u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 299e5d9ddfbSRussell King 300e5d9ddfbSRussell King /* 30192298c1cSRussell King * Reading the ISR appears to clear bits provided CLEAN_SPU_IRQ_ISR 30292298c1cSRussell King * is set. Writing has some other effect to acknowledge the IRQ - 30392298c1cSRussell King * without this, we only get a single IRQ. 304e5d9ddfbSRussell King */ 305e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 306e5d9ddfbSRussell King 307c8a220c6SRussell King trace_armada_drm_irq(&dcrtc->crtc, stat); 308c8a220c6SRussell King 309e5d9ddfbSRussell King /* Mask out those interrupts we haven't enabled */ 310e5d9ddfbSRussell King v = stat & dcrtc->irq_ena; 311e5d9ddfbSRussell King 312e5d9ddfbSRussell King if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) { 313e5d9ddfbSRussell King armada_drm_crtc_irq(dcrtc, stat); 314e5d9ddfbSRussell King return IRQ_HANDLED; 315e5d9ddfbSRussell King } 316e5d9ddfbSRussell King return IRQ_NONE; 317e5d9ddfbSRussell King } 318e5d9ddfbSRussell King 31996f60e37SRussell King /* The mode_config.mutex will be held for this call */ 320c36045e1SRussell King static void armada_drm_crtc_mode_set_nofb(struct drm_crtc *crtc) 32196f60e37SRussell King { 322c36045e1SRussell King struct drm_display_mode *adj = &crtc->state->adjusted_mode; 32396f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 32496f60e37SRussell King struct armada_regs regs[17]; 32596f60e37SRussell King uint32_t lm, rm, tm, bm, val, sclk; 32696f60e37SRussell King unsigned long flags; 32796f60e37SRussell King unsigned i; 328c36045e1SRussell King bool interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE); 32996f60e37SRussell King 33037af35c7SRussell King i = 0; 33196f60e37SRussell King rm = adj->crtc_hsync_start - adj->crtc_hdisplay; 33296f60e37SRussell King lm = adj->crtc_htotal - adj->crtc_hsync_end; 33396f60e37SRussell King bm = adj->crtc_vsync_start - adj->crtc_vdisplay; 33496f60e37SRussell King tm = adj->crtc_vtotal - adj->crtc_vsync_end; 33596f60e37SRussell King 336a61c3922SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s] mode " DRM_MODE_FMT "\n", 3370ed833baSShayenne Moura crtc->base.id, crtc->name, DRM_MODE_ARG(adj)); 338a61c3922SRussell King DRM_DEBUG_KMS("lm %d rm %d tm %d bm %d\n", lm, rm, tm, bm); 33996f60e37SRussell King 34096f60e37SRussell King /* Now compute the divider for real */ 34142e62ba7SRussell King dcrtc->variant->compute_clock(dcrtc, adj, &sclk); 34296f60e37SRussell King 34396f60e37SRussell King armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV); 34496f60e37SRussell King 34596f60e37SRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 34696f60e37SRussell King 347768f719aSRussell King dcrtc->interlaced = interlaced; 34896f60e37SRussell King /* Even interlaced/progressive frame */ 34996f60e37SRussell King dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 | 35096f60e37SRussell King adj->crtc_htotal; 35196f60e37SRussell King dcrtc->v[1].spu_v_porch = tm << 16 | bm; 35296f60e37SRussell King val = adj->crtc_hsync_start; 3534e4b3563SRussell King dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN; 35496f60e37SRussell King 35596f60e37SRussell King if (interlaced) { 35696f60e37SRussell King /* Odd interlaced frame */ 3574e4b3563SRussell King val -= adj->crtc_htotal / 2; 3584e4b3563SRussell King dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN; 35996f60e37SRussell King dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total + 36096f60e37SRussell King (1 << 16); 36196f60e37SRussell King dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1; 36296f60e37SRussell King } else { 36396f60e37SRussell King dcrtc->v[0] = dcrtc->v[1]; 36496f60e37SRussell King } 36596f60e37SRussell King 36696f60e37SRussell King val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay; 36796f60e37SRussell King 36896f60e37SRussell King armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE); 36996f60e37SRussell King armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH); 37096f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH); 37196f60e37SRussell King armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total, 37296f60e37SRussell King LCD_SPUT_V_H_TOTAL); 37396f60e37SRussell King 3744e4b3563SRussell King if (dcrtc->variant->has_spu_adv_reg) 37596f60e37SRussell King armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg, 37696f60e37SRussell King ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | 37796f60e37SRussell King ADV_VSYNCOFFEN, LCD_SPU_ADV_REG); 37896f60e37SRussell King 37996f60e37SRussell King val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0; 38096f60e37SRussell King armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1); 381155b8290SRussell King 382155b8290SRussell King /* 383155b8290SRussell King * The documentation doesn't indicate what the normal state of 384155b8290SRussell King * the sync signals are. Sebastian Hesselbart kindly probed 385155b8290SRussell King * these signals on his board to determine their state. 386155b8290SRussell King * 387155b8290SRussell King * The non-inverted state of the sync signals is active high. 388155b8290SRussell King * Setting these bits makes the appropriate signal active low. 389155b8290SRussell King */ 390155b8290SRussell King val = 0; 391155b8290SRussell King if (adj->flags & DRM_MODE_FLAG_NCSYNC) 392155b8290SRussell King val |= CFG_INV_CSYNC; 393155b8290SRussell King if (adj->flags & DRM_MODE_FLAG_NHSYNC) 394155b8290SRussell King val |= CFG_INV_HSYNC; 395155b8290SRussell King if (adj->flags & DRM_MODE_FLAG_NVSYNC) 396155b8290SRussell King val |= CFG_INV_VSYNC; 397155b8290SRussell King armada_reg_queue_mod(regs, i, val, CFG_INV_CSYNC | CFG_INV_HSYNC | 398155b8290SRussell King CFG_INV_VSYNC, LCD_SPU_DUMB_CTRL); 39996f60e37SRussell King armada_reg_queue_end(regs, i); 40096f60e37SRussell King 40196f60e37SRussell King armada_drm_crtc_update_regs(dcrtc, regs); 40296f60e37SRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 40396f60e37SRussell King } 40496f60e37SRussell King 405d0d765deSRussell King static int armada_drm_crtc_atomic_check(struct drm_crtc *crtc, 406d0d765deSRussell King struct drm_crtc_state *state) 407d0d765deSRussell King { 408d0d765deSRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 409d0d765deSRussell King 410d0d765deSRussell King if (state->gamma_lut && drm_color_lut_size(state->gamma_lut) != 256) 411d0d765deSRussell King return -EINVAL; 412d0d765deSRussell King 413d0d765deSRussell King if (state->color_mgmt_changed) 414d0d765deSRussell King state->planes_changed = true; 415d0d765deSRussell King 416d0d765deSRussell King return 0; 417d0d765deSRussell King } 418d0d765deSRussell King 419c36045e1SRussell King static void armada_drm_crtc_atomic_begin(struct drm_crtc *crtc, 420c36045e1SRussell King struct drm_crtc_state *old_crtc_state) 421c36045e1SRussell King { 422c36045e1SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 423c36045e1SRussell King 424c36045e1SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 425c36045e1SRussell King 426d0d765deSRussell King if (crtc->state->color_mgmt_changed) 427d0d765deSRussell King armada_drm_update_gamma(crtc); 428d0d765deSRussell King 429c36045e1SRussell King dcrtc->regs_idx = 0; 430c36045e1SRussell King dcrtc->regs = dcrtc->atomic_regs; 431c36045e1SRussell King } 432c36045e1SRussell King 433c36045e1SRussell King static void armada_drm_crtc_atomic_flush(struct drm_crtc *crtc, 434c36045e1SRussell King struct drm_crtc_state *old_crtc_state) 435c36045e1SRussell King { 436c36045e1SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 437c36045e1SRussell King 438c36045e1SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 439c36045e1SRussell King 440c36045e1SRussell King armada_reg_queue_end(dcrtc->regs, dcrtc->regs_idx); 441c36045e1SRussell King 442dbb4ca8aSRussell King /* 443dbb4ca8aSRussell King * If we aren't doing a full modeset, then we need to queue 444dbb4ca8aSRussell King * the event here. 445dbb4ca8aSRussell King */ 4463cb13ac9SRussell King if (!drm_atomic_crtc_needs_modeset(crtc->state)) { 4473cb13ac9SRussell King dcrtc->update_pending = true; 448dbb4ca8aSRussell King armada_drm_crtc_queue_state_event(crtc); 4493cb13ac9SRussell King spin_lock_irq(&dcrtc->irq_lock); 4503cb13ac9SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 4513cb13ac9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 4523cb13ac9SRussell King } else { 4533cb13ac9SRussell King spin_lock_irq(&dcrtc->irq_lock); 4543cb13ac9SRussell King armada_drm_crtc_update_regs(dcrtc, dcrtc->regs); 4553cb13ac9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 4563cb13ac9SRussell King } 457c36045e1SRussell King } 458c36045e1SRussell King 45934e25ed6SRussell King static void armada_drm_crtc_atomic_disable(struct drm_crtc *crtc, 46034e25ed6SRussell King struct drm_crtc_state *old_state) 46134e25ed6SRussell King { 46234e25ed6SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 46334e25ed6SRussell King struct drm_pending_vblank_event *event; 46434e25ed6SRussell King 46534e25ed6SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 46634e25ed6SRussell King 467768f719aSRussell King if (old_state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) 468768f719aSRussell King drm_crtc_vblank_put(crtc); 469768f719aSRussell King 47034e25ed6SRussell King drm_crtc_vblank_off(crtc); 47134e25ed6SRussell King armada_drm_crtc_update(dcrtc, false); 47234e25ed6SRussell King 47334e25ed6SRussell King if (!crtc->state->active) { 47434e25ed6SRussell King /* 47534e25ed6SRussell King * This modeset will be leaving the CRTC disabled, so 47634e25ed6SRussell King * call the backend to disable upstream clocks etc. 47734e25ed6SRussell King */ 47834e25ed6SRussell King if (dcrtc->variant->disable) 47934e25ed6SRussell King dcrtc->variant->disable(dcrtc); 48034e25ed6SRussell King 48134e25ed6SRussell King /* 48234e25ed6SRussell King * We will not receive any further vblank events. 48334e25ed6SRussell King * Send the flip_done event manually. 48434e25ed6SRussell King */ 48534e25ed6SRussell King event = crtc->state->event; 48634e25ed6SRussell King crtc->state->event = NULL; 48734e25ed6SRussell King if (event) { 48834e25ed6SRussell King spin_lock_irq(&crtc->dev->event_lock); 48934e25ed6SRussell King drm_crtc_send_vblank_event(crtc, event); 49034e25ed6SRussell King spin_unlock_irq(&crtc->dev->event_lock); 49134e25ed6SRussell King } 49234e25ed6SRussell King } 49334e25ed6SRussell King } 49434e25ed6SRussell King 49534e25ed6SRussell King static void armada_drm_crtc_atomic_enable(struct drm_crtc *crtc, 49634e25ed6SRussell King struct drm_crtc_state *old_state) 49734e25ed6SRussell King { 49834e25ed6SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 49934e25ed6SRussell King 50034e25ed6SRussell King DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); 50134e25ed6SRussell King 50234e25ed6SRussell King if (!old_state->active) { 50334e25ed6SRussell King /* 50434e25ed6SRussell King * This modeset is enabling the CRTC after it having 50534e25ed6SRussell King * been disabled. Reverse the call to ->disable in 50634e25ed6SRussell King * the atomic_disable(). 50734e25ed6SRussell King */ 50834e25ed6SRussell King if (dcrtc->variant->enable) 50934e25ed6SRussell King dcrtc->variant->enable(dcrtc, &crtc->state->adjusted_mode); 51034e25ed6SRussell King } 51134e25ed6SRussell King armada_drm_crtc_update(dcrtc, true); 51234e25ed6SRussell King drm_crtc_vblank_on(crtc); 51334e25ed6SRussell King 514768f719aSRussell King if (crtc->state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) 515768f719aSRussell King WARN_ON(drm_crtc_vblank_get(crtc)); 516768f719aSRussell King 51734e25ed6SRussell King armada_drm_crtc_queue_state_event(crtc); 51834e25ed6SRussell King } 51934e25ed6SRussell King 52096f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = { 5217f07ce0fSRussell King .mode_valid = armada_drm_crtc_mode_valid, 52296f60e37SRussell King .mode_fixup = armada_drm_crtc_mode_fixup, 523c36045e1SRussell King .mode_set_nofb = armada_drm_crtc_mode_set_nofb, 524d0d765deSRussell King .atomic_check = armada_drm_crtc_atomic_check, 525c36045e1SRussell King .atomic_begin = armada_drm_crtc_atomic_begin, 526c36045e1SRussell King .atomic_flush = armada_drm_crtc_atomic_flush, 52734e25ed6SRussell King .atomic_disable = armada_drm_crtc_atomic_disable, 52834e25ed6SRussell King .atomic_enable = armada_drm_crtc_atomic_enable, 52996f60e37SRussell King }; 53096f60e37SRussell King 531662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix, 532662af0d8SRussell King unsigned stride, unsigned width, unsigned height) 533662af0d8SRussell King { 534662af0d8SRussell King uint32_t addr; 535662af0d8SRussell King unsigned y; 536662af0d8SRussell King 537662af0d8SRussell King addr = SRAM_HWC32_RAM1; 538662af0d8SRussell King for (y = 0; y < height; y++) { 539662af0d8SRussell King uint32_t *p = &pix[y * stride]; 540662af0d8SRussell King unsigned x; 541662af0d8SRussell King 542662af0d8SRussell King for (x = 0; x < width; x++, p++) { 543662af0d8SRussell King uint32_t val = *p; 544662af0d8SRussell King 5455d32b660SRussell King /* 5465d32b660SRussell King * In "ARGB888" (HWC32) mode, writing to the SRAM 5475d32b660SRussell King * requires these bits to contain: 5485d32b660SRussell King * 31:24 = alpha 23:16 = blue 15:8 = green 7:0 = red 5495d32b660SRussell King * So, it's actually ABGR8888. This is independent 5505d32b660SRussell King * of the SWAPRB bits in DMA control register 0. 5515d32b660SRussell King */ 552662af0d8SRussell King val = (val & 0xff00ff00) | 553662af0d8SRussell King (val & 0x000000ff) << 16 | 554662af0d8SRussell King (val & 0x00ff0000) >> 16; 555662af0d8SRussell King 556662af0d8SRussell King writel_relaxed(val, 557662af0d8SRussell King base + LCD_SPU_SRAM_WRDAT); 558662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE, 559662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 560c39b0695SRussell King readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN); 561662af0d8SRussell King addr += 1; 562662af0d8SRussell King if ((addr & 0x00ff) == 0) 563662af0d8SRussell King addr += 0xf00; 564662af0d8SRussell King if ((addr & 0x30ff) == 0) 565662af0d8SRussell King addr = SRAM_HWC32_RAM2; 566662af0d8SRussell King } 567662af0d8SRussell King } 568662af0d8SRussell King } 569662af0d8SRussell King 570662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base) 571662af0d8SRussell King { 572662af0d8SRussell King unsigned addr; 573662af0d8SRussell King 574662af0d8SRussell King for (addr = 0; addr < 256; addr++) { 575662af0d8SRussell King /* write the default value */ 576662af0d8SRussell King writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT); 577662af0d8SRussell King writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN, 578662af0d8SRussell King base + LCD_SPU_SRAM_CTRL); 579662af0d8SRussell King } 580662af0d8SRussell King } 581662af0d8SRussell King 582662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload) 583662af0d8SRussell King { 584662af0d8SRussell King uint32_t xoff, xscr, w = dcrtc->cursor_w, s; 585662af0d8SRussell King uint32_t yoff, yscr, h = dcrtc->cursor_h; 586662af0d8SRussell King uint32_t para1; 587662af0d8SRussell King 588662af0d8SRussell King /* 589662af0d8SRussell King * Calculate the visible width and height of the cursor, 590662af0d8SRussell King * screen position, and the position in the cursor bitmap. 591662af0d8SRussell King */ 592662af0d8SRussell King if (dcrtc->cursor_x < 0) { 593662af0d8SRussell King xoff = -dcrtc->cursor_x; 594662af0d8SRussell King xscr = 0; 595662af0d8SRussell King w -= min(xoff, w); 596662af0d8SRussell King } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) { 597662af0d8SRussell King xoff = 0; 598662af0d8SRussell King xscr = dcrtc->cursor_x; 599662af0d8SRussell King w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0); 600662af0d8SRussell King } else { 601662af0d8SRussell King xoff = 0; 602662af0d8SRussell King xscr = dcrtc->cursor_x; 603662af0d8SRussell King } 604662af0d8SRussell King 605662af0d8SRussell King if (dcrtc->cursor_y < 0) { 606662af0d8SRussell King yoff = -dcrtc->cursor_y; 607662af0d8SRussell King yscr = 0; 608662af0d8SRussell King h -= min(yoff, h); 609662af0d8SRussell King } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) { 610662af0d8SRussell King yoff = 0; 611662af0d8SRussell King yscr = dcrtc->cursor_y; 612662af0d8SRussell King h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0); 613662af0d8SRussell King } else { 614662af0d8SRussell King yoff = 0; 615662af0d8SRussell King yscr = dcrtc->cursor_y; 616662af0d8SRussell King } 617662af0d8SRussell King 618662af0d8SRussell King /* On interlaced modes, the vertical cursor size must be halved */ 619662af0d8SRussell King s = dcrtc->cursor_w; 620662af0d8SRussell King if (dcrtc->interlaced) { 621662af0d8SRussell King s *= 2; 622662af0d8SRussell King yscr /= 2; 623662af0d8SRussell King h /= 2; 624662af0d8SRussell King } 625662af0d8SRussell King 626662af0d8SRussell King if (!dcrtc->cursor_obj || !h || !w) { 627662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 628662af0d8SRussell King dcrtc->cursor_update = false; 629662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 630662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 631662af0d8SRussell King return 0; 632662af0d8SRussell King } 633662af0d8SRussell King 634214612f9SRussell King spin_lock_irq(&dcrtc->irq_lock); 635662af0d8SRussell King para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1); 636662af0d8SRussell King armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32, 637662af0d8SRussell King dcrtc->base + LCD_SPU_SRAM_PARA1); 638214612f9SRussell King spin_unlock_irq(&dcrtc->irq_lock); 639662af0d8SRussell King 640662af0d8SRussell King /* 641662af0d8SRussell King * Initialize the transparency if the SRAM was powered down. 642662af0d8SRussell King * We must also reload the cursor data as well. 643662af0d8SRussell King */ 644662af0d8SRussell King if (!(para1 & CFG_CSB_256x32)) { 645662af0d8SRussell King armada_drm_crtc_cursor_tran(dcrtc->base); 646662af0d8SRussell King reload = true; 647662af0d8SRussell King } 648662af0d8SRussell King 649662af0d8SRussell King if (dcrtc->cursor_hw_sz != (h << 16 | w)) { 650662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 651662af0d8SRussell King dcrtc->cursor_update = false; 652662af0d8SRussell King armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0); 653662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 654662af0d8SRussell King reload = true; 655662af0d8SRussell King } 656662af0d8SRussell King if (reload) { 657662af0d8SRussell King struct armada_gem_object *obj = dcrtc->cursor_obj; 658662af0d8SRussell King uint32_t *pix; 659662af0d8SRussell King /* Set the top-left corner of the cursor image */ 660662af0d8SRussell King pix = obj->addr; 661662af0d8SRussell King pix += yoff * s + xoff; 662662af0d8SRussell King armada_load_cursor_argb(dcrtc->base, pix, s, w, h); 663662af0d8SRussell King } 664662af0d8SRussell King 665662af0d8SRussell King /* Reload the cursor position, size and enable in the IRQ handler */ 666662af0d8SRussell King spin_lock_irq(&dcrtc->irq_lock); 667662af0d8SRussell King dcrtc->cursor_hw_pos = yscr << 16 | xscr; 668662af0d8SRussell King dcrtc->cursor_hw_sz = h << 16 | w; 669662af0d8SRussell King dcrtc->cursor_update = true; 670662af0d8SRussell King armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA); 671662af0d8SRussell King spin_unlock_irq(&dcrtc->irq_lock); 672662af0d8SRussell King 673662af0d8SRussell King return 0; 674662af0d8SRussell King } 675662af0d8SRussell King 676662af0d8SRussell King static void cursor_update(void *data) 677662af0d8SRussell King { 678662af0d8SRussell King armada_drm_crtc_cursor_update(data, true); 679662af0d8SRussell King } 680662af0d8SRussell King 681662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc, 682662af0d8SRussell King struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h) 683662af0d8SRussell King { 684662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 685662af0d8SRussell King struct armada_gem_object *obj = NULL; 686662af0d8SRussell King int ret; 687662af0d8SRussell King 688662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 68942e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 690662af0d8SRussell King return -ENXIO; 691662af0d8SRussell King 692662af0d8SRussell King if (handle && w > 0 && h > 0) { 693662af0d8SRussell King /* maximum size is 64x32 or 32x64 */ 694662af0d8SRussell King if (w > 64 || h > 64 || (w > 32 && h > 32)) 695662af0d8SRussell King return -ENOMEM; 696662af0d8SRussell King 697a8ad0bd8SChris Wilson obj = armada_gem_object_lookup(file, handle); 698662af0d8SRussell King if (!obj) 699662af0d8SRussell King return -ENOENT; 700662af0d8SRussell King 701662af0d8SRussell King /* Must be a kernel-mapped object */ 702662af0d8SRussell King if (!obj->addr) { 7034c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 704662af0d8SRussell King return -EINVAL; 705662af0d8SRussell King } 706662af0d8SRussell King 707662af0d8SRussell King if (obj->obj.size < w * h * 4) { 708662af0d8SRussell King DRM_ERROR("buffer is too small\n"); 7094c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&obj->obj); 710662af0d8SRussell King return -ENOMEM; 711662af0d8SRussell King } 712662af0d8SRussell King } 713662af0d8SRussell King 714662af0d8SRussell King if (dcrtc->cursor_obj) { 715662af0d8SRussell King dcrtc->cursor_obj->update = NULL; 716662af0d8SRussell King dcrtc->cursor_obj->update_data = NULL; 7174c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 718662af0d8SRussell King } 719662af0d8SRussell King dcrtc->cursor_obj = obj; 720662af0d8SRussell King dcrtc->cursor_w = w; 721662af0d8SRussell King dcrtc->cursor_h = h; 722662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, true); 723662af0d8SRussell King if (obj) { 724662af0d8SRussell King obj->update_data = dcrtc; 725662af0d8SRussell King obj->update = cursor_update; 726662af0d8SRussell King } 727662af0d8SRussell King 728662af0d8SRussell King return ret; 729662af0d8SRussell King } 730662af0d8SRussell King 731662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 732662af0d8SRussell King { 733662af0d8SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 734662af0d8SRussell King int ret; 735662af0d8SRussell King 736662af0d8SRussell King /* If no cursor support, replicate drm's return value */ 73742e62ba7SRussell King if (!dcrtc->variant->has_spu_adv_reg) 738662af0d8SRussell King return -EFAULT; 739662af0d8SRussell King 740662af0d8SRussell King dcrtc->cursor_x = x; 741662af0d8SRussell King dcrtc->cursor_y = y; 742662af0d8SRussell King ret = armada_drm_crtc_cursor_update(dcrtc, false); 743662af0d8SRussell King 744662af0d8SRussell King return ret; 745662af0d8SRussell King } 746662af0d8SRussell King 74796f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc) 74896f60e37SRussell King { 74996f60e37SRussell King struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 75096f60e37SRussell King struct armada_private *priv = crtc->dev->dev_private; 75196f60e37SRussell King 752662af0d8SRussell King if (dcrtc->cursor_obj) 7534c3cf375SHaneen Mohammed drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj); 754662af0d8SRussell King 75596f60e37SRussell King priv->dcrtc[dcrtc->num] = NULL; 75696f60e37SRussell King drm_crtc_cleanup(&dcrtc->crtc); 75796f60e37SRussell King 758a0fbb35eSRussell King if (dcrtc->variant->disable) 759a0fbb35eSRussell King dcrtc->variant->disable(dcrtc); 76096f60e37SRussell King 761e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA); 762e5d9ddfbSRussell King 7639611cb93SRussell King of_node_put(dcrtc->crtc.port); 7649611cb93SRussell King 76596f60e37SRussell King kfree(dcrtc); 76696f60e37SRussell King } 76796f60e37SRussell King 7685922a7d0SShawn Guo /* These are called under the vbl_lock. */ 7695922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc) 7705922a7d0SShawn Guo { 7715922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 77292298c1cSRussell King unsigned long flags; 7735922a7d0SShawn Guo 77492298c1cSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 7755922a7d0SShawn Guo armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA); 77692298c1cSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 7775922a7d0SShawn Guo return 0; 7785922a7d0SShawn Guo } 7795922a7d0SShawn Guo 7805922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc) 7815922a7d0SShawn Guo { 7825922a7d0SShawn Guo struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc); 78392298c1cSRussell King unsigned long flags; 7845922a7d0SShawn Guo 78592298c1cSRussell King spin_lock_irqsave(&dcrtc->irq_lock, flags); 7865922a7d0SShawn Guo armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA); 78792298c1cSRussell King spin_unlock_irqrestore(&dcrtc->irq_lock, flags); 7885922a7d0SShawn Guo } 7895922a7d0SShawn Guo 790a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = { 791c36045e1SRussell King .reset = drm_atomic_helper_crtc_reset, 792662af0d8SRussell King .cursor_set = armada_drm_crtc_cursor_set, 793662af0d8SRussell King .cursor_move = armada_drm_crtc_cursor_move, 79496f60e37SRussell King .destroy = armada_drm_crtc_destroy, 795d0d765deSRussell King .gamma_set = drm_atomic_helper_legacy_gamma_set, 7966d2f864fSRussell King .set_config = drm_atomic_helper_set_config, 79713c94d53SRussell King .page_flip = drm_atomic_helper_page_flip, 798c36045e1SRussell King .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state, 799c36045e1SRussell King .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state, 8005922a7d0SShawn Guo .enable_vblank = armada_drm_crtc_enable_vblank, 8015922a7d0SShawn Guo .disable_vblank = armada_drm_crtc_disable_vblank, 80296f60e37SRussell King }; 80396f60e37SRussell King 804*1ba246f2SRussell King int armada_crtc_select_clock(struct armada_crtc *dcrtc, 805*1ba246f2SRussell King struct armada_clk_result *res, 806*1ba246f2SRussell King const struct armada_clocking_params *params, 807*1ba246f2SRussell King struct clk *clks[], size_t num_clks, 808*1ba246f2SRussell King unsigned long desired_khz) 809*1ba246f2SRussell King { 810*1ba246f2SRussell King unsigned long desired_hz = desired_khz * 1000; 811*1ba246f2SRussell King unsigned long desired_clk_hz; // requested clk input 812*1ba246f2SRussell King unsigned long real_clk_hz; // actual clk input 813*1ba246f2SRussell King unsigned long real_hz; // actual pixel clk 814*1ba246f2SRussell King unsigned long permillage; 815*1ba246f2SRussell King struct clk *clk; 816*1ba246f2SRussell King u32 div; 817*1ba246f2SRussell King int i; 818*1ba246f2SRussell King 819*1ba246f2SRussell King DRM_DEBUG_KMS("[CRTC:%u:%s] desired clock=%luHz\n", 820*1ba246f2SRussell King dcrtc->crtc.base.id, dcrtc->crtc.name, desired_hz); 821*1ba246f2SRussell King 822*1ba246f2SRussell King for (i = 0; i < num_clks; i++) { 823*1ba246f2SRussell King clk = clks[i]; 824*1ba246f2SRussell King if (!clk) 825*1ba246f2SRussell King continue; 826*1ba246f2SRussell King 827*1ba246f2SRussell King if (params->settable & BIT(i)) { 828*1ba246f2SRussell King real_clk_hz = clk_round_rate(clk, desired_hz); 829*1ba246f2SRussell King desired_clk_hz = desired_hz; 830*1ba246f2SRussell King } else { 831*1ba246f2SRussell King real_clk_hz = clk_get_rate(clk); 832*1ba246f2SRussell King desired_clk_hz = real_clk_hz; 833*1ba246f2SRussell King } 834*1ba246f2SRussell King 835*1ba246f2SRussell King /* If the clock can do exactly the desired rate, we're done */ 836*1ba246f2SRussell King if (real_clk_hz == desired_hz) { 837*1ba246f2SRussell King real_hz = real_clk_hz; 838*1ba246f2SRussell King div = 1; 839*1ba246f2SRussell King goto found; 840*1ba246f2SRussell King } 841*1ba246f2SRussell King 842*1ba246f2SRussell King /* Calculate the divider - if invalid, we can't do this rate */ 843*1ba246f2SRussell King div = DIV_ROUND_CLOSEST(real_clk_hz, desired_hz); 844*1ba246f2SRussell King if (div == 0 || div > params->div_max) 845*1ba246f2SRussell King continue; 846*1ba246f2SRussell King 847*1ba246f2SRussell King /* Calculate the actual rate - HDMI requires -0.6%..+0.5% */ 848*1ba246f2SRussell King real_hz = DIV_ROUND_CLOSEST(real_clk_hz, div); 849*1ba246f2SRussell King 850*1ba246f2SRussell King DRM_DEBUG_KMS("[CRTC:%u:%s] clk=%u %luHz div=%u real=%luHz\n", 851*1ba246f2SRussell King dcrtc->crtc.base.id, dcrtc->crtc.name, 852*1ba246f2SRussell King i, real_clk_hz, div, real_hz); 853*1ba246f2SRussell King 854*1ba246f2SRussell King /* Avoid repeated division */ 855*1ba246f2SRussell King if (real_hz < desired_hz) { 856*1ba246f2SRussell King permillage = real_hz / desired_khz; 857*1ba246f2SRussell King if (permillage < params->permillage_min) 858*1ba246f2SRussell King continue; 859*1ba246f2SRussell King } else { 860*1ba246f2SRussell King permillage = DIV_ROUND_UP(real_hz, desired_khz); 861*1ba246f2SRussell King if (permillage > params->permillage_max) 862*1ba246f2SRussell King continue; 863*1ba246f2SRussell King } 864*1ba246f2SRussell King goto found; 865*1ba246f2SRussell King } 866*1ba246f2SRussell King 867*1ba246f2SRussell King return -ERANGE; 868*1ba246f2SRussell King 869*1ba246f2SRussell King found: 870*1ba246f2SRussell King DRM_DEBUG_KMS("[CRTC:%u:%s] selected clk=%u %luHz div=%u real=%luHz\n", 871*1ba246f2SRussell King dcrtc->crtc.base.id, dcrtc->crtc.name, 872*1ba246f2SRussell King i, real_clk_hz, div, real_hz); 873*1ba246f2SRussell King 874*1ba246f2SRussell King res->desired_clk_hz = desired_clk_hz; 875*1ba246f2SRussell King res->clk = clk; 876*1ba246f2SRussell King res->div = div; 877*1ba246f2SRussell King 878*1ba246f2SRussell King return i; 879*1ba246f2SRussell King } 880*1ba246f2SRussell King 8810fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev, 8829611cb93SRussell King struct resource *res, int irq, const struct armada_variant *variant, 8839611cb93SRussell King struct device_node *port) 88496f60e37SRussell King { 885d8c96083SRussell King struct armada_private *priv = drm->dev_private; 88696f60e37SRussell King struct armada_crtc *dcrtc; 88782c702cbSRussell King struct drm_plane *primary; 88896f60e37SRussell King void __iomem *base; 88996f60e37SRussell King int ret; 89096f60e37SRussell King 891a7d7a143SLinus Torvalds base = devm_ioremap_resource(dev, res); 892c9d53c0fSJingoo Han if (IS_ERR(base)) 893c9d53c0fSJingoo Han return PTR_ERR(base); 89496f60e37SRussell King 89596f60e37SRussell King dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL); 89696f60e37SRussell King if (!dcrtc) { 89796f60e37SRussell King DRM_ERROR("failed to allocate Armada crtc\n"); 89896f60e37SRussell King return -ENOMEM; 89996f60e37SRussell King } 90096f60e37SRussell King 901d8c96083SRussell King if (dev != drm->dev) 902d8c96083SRussell King dev_set_drvdata(dev, dcrtc); 903d8c96083SRussell King 90442e62ba7SRussell King dcrtc->variant = variant; 90596f60e37SRussell King dcrtc->base = base; 906d8c96083SRussell King dcrtc->num = drm->mode_config.num_crtc; 90796f60e37SRussell King dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0; 90896f60e37SRussell King dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24; 90996f60e37SRussell King spin_lock_init(&dcrtc->irq_lock); 91096f60e37SRussell King dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR; 91196f60e37SRussell King 91296f60e37SRussell King /* Initialize some registers which we don't otherwise set */ 91396f60e37SRussell King writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV); 91496f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR); 91596f60e37SRussell King writel_relaxed(dcrtc->spu_iopad_ctrl, 91696f60e37SRussell King dcrtc->base + LCD_SPU_IOPAD_CONTROL); 91796f60e37SRussell King writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0); 91896f60e37SRussell King writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 | 91996f60e37SRussell King CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 | 92096f60e37SRussell King CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1); 92196f60e37SRussell King writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1); 922e5d9ddfbSRussell King writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA); 92392298c1cSRussell King readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR); 924e5d9ddfbSRussell King writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR); 92596f60e37SRussell King 926e5d9ddfbSRussell King ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc", 927e5d9ddfbSRussell King dcrtc); 92833cd3c07SRussell King if (ret < 0) 92933cd3c07SRussell King goto err_crtc; 93096f60e37SRussell King 93142e62ba7SRussell King if (dcrtc->variant->init) { 932d8c96083SRussell King ret = dcrtc->variant->init(dcrtc, dev); 93333cd3c07SRussell King if (ret) 93433cd3c07SRussell King goto err_crtc; 93596f60e37SRussell King } 93696f60e37SRussell King 93796f60e37SRussell King /* Ensure AXI pipeline is enabled */ 93896f60e37SRussell King armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0); 93996f60e37SRussell King 94096f60e37SRussell King priv->dcrtc[dcrtc->num] = dcrtc; 94196f60e37SRussell King 9429611cb93SRussell King dcrtc->crtc.port = port; 9431c914cecSRussell King 944de32301bSRussell King primary = kzalloc(sizeof(*primary), GFP_KERNEL); 94533cd3c07SRussell King if (!primary) { 94633cd3c07SRussell King ret = -ENOMEM; 94733cd3c07SRussell King goto err_crtc; 94833cd3c07SRussell King } 9491c914cecSRussell King 950d40af7b1SRussell King ret = armada_drm_primary_plane_init(drm, primary); 951de32301bSRussell King if (ret) { 952de32301bSRussell King kfree(primary); 95333cd3c07SRussell King goto err_crtc; 954de32301bSRussell King } 955de32301bSRussell King 95682c702cbSRussell King ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, primary, NULL, 957f9882876SVille Syrjälä &armada_crtc_funcs, NULL); 9581c914cecSRussell King if (ret) 9591c914cecSRussell King goto err_crtc_init; 9601c914cecSRussell King 96196f60e37SRussell King drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs); 96296f60e37SRussell King 963d0d765deSRussell King ret = drm_mode_crtc_set_gamma_size(&dcrtc->crtc, 256); 964d0d765deSRussell King if (ret) 965d0d765deSRussell King return ret; 966d0d765deSRussell King 967d0d765deSRussell King drm_crtc_enable_color_mgmt(&dcrtc->crtc, 0, false, 256); 968d0d765deSRussell King 969d8c96083SRussell King return armada_overlay_plane_create(drm, 1 << dcrtc->num); 9701c914cecSRussell King 9711c914cecSRussell King err_crtc_init: 97282c702cbSRussell King primary->funcs->destroy(primary); 97333cd3c07SRussell King err_crtc: 97433cd3c07SRussell King kfree(dcrtc); 97533cd3c07SRussell King 9761c914cecSRussell King return ret; 97796f60e37SRussell King } 978d8c96083SRussell King 979d8c96083SRussell King static int 980d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data) 981d8c96083SRussell King { 982d8c96083SRussell King struct platform_device *pdev = to_platform_device(dev); 983d8c96083SRussell King struct drm_device *drm = data; 984d8c96083SRussell King struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 985d8c96083SRussell King int irq = platform_get_irq(pdev, 0); 986d8c96083SRussell King const struct armada_variant *variant; 9879611cb93SRussell King struct device_node *port = NULL; 988d8c96083SRussell King 989d8c96083SRussell King if (irq < 0) 990d8c96083SRussell King return irq; 991d8c96083SRussell King 992d8c96083SRussell King if (!dev->of_node) { 993d8c96083SRussell King const struct platform_device_id *id; 994d8c96083SRussell King 995d8c96083SRussell King id = platform_get_device_id(pdev); 996d8c96083SRussell King if (!id) 997d8c96083SRussell King return -ENXIO; 998d8c96083SRussell King 999d8c96083SRussell King variant = (const struct armada_variant *)id->driver_data; 1000d8c96083SRussell King } else { 1001d8c96083SRussell King const struct of_device_id *match; 10029611cb93SRussell King struct device_node *np, *parent = dev->of_node; 1003d8c96083SRussell King 1004d8c96083SRussell King match = of_match_device(dev->driver->of_match_table, dev); 1005d8c96083SRussell King if (!match) 1006d8c96083SRussell King return -ENXIO; 1007d8c96083SRussell King 10089611cb93SRussell King np = of_get_child_by_name(parent, "ports"); 10099611cb93SRussell King if (np) 10109611cb93SRussell King parent = np; 10119611cb93SRussell King port = of_get_child_by_name(parent, "port"); 10129611cb93SRussell King of_node_put(np); 10139611cb93SRussell King if (!port) { 10144bf99144SRob Herring dev_err(dev, "no port node found in %pOF\n", parent); 10159611cb93SRussell King return -ENXIO; 10169611cb93SRussell King } 10179611cb93SRussell King 1018d8c96083SRussell King variant = match->data; 1019d8c96083SRussell King } 1020d8c96083SRussell King 10219611cb93SRussell King return armada_drm_crtc_create(drm, dev, res, irq, variant, port); 1022d8c96083SRussell King } 1023d8c96083SRussell King 1024d8c96083SRussell King static void 1025d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data) 1026d8c96083SRussell King { 1027d8c96083SRussell King struct armada_crtc *dcrtc = dev_get_drvdata(dev); 1028d8c96083SRussell King 1029d8c96083SRussell King armada_drm_crtc_destroy(&dcrtc->crtc); 1030d8c96083SRussell King } 1031d8c96083SRussell King 1032d8c96083SRussell King static const struct component_ops armada_lcd_ops = { 1033d8c96083SRussell King .bind = armada_lcd_bind, 1034d8c96083SRussell King .unbind = armada_lcd_unbind, 1035d8c96083SRussell King }; 1036d8c96083SRussell King 1037d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev) 1038d8c96083SRussell King { 1039d8c96083SRussell King return component_add(&pdev->dev, &armada_lcd_ops); 1040d8c96083SRussell King } 1041d8c96083SRussell King 1042d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev) 1043d8c96083SRussell King { 1044d8c96083SRussell King component_del(&pdev->dev, &armada_lcd_ops); 1045d8c96083SRussell King return 0; 1046d8c96083SRussell King } 1047d8c96083SRussell King 104885909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = { 1049d8c96083SRussell King { 1050d8c96083SRussell King .compatible = "marvell,dove-lcd", 1051d8c96083SRussell King .data = &armada510_ops, 1052d8c96083SRussell King }, 1053d8c96083SRussell King {} 1054d8c96083SRussell King }; 1055d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match); 1056d8c96083SRussell King 1057d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = { 1058d8c96083SRussell King { 1059d8c96083SRussell King .name = "armada-lcd", 1060d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1061d8c96083SRussell King }, { 1062d8c96083SRussell King .name = "armada-510-lcd", 1063d8c96083SRussell King .driver_data = (unsigned long)&armada510_ops, 1064d8c96083SRussell King }, 1065d8c96083SRussell King { }, 1066d8c96083SRussell King }; 1067d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids); 1068d8c96083SRussell King 1069d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = { 1070d8c96083SRussell King .probe = armada_lcd_probe, 1071d8c96083SRussell King .remove = armada_lcd_remove, 1072d8c96083SRussell King .driver = { 1073d8c96083SRussell King .name = "armada-lcd", 1074d8c96083SRussell King .owner = THIS_MODULE, 1075d8c96083SRussell King .of_match_table = armada_lcd_of_match, 1076d8c96083SRussell King }, 1077d8c96083SRussell King .id_table = armada_lcd_platform_ids, 1078d8c96083SRussell King }; 1079