xref: /openbmc/linux/drivers/gpu/drm/armada/armada_crtc.c (revision 13c94d5349c9c0756131e7bf2e703ab36ea55c73)
196f60e37SRussell King /*
296f60e37SRussell King  * Copyright (C) 2012 Russell King
396f60e37SRussell King  *  Rewritten from the dovefb driver, and Armada510 manuals.
496f60e37SRussell King  *
596f60e37SRussell King  * This program is free software; you can redistribute it and/or modify
696f60e37SRussell King  * it under the terms of the GNU General Public License version 2 as
796f60e37SRussell King  * published by the Free Software Foundation.
896f60e37SRussell King  */
996f60e37SRussell King #include <linux/clk.h>
10d8c96083SRussell King #include <linux/component.h>
11d8c96083SRussell King #include <linux/of_device.h>
12d8c96083SRussell King #include <linux/platform_device.h>
1396f60e37SRussell King #include <drm/drmP.h>
14de503ddfSRussell King #include <drm/drm_atomic.h>
1596f60e37SRussell King #include <drm/drm_crtc_helper.h>
163cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h>
17bcd21a47SDave Airlie #include <drm/drm_atomic_helper.h>
1896f60e37SRussell King #include "armada_crtc.h"
1996f60e37SRussell King #include "armada_drm.h"
2096f60e37SRussell King #include "armada_fb.h"
2196f60e37SRussell King #include "armada_gem.h"
2296f60e37SRussell King #include "armada_hw.h"
23d40af7b1SRussell King #include "armada_plane.h"
24c8a220c6SRussell King #include "armada_trace.h"
2596f60e37SRussell King 
2696f60e37SRussell King /*
2796f60e37SRussell King  * A note about interlacing.  Let's consider HDMI 1920x1080i.
2896f60e37SRussell King  * The timing parameters we have from X are:
2996f60e37SRussell King  *  Hact HsyA HsyI Htot  Vact VsyA VsyI Vtot
3096f60e37SRussell King  *  1920 2448 2492 2640  1080 1084 1094 1125
3196f60e37SRussell King  * Which get translated to:
3296f60e37SRussell King  *  Hact HsyA HsyI Htot  Vact VsyA VsyI Vtot
3396f60e37SRussell King  *  1920 2448 2492 2640   540  542  547  562
3496f60e37SRussell King  *
3596f60e37SRussell King  * This is how it is defined by CEA-861-D - line and pixel numbers are
3696f60e37SRussell King  * referenced to the rising edge of VSYNC and HSYNC.  Total clocks per
3796f60e37SRussell King  * line: 2640.  The odd frame, the first active line is at line 21, and
3896f60e37SRussell King  * the even frame, the first active line is 584.
3996f60e37SRussell King  *
4096f60e37SRussell King  * LN:    560     561     562     563             567     568    569
4196f60e37SRussell King  * DE:    ~~~|____________________________//__________________________
4296f60e37SRussell King  * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
4396f60e37SRussell King  * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________
4496f60e37SRussell King  *  22 blanking lines.  VSYNC at 1320 (referenced to the HSYNC rising edge).
4596f60e37SRussell King  *
4696f60e37SRussell King  * LN:    1123   1124    1125      1               5       6      7
4796f60e37SRussell King  * DE:    ~~~|____________________________//__________________________
4896f60e37SRussell King  * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
4996f60e37SRussell King  * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________
5096f60e37SRussell King  *  23 blanking lines
5196f60e37SRussell King  *
5296f60e37SRussell King  * The Armada LCD Controller line and pixel numbers are, like X timings,
5396f60e37SRussell King  * referenced to the top left of the active frame.
5496f60e37SRussell King  *
5596f60e37SRussell King  * So, translating these to our LCD controller:
5696f60e37SRussell King  *  Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128.
5796f60e37SRussell King  *  Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448.
5896f60e37SRussell King  * Note: Vsync front porch remains constant!
5996f60e37SRussell King  *
6096f60e37SRussell King  * if (odd_frame) {
6196f60e37SRussell King  *   vtotal = mode->crtc_vtotal + 1;
6296f60e37SRussell King  *   vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1;
6396f60e37SRussell King  *   vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2
6496f60e37SRussell King  * } else {
6596f60e37SRussell King  *   vtotal = mode->crtc_vtotal;
6696f60e37SRussell King  *   vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay;
6796f60e37SRussell King  *   vhorizpos = mode->crtc_hsync_start;
6896f60e37SRussell King  * }
6996f60e37SRussell King  * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end;
7096f60e37SRussell King  *
7196f60e37SRussell King  * So, we need to reprogram these registers on each vsync event:
7296f60e37SRussell King  *  LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL
7396f60e37SRussell King  *
7496f60e37SRussell King  * Note: we do not use the frame done interrupts because these appear
7596f60e37SRussell King  * to happen too early, and lead to jitter on the display (presumably
7696f60e37SRussell King  * they occur at the end of the last active line, before the vsync back
7796f60e37SRussell King  * porch, which we're reprogramming.)
7896f60e37SRussell King  */
7996f60e37SRussell King 
8096f60e37SRussell King void
8196f60e37SRussell King armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs)
8296f60e37SRussell King {
8396f60e37SRussell King 	while (regs->offset != ~0) {
8496f60e37SRussell King 		void __iomem *reg = dcrtc->base + regs->offset;
8596f60e37SRussell King 		uint32_t val;
8696f60e37SRussell King 
8796f60e37SRussell King 		val = regs->mask;
8896f60e37SRussell King 		if (val != 0)
8996f60e37SRussell King 			val &= readl_relaxed(reg);
9096f60e37SRussell King 		writel_relaxed(val | regs->val, reg);
9196f60e37SRussell King 		++regs;
9296f60e37SRussell King 	}
9396f60e37SRussell King }
9496f60e37SRussell King 
95a0f75d24SRussell King static void armada_drm_crtc_update(struct armada_crtc *dcrtc, bool enable)
9696f60e37SRussell King {
9796f60e37SRussell King 	uint32_t dumb_ctrl;
9896f60e37SRussell King 
9996f60e37SRussell King 	dumb_ctrl = dcrtc->cfg_dumb_ctrl;
10096f60e37SRussell King 
101a0f75d24SRussell King 	if (enable)
10296f60e37SRussell King 		dumb_ctrl |= CFG_DUMB_ENA;
10396f60e37SRussell King 
10496f60e37SRussell King 	/*
10596f60e37SRussell King 	 * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might
10696f60e37SRussell King 	 * be using SPI or GPIO.  If we set this to DUMB_BLANK, we will
10796f60e37SRussell King 	 * force LCD_D[23:0] to output blank color, overriding the GPIO or
10896f60e37SRussell King 	 * SPI usage.  So leave it as-is unless in DUMB24_RGB888_0 mode.
10996f60e37SRussell King 	 */
110a0f75d24SRussell King 	if (!enable && (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) {
11196f60e37SRussell King 		dumb_ctrl &= ~DUMB_MASK;
11296f60e37SRussell King 		dumb_ctrl |= DUMB_BLANK;
11396f60e37SRussell King 	}
11496f60e37SRussell King 
115155b8290SRussell King 	armada_updatel(dumb_ctrl,
116155b8290SRussell King 		       ~(CFG_INV_CSYNC | CFG_INV_HSYNC | CFG_INV_VSYNC),
117155b8290SRussell King 		       dcrtc->base + LCD_SPU_DUMB_CTRL);
11896f60e37SRussell King }
11996f60e37SRussell King 
1202839d45cSRussell King static void armada_drm_plane_work_call(struct armada_crtc *dcrtc,
1212839d45cSRussell King 	struct armada_plane_work *work,
1222839d45cSRussell King 	void (*fn)(struct armada_crtc *, struct armada_plane_work *))
1232839d45cSRussell King {
1242839d45cSRussell King 	struct armada_plane *dplane = drm_to_armada_plane(work->plane);
125d924155dSRussell King 	struct drm_pending_vblank_event *event;
126d924155dSRussell King 	struct drm_framebuffer *fb;
1272839d45cSRussell King 
1282839d45cSRussell King 	if (fn)
1292839d45cSRussell King 		fn(dcrtc, work);
1302839d45cSRussell King 	drm_crtc_vblank_put(&dcrtc->crtc);
1312839d45cSRussell King 
132d924155dSRussell King 	event = work->event;
133d924155dSRussell King 	fb = work->old_fb;
134eb19be5bSRussell King 	if (event || fb) {
135eb19be5bSRussell King 		struct drm_device *dev = dcrtc->crtc.dev;
136eb19be5bSRussell King 		unsigned long flags;
137eb19be5bSRussell King 
138eb19be5bSRussell King 		spin_lock_irqsave(&dev->event_lock, flags);
139eb19be5bSRussell King 		if (event)
140eb19be5bSRussell King 			drm_crtc_send_vblank_event(&dcrtc->crtc, event);
141b972a80fSRussell King 		if (fb)
142eb19be5bSRussell King 			__armada_drm_queue_unref_work(dev, fb);
143eb19be5bSRussell King 		spin_unlock_irqrestore(&dev->event_lock, flags);
144eb19be5bSRussell King 	}
145b972a80fSRussell King 
146d924155dSRussell King 	if (work->need_kfree)
147d924155dSRussell King 		kfree(work);
148d924155dSRussell King 
1492839d45cSRussell King 	wake_up(&dplane->frame_wait);
1502839d45cSRussell King }
1512839d45cSRussell King 
1524b5dda82SRussell King static void armada_drm_plane_work_run(struct armada_crtc *dcrtc,
153ec6fb159SRussell King 	struct drm_plane *plane)
1544b5dda82SRussell King {
155ec6fb159SRussell King 	struct armada_plane *dplane = drm_to_armada_plane(plane);
156ec6fb159SRussell King 	struct armada_plane_work *work = xchg(&dplane->work, NULL);
1574b5dda82SRussell King 
1584b5dda82SRussell King 	/* Handle any pending frame work. */
1592839d45cSRussell King 	if (work)
1602839d45cSRussell King 		armada_drm_plane_work_call(dcrtc, work, work->fn);
1614b5dda82SRussell King }
1624b5dda82SRussell King 
1634b5dda82SRussell King int armada_drm_plane_work_queue(struct armada_crtc *dcrtc,
164eaab0130SRussell King 	struct armada_plane_work *work)
1654b5dda82SRussell King {
166eaab0130SRussell King 	struct armada_plane *plane = drm_to_armada_plane(work->plane);
1674b5dda82SRussell King 	int ret;
1684b5dda82SRussell King 
169accbaf6eSGustavo Padovan 	ret = drm_crtc_vblank_get(&dcrtc->crtc);
170c93dfdcdSRussell King 	if (ret)
1714b5dda82SRussell King 		return ret;
1724b5dda82SRussell King 
1734b5dda82SRussell King 	ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0;
1744b5dda82SRussell King 	if (ret)
175accbaf6eSGustavo Padovan 		drm_crtc_vblank_put(&dcrtc->crtc);
1764b5dda82SRussell King 
1774b5dda82SRussell King 	return ret;
1784b5dda82SRussell King }
1794b5dda82SRussell King 
1804b5dda82SRussell King int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout)
1814b5dda82SRussell King {
1824b5dda82SRussell King 	return wait_event_timeout(plane->frame_wait, !plane->work, timeout);
1834b5dda82SRussell King }
1844b5dda82SRussell King 
185d3b84215SRussell King void armada_drm_plane_work_cancel(struct armada_crtc *dcrtc,
186d3b84215SRussell King 	struct armada_plane *dplane)
1877c8f7e1aSRussell King {
188d3b84215SRussell King 	struct armada_plane_work *work = xchg(&dplane->work, NULL);
1897c8f7e1aSRussell King 
1904a8506d2SRussell King 	if (work)
1912839d45cSRussell King 		armada_drm_plane_work_call(dcrtc, work, work->cancel);
19296f60e37SRussell King }
19396f60e37SRussell King 
194dbb4ca8aSRussell King static void armada_drm_crtc_queue_state_event(struct drm_crtc *crtc)
195dbb4ca8aSRussell King {
196dbb4ca8aSRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
197dbb4ca8aSRussell King 	struct drm_pending_vblank_event *event;
198dbb4ca8aSRussell King 
199dbb4ca8aSRussell King 	/* If we have an event, we need vblank events enabled */
200dbb4ca8aSRussell King 	event = xchg(&crtc->state->event, NULL);
201dbb4ca8aSRussell King 	if (event) {
202dbb4ca8aSRussell King 		WARN_ON(drm_crtc_vblank_get(crtc) != 0);
203dbb4ca8aSRussell King 		dcrtc->event = event;
204dbb4ca8aSRussell King 	}
205dbb4ca8aSRussell King }
206dbb4ca8aSRussell King 
20796f60e37SRussell King /* The mode_config.mutex will be held for this call */
20896f60e37SRussell King static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc,
20996f60e37SRussell King 	const struct drm_display_mode *mode, struct drm_display_mode *adj)
21096f60e37SRussell King {
21196f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
21296f60e37SRussell King 	int ret;
21396f60e37SRussell King 
21496f60e37SRussell King 	/* We can't do interlaced modes if we don't have the SPU_ADV_REG */
21542e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg &&
21696f60e37SRussell King 	    adj->flags & DRM_MODE_FLAG_INTERLACE)
21796f60e37SRussell King 		return false;
21896f60e37SRussell King 
21996f60e37SRussell King 	/* Check whether the display mode is possible */
22042e62ba7SRussell King 	ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL);
22196f60e37SRussell King 	if (ret)
22296f60e37SRussell King 		return false;
22396f60e37SRussell King 
22496f60e37SRussell King 	return true;
22596f60e37SRussell King }
22696f60e37SRussell King 
2275922a7d0SShawn Guo /* These are locked by dev->vbl_lock */
2285922a7d0SShawn Guo static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask)
2295922a7d0SShawn Guo {
2305922a7d0SShawn Guo 	if (dcrtc->irq_ena & mask) {
2315922a7d0SShawn Guo 		dcrtc->irq_ena &= ~mask;
2325922a7d0SShawn Guo 		writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
2335922a7d0SShawn Guo 	}
2345922a7d0SShawn Guo }
2355922a7d0SShawn Guo 
2365922a7d0SShawn Guo static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask)
2375922a7d0SShawn Guo {
2385922a7d0SShawn Guo 	if ((dcrtc->irq_ena & mask) != mask) {
2395922a7d0SShawn Guo 		dcrtc->irq_ena |= mask;
2405922a7d0SShawn Guo 		writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
2415922a7d0SShawn Guo 		if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask)
2425922a7d0SShawn Guo 			writel(0, dcrtc->base + LCD_SPU_IRQ_ISR);
2435922a7d0SShawn Guo 	}
2445922a7d0SShawn Guo }
2455922a7d0SShawn Guo 
246e5d9ddfbSRussell King static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat)
24796f60e37SRussell King {
248dbb4ca8aSRussell King 	struct drm_pending_vblank_event *event;
24996f60e37SRussell King 	void __iomem *base = dcrtc->base;
2504a8506d2SRussell King 	struct drm_plane *ovl_plane;
25196f60e37SRussell King 
25296f60e37SRussell King 	if (stat & DMA_FF_UNDERFLOW)
25396f60e37SRussell King 		DRM_ERROR("video underflow on crtc %u\n", dcrtc->num);
25496f60e37SRussell King 	if (stat & GRA_FF_UNDERFLOW)
25596f60e37SRussell King 		DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num);
25696f60e37SRussell King 
25796f60e37SRussell King 	if (stat & VSYNC_IRQ)
2580ac28c57SGustavo Padovan 		drm_crtc_handle_vblank(&dcrtc->crtc);
25996f60e37SRussell King 
2604a8506d2SRussell King 	ovl_plane = dcrtc->plane;
261ec6fb159SRussell King 	if (ovl_plane)
262ec6fb159SRussell King 		armada_drm_plane_work_run(dcrtc, ovl_plane);
26396f60e37SRussell King 
264a3f6a18fSRussell King 	spin_lock(&dcrtc->irq_lock);
26596f60e37SRussell King 	if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) {
26696f60e37SRussell King 		int i = stat & GRA_FRAME_IRQ0 ? 0 : 1;
26796f60e37SRussell King 		uint32_t val;
26896f60e37SRussell King 
26996f60e37SRussell King 		writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH);
27096f60e37SRussell King 		writel_relaxed(dcrtc->v[i].spu_v_h_total,
27196f60e37SRussell King 			       base + LCD_SPUT_V_H_TOTAL);
27296f60e37SRussell King 
27396f60e37SRussell King 		val = readl_relaxed(base + LCD_SPU_ADV_REG);
27496f60e37SRussell King 		val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN);
27596f60e37SRussell King 		val |= dcrtc->v[i].spu_adv_reg;
276662af0d8SRussell King 		writel_relaxed(val, base + LCD_SPU_ADV_REG);
27796f60e37SRussell King 	}
278662af0d8SRussell King 
279662af0d8SRussell King 	if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) {
280662af0d8SRussell King 		writel_relaxed(dcrtc->cursor_hw_pos,
281662af0d8SRussell King 			       base + LCD_SPU_HWC_OVSA_HPXL_VLN);
282662af0d8SRussell King 		writel_relaxed(dcrtc->cursor_hw_sz,
283662af0d8SRussell King 			       base + LCD_SPU_HWC_HPXL_VLN);
284662af0d8SRussell King 		armada_updatel(CFG_HWC_ENA,
285662af0d8SRussell King 			       CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA,
286662af0d8SRussell King 			       base + LCD_SPU_DMA_CTRL0);
287662af0d8SRussell King 		dcrtc->cursor_update = false;
288662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
289662af0d8SRussell King 	}
290662af0d8SRussell King 
29196f60e37SRussell King 	spin_unlock(&dcrtc->irq_lock);
29296f60e37SRussell King 
293dbb4ca8aSRussell King 	if (stat & VSYNC_IRQ) {
294dbb4ca8aSRussell King 		event = xchg(&dcrtc->event, NULL);
295dbb4ca8aSRussell King 		if (event) {
296dbb4ca8aSRussell King 			spin_lock(&dcrtc->crtc.dev->event_lock);
297dbb4ca8aSRussell King 			drm_crtc_send_vblank_event(&dcrtc->crtc, event);
298dbb4ca8aSRussell King 			spin_unlock(&dcrtc->crtc.dev->event_lock);
299dbb4ca8aSRussell King 			drm_crtc_vblank_put(&dcrtc->crtc);
300dbb4ca8aSRussell King 		}
301dbb4ca8aSRussell King 	}
30296f60e37SRussell King }
30396f60e37SRussell King 
304e5d9ddfbSRussell King static irqreturn_t armada_drm_irq(int irq, void *arg)
305e5d9ddfbSRussell King {
306e5d9ddfbSRussell King 	struct armada_crtc *dcrtc = arg;
307e5d9ddfbSRussell King 	u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
308e5d9ddfbSRussell King 
309e5d9ddfbSRussell King 	/*
31092298c1cSRussell King 	 * Reading the ISR appears to clear bits provided CLEAN_SPU_IRQ_ISR
31192298c1cSRussell King 	 * is set.  Writing has some other effect to acknowledge the IRQ -
31292298c1cSRussell King 	 * without this, we only get a single IRQ.
313e5d9ddfbSRussell King 	 */
314e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
315e5d9ddfbSRussell King 
316c8a220c6SRussell King 	trace_armada_drm_irq(&dcrtc->crtc, stat);
317c8a220c6SRussell King 
318e5d9ddfbSRussell King 	/* Mask out those interrupts we haven't enabled */
319e5d9ddfbSRussell King 	v = stat & dcrtc->irq_ena;
320e5d9ddfbSRussell King 
321e5d9ddfbSRussell King 	if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) {
322e5d9ddfbSRussell King 		armada_drm_crtc_irq(dcrtc, stat);
323e5d9ddfbSRussell King 		return IRQ_HANDLED;
324e5d9ddfbSRussell King 	}
325e5d9ddfbSRussell King 	return IRQ_NONE;
326e5d9ddfbSRussell King }
327e5d9ddfbSRussell King 
32896f60e37SRussell King /* The mode_config.mutex will be held for this call */
329c36045e1SRussell King static void armada_drm_crtc_mode_set_nofb(struct drm_crtc *crtc)
33096f60e37SRussell King {
331c36045e1SRussell King 	struct drm_display_mode *adj = &crtc->state->adjusted_mode;
33296f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
33396f60e37SRussell King 	struct armada_regs regs[17];
33496f60e37SRussell King 	uint32_t lm, rm, tm, bm, val, sclk;
33596f60e37SRussell King 	unsigned long flags;
33696f60e37SRussell King 	unsigned i;
337c36045e1SRussell King 	bool interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE);
33896f60e37SRussell King 
33937af35c7SRussell King 	i = 0;
34096f60e37SRussell King 	rm = adj->crtc_hsync_start - adj->crtc_hdisplay;
34196f60e37SRussell King 	lm = adj->crtc_htotal - adj->crtc_hsync_end;
34296f60e37SRussell King 	bm = adj->crtc_vsync_start - adj->crtc_vdisplay;
34396f60e37SRussell King 	tm = adj->crtc_vtotal - adj->crtc_vsync_end;
34496f60e37SRussell King 
345a61c3922SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s] mode " DRM_MODE_FMT "\n",
346a61c3922SRussell King 		      crtc->base.id, crtc->name,
347a61c3922SRussell King 		      adj->base.id, adj->name, adj->vrefresh, adj->clock,
348a61c3922SRussell King 		      adj->crtc_hdisplay, adj->crtc_hsync_start,
349a61c3922SRussell King 		      adj->crtc_hsync_end, adj->crtc_htotal,
350a61c3922SRussell King 		      adj->crtc_vdisplay, adj->crtc_vsync_start,
351a61c3922SRussell King 		      adj->crtc_vsync_end, adj->crtc_vtotal,
352a61c3922SRussell King 		      adj->type, adj->flags);
353a61c3922SRussell King 	DRM_DEBUG_KMS("lm %d rm %d tm %d bm %d\n", lm, rm, tm, bm);
35496f60e37SRussell King 
35596f60e37SRussell King 	/* Now compute the divider for real */
35642e62ba7SRussell King 	dcrtc->variant->compute_clock(dcrtc, adj, &sclk);
35796f60e37SRussell King 
35896f60e37SRussell King 	armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV);
35996f60e37SRussell King 
36096f60e37SRussell King 	if (interlaced ^ dcrtc->interlaced) {
36196f60e37SRussell King 		if (adj->flags & DRM_MODE_FLAG_INTERLACE)
362accbaf6eSGustavo Padovan 			drm_crtc_vblank_get(&dcrtc->crtc);
36396f60e37SRussell King 		else
364accbaf6eSGustavo Padovan 			drm_crtc_vblank_put(&dcrtc->crtc);
36596f60e37SRussell King 		dcrtc->interlaced = interlaced;
36696f60e37SRussell King 	}
36796f60e37SRussell King 
36896f60e37SRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
36996f60e37SRussell King 
37096f60e37SRussell King 	/* Even interlaced/progressive frame */
37196f60e37SRussell King 	dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 |
37296f60e37SRussell King 				    adj->crtc_htotal;
37396f60e37SRussell King 	dcrtc->v[1].spu_v_porch = tm << 16 | bm;
37496f60e37SRussell King 	val = adj->crtc_hsync_start;
3754e4b3563SRussell King 	dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN;
37696f60e37SRussell King 
37796f60e37SRussell King 	if (interlaced) {
37896f60e37SRussell King 		/* Odd interlaced frame */
3794e4b3563SRussell King 		val -= adj->crtc_htotal / 2;
3804e4b3563SRussell King 		dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN;
38196f60e37SRussell King 		dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total +
38296f60e37SRussell King 						(1 << 16);
38396f60e37SRussell King 		dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1;
38496f60e37SRussell King 	} else {
38596f60e37SRussell King 		dcrtc->v[0] = dcrtc->v[1];
38696f60e37SRussell King 	}
38796f60e37SRussell King 
38896f60e37SRussell King 	val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay;
38996f60e37SRussell King 
39096f60e37SRussell King 	armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE);
39196f60e37SRussell King 	armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH);
39296f60e37SRussell King 	armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH);
39396f60e37SRussell King 	armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total,
39496f60e37SRussell King 			   LCD_SPUT_V_H_TOTAL);
39596f60e37SRussell King 
3964e4b3563SRussell King 	if (dcrtc->variant->has_spu_adv_reg)
39796f60e37SRussell King 		armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg,
39896f60e37SRussell King 				     ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF |
39996f60e37SRussell King 				     ADV_VSYNCOFFEN, LCD_SPU_ADV_REG);
40096f60e37SRussell King 
40196f60e37SRussell King 	val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0;
40296f60e37SRussell King 	armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1);
403155b8290SRussell King 
404155b8290SRussell King 	/*
405155b8290SRussell King 	 * The documentation doesn't indicate what the normal state of
406155b8290SRussell King 	 * the sync signals are.  Sebastian Hesselbart kindly probed
407155b8290SRussell King 	 * these signals on his board to determine their state.
408155b8290SRussell King 	 *
409155b8290SRussell King 	 * The non-inverted state of the sync signals is active high.
410155b8290SRussell King 	 * Setting these bits makes the appropriate signal active low.
411155b8290SRussell King 	 */
412155b8290SRussell King 	val = 0;
413155b8290SRussell King 	if (adj->flags & DRM_MODE_FLAG_NCSYNC)
414155b8290SRussell King 		val |= CFG_INV_CSYNC;
415155b8290SRussell King 	if (adj->flags & DRM_MODE_FLAG_NHSYNC)
416155b8290SRussell King 		val |= CFG_INV_HSYNC;
417155b8290SRussell King 	if (adj->flags & DRM_MODE_FLAG_NVSYNC)
418155b8290SRussell King 		val |= CFG_INV_VSYNC;
419155b8290SRussell King 	armada_reg_queue_mod(regs, i, val, CFG_INV_CSYNC | CFG_INV_HSYNC |
420155b8290SRussell King 			     CFG_INV_VSYNC, LCD_SPU_DUMB_CTRL);
42196f60e37SRussell King 	armada_reg_queue_end(regs, i);
42296f60e37SRussell King 
42396f60e37SRussell King 	armada_drm_crtc_update_regs(dcrtc, regs);
42496f60e37SRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
42596f60e37SRussell King }
42696f60e37SRussell King 
427c36045e1SRussell King static void armada_drm_crtc_atomic_begin(struct drm_crtc *crtc,
428c36045e1SRussell King 					 struct drm_crtc_state *old_crtc_state)
429c36045e1SRussell King {
430c36045e1SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
431c36045e1SRussell King 
432c36045e1SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
433c36045e1SRussell King 
434c36045e1SRussell King 	dcrtc->regs_idx = 0;
435c36045e1SRussell King 	dcrtc->regs = dcrtc->atomic_regs;
436c36045e1SRussell King }
437c36045e1SRussell King 
438c36045e1SRussell King static void armada_drm_crtc_atomic_flush(struct drm_crtc *crtc,
439c36045e1SRussell King 					 struct drm_crtc_state *old_crtc_state)
440c36045e1SRussell King {
441c36045e1SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
442c36045e1SRussell King 	unsigned long flags;
443c36045e1SRussell King 
444c36045e1SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
445c36045e1SRussell King 
446c36045e1SRussell King 	armada_reg_queue_end(dcrtc->regs, dcrtc->regs_idx);
447c36045e1SRussell King 
448c36045e1SRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
449c36045e1SRussell King 	armada_drm_crtc_update_regs(dcrtc, dcrtc->regs);
450c36045e1SRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
451dbb4ca8aSRussell King 
452dbb4ca8aSRussell King 	/*
453dbb4ca8aSRussell King 	 * If we aren't doing a full modeset, then we need to queue
454dbb4ca8aSRussell King 	 * the event here.
455dbb4ca8aSRussell King 	 */
456dbb4ca8aSRussell King 	if (!drm_atomic_crtc_needs_modeset(crtc->state))
457dbb4ca8aSRussell King 		armada_drm_crtc_queue_state_event(crtc);
458c36045e1SRussell King }
459c36045e1SRussell King 
46034e25ed6SRussell King static void armada_drm_crtc_atomic_disable(struct drm_crtc *crtc,
46134e25ed6SRussell King 					   struct drm_crtc_state *old_state)
46234e25ed6SRussell King {
46334e25ed6SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
46434e25ed6SRussell King 	struct drm_pending_vblank_event *event;
46534e25ed6SRussell King 	struct drm_plane *plane;
46634e25ed6SRussell King 
46734e25ed6SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
46834e25ed6SRussell King 
46934e25ed6SRussell King 	/*
47034e25ed6SRussell King 	 * For transition only - we must wait for completion of our
47134e25ed6SRussell King 	 * untransitioned paths before changing anything.
47234e25ed6SRussell King 	 */
47334e25ed6SRussell King 	plane = dcrtc->plane;
47434e25ed6SRussell King 	if (plane)
47534e25ed6SRussell King 		WARN_ON(!armada_drm_plane_work_wait(drm_to_armada_plane(plane),
47634e25ed6SRussell King 						    HZ));
47734e25ed6SRussell King 
47834e25ed6SRussell King 	drm_crtc_vblank_off(crtc);
47934e25ed6SRussell King 	armada_drm_crtc_update(dcrtc, false);
48034e25ed6SRussell King 
48134e25ed6SRussell King 	if (!crtc->state->active) {
48234e25ed6SRussell King 		/*
48334e25ed6SRussell King 		 * This modeset will be leaving the CRTC disabled, so
48434e25ed6SRussell King 		 * call the backend to disable upstream clocks etc.
48534e25ed6SRussell King 		 */
48634e25ed6SRussell King 		if (dcrtc->variant->disable)
48734e25ed6SRussell King 			dcrtc->variant->disable(dcrtc);
48834e25ed6SRussell King 
48934e25ed6SRussell King 		/*
49034e25ed6SRussell King 		 * We will not receive any further vblank events.
49134e25ed6SRussell King 		 * Send the flip_done event manually.
49234e25ed6SRussell King 		 */
49334e25ed6SRussell King 		event = crtc->state->event;
49434e25ed6SRussell King 		crtc->state->event = NULL;
49534e25ed6SRussell King 		if (event) {
49634e25ed6SRussell King 			spin_lock_irq(&crtc->dev->event_lock);
49734e25ed6SRussell King 			drm_crtc_send_vblank_event(crtc, event);
49834e25ed6SRussell King 			spin_unlock_irq(&crtc->dev->event_lock);
49934e25ed6SRussell King 		}
50034e25ed6SRussell King 	}
50134e25ed6SRussell King }
50234e25ed6SRussell King 
50334e25ed6SRussell King static void armada_drm_crtc_atomic_enable(struct drm_crtc *crtc,
50434e25ed6SRussell King 					  struct drm_crtc_state *old_state)
50534e25ed6SRussell King {
50634e25ed6SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
50734e25ed6SRussell King 
50834e25ed6SRussell King 	DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
50934e25ed6SRussell King 
51034e25ed6SRussell King 	if (!old_state->active) {
51134e25ed6SRussell King 		/*
51234e25ed6SRussell King 		 * This modeset is enabling the CRTC after it having
51334e25ed6SRussell King 		 * been disabled.  Reverse the call to ->disable in
51434e25ed6SRussell King 		 * the atomic_disable().
51534e25ed6SRussell King 		 */
51634e25ed6SRussell King 		if (dcrtc->variant->enable)
51734e25ed6SRussell King 			dcrtc->variant->enable(dcrtc, &crtc->state->adjusted_mode);
51834e25ed6SRussell King 	}
51934e25ed6SRussell King 	armada_drm_crtc_update(dcrtc, true);
52034e25ed6SRussell King 	drm_crtc_vblank_on(crtc);
52134e25ed6SRussell King 
52234e25ed6SRussell King 	armada_drm_crtc_queue_state_event(crtc);
52334e25ed6SRussell King }
52434e25ed6SRussell King 
52596f60e37SRussell King static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = {
52696f60e37SRussell King 	.mode_fixup	= armada_drm_crtc_mode_fixup,
527c36045e1SRussell King 	.mode_set_nofb	= armada_drm_crtc_mode_set_nofb,
528c36045e1SRussell King 	.atomic_begin	= armada_drm_crtc_atomic_begin,
529c36045e1SRussell King 	.atomic_flush	= armada_drm_crtc_atomic_flush,
53034e25ed6SRussell King 	.atomic_disable	= armada_drm_crtc_atomic_disable,
53134e25ed6SRussell King 	.atomic_enable	= armada_drm_crtc_atomic_enable,
53296f60e37SRussell King };
53396f60e37SRussell King 
534662af0d8SRussell King static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix,
535662af0d8SRussell King 	unsigned stride, unsigned width, unsigned height)
536662af0d8SRussell King {
537662af0d8SRussell King 	uint32_t addr;
538662af0d8SRussell King 	unsigned y;
539662af0d8SRussell King 
540662af0d8SRussell King 	addr = SRAM_HWC32_RAM1;
541662af0d8SRussell King 	for (y = 0; y < height; y++) {
542662af0d8SRussell King 		uint32_t *p = &pix[y * stride];
543662af0d8SRussell King 		unsigned x;
544662af0d8SRussell King 
545662af0d8SRussell King 		for (x = 0; x < width; x++, p++) {
546662af0d8SRussell King 			uint32_t val = *p;
547662af0d8SRussell King 
548662af0d8SRussell King 			val = (val & 0xff00ff00) |
549662af0d8SRussell King 			      (val & 0x000000ff) << 16 |
550662af0d8SRussell King 			      (val & 0x00ff0000) >> 16;
551662af0d8SRussell King 
552662af0d8SRussell King 			writel_relaxed(val,
553662af0d8SRussell King 				       base + LCD_SPU_SRAM_WRDAT);
554662af0d8SRussell King 			writel_relaxed(addr | SRAM_WRITE,
555662af0d8SRussell King 				       base + LCD_SPU_SRAM_CTRL);
556c39b0695SRussell King 			readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
557662af0d8SRussell King 			addr += 1;
558662af0d8SRussell King 			if ((addr & 0x00ff) == 0)
559662af0d8SRussell King 				addr += 0xf00;
560662af0d8SRussell King 			if ((addr & 0x30ff) == 0)
561662af0d8SRussell King 				addr = SRAM_HWC32_RAM2;
562662af0d8SRussell King 		}
563662af0d8SRussell King 	}
564662af0d8SRussell King }
565662af0d8SRussell King 
566662af0d8SRussell King static void armada_drm_crtc_cursor_tran(void __iomem *base)
567662af0d8SRussell King {
568662af0d8SRussell King 	unsigned addr;
569662af0d8SRussell King 
570662af0d8SRussell King 	for (addr = 0; addr < 256; addr++) {
571662af0d8SRussell King 		/* write the default value */
572662af0d8SRussell King 		writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT);
573662af0d8SRussell King 		writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN,
574662af0d8SRussell King 			       base + LCD_SPU_SRAM_CTRL);
575662af0d8SRussell King 	}
576662af0d8SRussell King }
577662af0d8SRussell King 
578662af0d8SRussell King static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload)
579662af0d8SRussell King {
580662af0d8SRussell King 	uint32_t xoff, xscr, w = dcrtc->cursor_w, s;
581662af0d8SRussell King 	uint32_t yoff, yscr, h = dcrtc->cursor_h;
582662af0d8SRussell King 	uint32_t para1;
583662af0d8SRussell King 
584662af0d8SRussell King 	/*
585662af0d8SRussell King 	 * Calculate the visible width and height of the cursor,
586662af0d8SRussell King 	 * screen position, and the position in the cursor bitmap.
587662af0d8SRussell King 	 */
588662af0d8SRussell King 	if (dcrtc->cursor_x < 0) {
589662af0d8SRussell King 		xoff = -dcrtc->cursor_x;
590662af0d8SRussell King 		xscr = 0;
591662af0d8SRussell King 		w -= min(xoff, w);
592662af0d8SRussell King 	} else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) {
593662af0d8SRussell King 		xoff = 0;
594662af0d8SRussell King 		xscr = dcrtc->cursor_x;
595662af0d8SRussell King 		w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0);
596662af0d8SRussell King 	} else {
597662af0d8SRussell King 		xoff = 0;
598662af0d8SRussell King 		xscr = dcrtc->cursor_x;
599662af0d8SRussell King 	}
600662af0d8SRussell King 
601662af0d8SRussell King 	if (dcrtc->cursor_y < 0) {
602662af0d8SRussell King 		yoff = -dcrtc->cursor_y;
603662af0d8SRussell King 		yscr = 0;
604662af0d8SRussell King 		h -= min(yoff, h);
605662af0d8SRussell King 	} else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) {
606662af0d8SRussell King 		yoff = 0;
607662af0d8SRussell King 		yscr = dcrtc->cursor_y;
608662af0d8SRussell King 		h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0);
609662af0d8SRussell King 	} else {
610662af0d8SRussell King 		yoff = 0;
611662af0d8SRussell King 		yscr = dcrtc->cursor_y;
612662af0d8SRussell King 	}
613662af0d8SRussell King 
614662af0d8SRussell King 	/* On interlaced modes, the vertical cursor size must be halved */
615662af0d8SRussell King 	s = dcrtc->cursor_w;
616662af0d8SRussell King 	if (dcrtc->interlaced) {
617662af0d8SRussell King 		s *= 2;
618662af0d8SRussell King 		yscr /= 2;
619662af0d8SRussell King 		h /= 2;
620662af0d8SRussell King 	}
621662af0d8SRussell King 
622662af0d8SRussell King 	if (!dcrtc->cursor_obj || !h || !w) {
623662af0d8SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
624662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
625662af0d8SRussell King 		dcrtc->cursor_update = false;
626662af0d8SRussell King 		armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
627662af0d8SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
628662af0d8SRussell King 		return 0;
629662af0d8SRussell King 	}
630662af0d8SRussell King 
631214612f9SRussell King 	spin_lock_irq(&dcrtc->irq_lock);
632662af0d8SRussell King 	para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1);
633662af0d8SRussell King 	armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32,
634662af0d8SRussell King 		       dcrtc->base + LCD_SPU_SRAM_PARA1);
635214612f9SRussell King 	spin_unlock_irq(&dcrtc->irq_lock);
636662af0d8SRussell King 
637662af0d8SRussell King 	/*
638662af0d8SRussell King 	 * Initialize the transparency if the SRAM was powered down.
639662af0d8SRussell King 	 * We must also reload the cursor data as well.
640662af0d8SRussell King 	 */
641662af0d8SRussell King 	if (!(para1 & CFG_CSB_256x32)) {
642662af0d8SRussell King 		armada_drm_crtc_cursor_tran(dcrtc->base);
643662af0d8SRussell King 		reload = true;
644662af0d8SRussell King 	}
645662af0d8SRussell King 
646662af0d8SRussell King 	if (dcrtc->cursor_hw_sz != (h << 16 | w)) {
647662af0d8SRussell King 		spin_lock_irq(&dcrtc->irq_lock);
648662af0d8SRussell King 		armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
649662af0d8SRussell King 		dcrtc->cursor_update = false;
650662af0d8SRussell King 		armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
651662af0d8SRussell King 		spin_unlock_irq(&dcrtc->irq_lock);
652662af0d8SRussell King 		reload = true;
653662af0d8SRussell King 	}
654662af0d8SRussell King 	if (reload) {
655662af0d8SRussell King 		struct armada_gem_object *obj = dcrtc->cursor_obj;
656662af0d8SRussell King 		uint32_t *pix;
657662af0d8SRussell King 		/* Set the top-left corner of the cursor image */
658662af0d8SRussell King 		pix = obj->addr;
659662af0d8SRussell King 		pix += yoff * s + xoff;
660662af0d8SRussell King 		armada_load_cursor_argb(dcrtc->base, pix, s, w, h);
661662af0d8SRussell King 	}
662662af0d8SRussell King 
663662af0d8SRussell King 	/* Reload the cursor position, size and enable in the IRQ handler */
664662af0d8SRussell King 	spin_lock_irq(&dcrtc->irq_lock);
665662af0d8SRussell King 	dcrtc->cursor_hw_pos = yscr << 16 | xscr;
666662af0d8SRussell King 	dcrtc->cursor_hw_sz = h << 16 | w;
667662af0d8SRussell King 	dcrtc->cursor_update = true;
668662af0d8SRussell King 	armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
669662af0d8SRussell King 	spin_unlock_irq(&dcrtc->irq_lock);
670662af0d8SRussell King 
671662af0d8SRussell King 	return 0;
672662af0d8SRussell King }
673662af0d8SRussell King 
674662af0d8SRussell King static void cursor_update(void *data)
675662af0d8SRussell King {
676662af0d8SRussell King 	armada_drm_crtc_cursor_update(data, true);
677662af0d8SRussell King }
678662af0d8SRussell King 
679662af0d8SRussell King static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc,
680662af0d8SRussell King 	struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h)
681662af0d8SRussell King {
682662af0d8SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
683662af0d8SRussell King 	struct armada_gem_object *obj = NULL;
684662af0d8SRussell King 	int ret;
685662af0d8SRussell King 
686662af0d8SRussell King 	/* If no cursor support, replicate drm's return value */
68742e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg)
688662af0d8SRussell King 		return -ENXIO;
689662af0d8SRussell King 
690662af0d8SRussell King 	if (handle && w > 0 && h > 0) {
691662af0d8SRussell King 		/* maximum size is 64x32 or 32x64 */
692662af0d8SRussell King 		if (w > 64 || h > 64 || (w > 32 && h > 32))
693662af0d8SRussell King 			return -ENOMEM;
694662af0d8SRussell King 
695a8ad0bd8SChris Wilson 		obj = armada_gem_object_lookup(file, handle);
696662af0d8SRussell King 		if (!obj)
697662af0d8SRussell King 			return -ENOENT;
698662af0d8SRussell King 
699662af0d8SRussell King 		/* Must be a kernel-mapped object */
700662af0d8SRussell King 		if (!obj->addr) {
7014c3cf375SHaneen Mohammed 			drm_gem_object_put_unlocked(&obj->obj);
702662af0d8SRussell King 			return -EINVAL;
703662af0d8SRussell King 		}
704662af0d8SRussell King 
705662af0d8SRussell King 		if (obj->obj.size < w * h * 4) {
706662af0d8SRussell King 			DRM_ERROR("buffer is too small\n");
7074c3cf375SHaneen Mohammed 			drm_gem_object_put_unlocked(&obj->obj);
708662af0d8SRussell King 			return -ENOMEM;
709662af0d8SRussell King 		}
710662af0d8SRussell King 	}
711662af0d8SRussell King 
712662af0d8SRussell King 	if (dcrtc->cursor_obj) {
713662af0d8SRussell King 		dcrtc->cursor_obj->update = NULL;
714662af0d8SRussell King 		dcrtc->cursor_obj->update_data = NULL;
7154c3cf375SHaneen Mohammed 		drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj);
716662af0d8SRussell King 	}
717662af0d8SRussell King 	dcrtc->cursor_obj = obj;
718662af0d8SRussell King 	dcrtc->cursor_w = w;
719662af0d8SRussell King 	dcrtc->cursor_h = h;
720662af0d8SRussell King 	ret = armada_drm_crtc_cursor_update(dcrtc, true);
721662af0d8SRussell King 	if (obj) {
722662af0d8SRussell King 		obj->update_data = dcrtc;
723662af0d8SRussell King 		obj->update = cursor_update;
724662af0d8SRussell King 	}
725662af0d8SRussell King 
726662af0d8SRussell King 	return ret;
727662af0d8SRussell King }
728662af0d8SRussell King 
729662af0d8SRussell King static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
730662af0d8SRussell King {
731662af0d8SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
732662af0d8SRussell King 	int ret;
733662af0d8SRussell King 
734662af0d8SRussell King 	/* If no cursor support, replicate drm's return value */
73542e62ba7SRussell King 	if (!dcrtc->variant->has_spu_adv_reg)
736662af0d8SRussell King 		return -EFAULT;
737662af0d8SRussell King 
738662af0d8SRussell King 	dcrtc->cursor_x = x;
739662af0d8SRussell King 	dcrtc->cursor_y = y;
740662af0d8SRussell King 	ret = armada_drm_crtc_cursor_update(dcrtc, false);
741662af0d8SRussell King 
742662af0d8SRussell King 	return ret;
743662af0d8SRussell King }
744662af0d8SRussell King 
74596f60e37SRussell King static void armada_drm_crtc_destroy(struct drm_crtc *crtc)
74696f60e37SRussell King {
74796f60e37SRussell King 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
74896f60e37SRussell King 	struct armada_private *priv = crtc->dev->dev_private;
74996f60e37SRussell King 
750662af0d8SRussell King 	if (dcrtc->cursor_obj)
7514c3cf375SHaneen Mohammed 		drm_gem_object_put_unlocked(&dcrtc->cursor_obj->obj);
752662af0d8SRussell King 
75396f60e37SRussell King 	priv->dcrtc[dcrtc->num] = NULL;
75496f60e37SRussell King 	drm_crtc_cleanup(&dcrtc->crtc);
75596f60e37SRussell King 
756a0fbb35eSRussell King 	if (dcrtc->variant->disable)
757a0fbb35eSRussell King 		dcrtc->variant->disable(dcrtc);
75896f60e37SRussell King 
759e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA);
760e5d9ddfbSRussell King 
7619611cb93SRussell King 	of_node_put(dcrtc->crtc.port);
7629611cb93SRussell King 
76396f60e37SRussell King 	kfree(dcrtc);
76496f60e37SRussell King }
76596f60e37SRussell King 
7665922a7d0SShawn Guo /* These are called under the vbl_lock. */
7675922a7d0SShawn Guo static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc)
7685922a7d0SShawn Guo {
7695922a7d0SShawn Guo 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
77092298c1cSRussell King 	unsigned long flags;
7715922a7d0SShawn Guo 
77292298c1cSRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
7735922a7d0SShawn Guo 	armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA);
77492298c1cSRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
7755922a7d0SShawn Guo 	return 0;
7765922a7d0SShawn Guo }
7775922a7d0SShawn Guo 
7785922a7d0SShawn Guo static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc)
7795922a7d0SShawn Guo {
7805922a7d0SShawn Guo 	struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
78192298c1cSRussell King 	unsigned long flags;
7825922a7d0SShawn Guo 
78392298c1cSRussell King 	spin_lock_irqsave(&dcrtc->irq_lock, flags);
7845922a7d0SShawn Guo 	armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA);
78592298c1cSRussell King 	spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
7865922a7d0SShawn Guo }
7875922a7d0SShawn Guo 
788a02fb90aSVille Syrjälä static const struct drm_crtc_funcs armada_crtc_funcs = {
789c36045e1SRussell King 	.reset		= drm_atomic_helper_crtc_reset,
790662af0d8SRussell King 	.cursor_set	= armada_drm_crtc_cursor_set,
791662af0d8SRussell King 	.cursor_move	= armada_drm_crtc_cursor_move,
79296f60e37SRussell King 	.destroy	= armada_drm_crtc_destroy,
7936d2f864fSRussell King 	.set_config	= drm_atomic_helper_set_config,
794*13c94d53SRussell King 	.page_flip	= drm_atomic_helper_page_flip,
795c36045e1SRussell King 	.atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
796c36045e1SRussell King 	.atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
7975922a7d0SShawn Guo 	.enable_vblank	= armada_drm_crtc_enable_vblank,
7985922a7d0SShawn Guo 	.disable_vblank	= armada_drm_crtc_disable_vblank,
79996f60e37SRussell King };
80096f60e37SRussell King 
8010fb2970bSRussell King static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev,
8029611cb93SRussell King 	struct resource *res, int irq, const struct armada_variant *variant,
8039611cb93SRussell King 	struct device_node *port)
80496f60e37SRussell King {
805d8c96083SRussell King 	struct armada_private *priv = drm->dev_private;
80696f60e37SRussell King 	struct armada_crtc *dcrtc;
807de32301bSRussell King 	struct armada_plane *primary;
80896f60e37SRussell King 	void __iomem *base;
80996f60e37SRussell King 	int ret;
81096f60e37SRussell King 
811a7d7a143SLinus Torvalds 	base = devm_ioremap_resource(dev, res);
812c9d53c0fSJingoo Han 	if (IS_ERR(base))
813c9d53c0fSJingoo Han 		return PTR_ERR(base);
81496f60e37SRussell King 
81596f60e37SRussell King 	dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL);
81696f60e37SRussell King 	if (!dcrtc) {
81796f60e37SRussell King 		DRM_ERROR("failed to allocate Armada crtc\n");
81896f60e37SRussell King 		return -ENOMEM;
81996f60e37SRussell King 	}
82096f60e37SRussell King 
821d8c96083SRussell King 	if (dev != drm->dev)
822d8c96083SRussell King 		dev_set_drvdata(dev, dcrtc);
823d8c96083SRussell King 
82442e62ba7SRussell King 	dcrtc->variant = variant;
82596f60e37SRussell King 	dcrtc->base = base;
826d8c96083SRussell King 	dcrtc->num = drm->mode_config.num_crtc;
82796f60e37SRussell King 	dcrtc->clk = ERR_PTR(-EINVAL);
82896f60e37SRussell King 	dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0;
82996f60e37SRussell King 	dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24;
83096f60e37SRussell King 	spin_lock_init(&dcrtc->irq_lock);
83196f60e37SRussell King 	dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR;
83296f60e37SRussell King 
83396f60e37SRussell King 	/* Initialize some registers which we don't otherwise set */
83496f60e37SRussell King 	writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV);
83596f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR);
83696f60e37SRussell King 	writel_relaxed(dcrtc->spu_iopad_ctrl,
83796f60e37SRussell King 		       dcrtc->base + LCD_SPU_IOPAD_CONTROL);
83896f60e37SRussell King 	writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0);
83996f60e37SRussell King 	writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
84096f60e37SRussell King 		       CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 |
84196f60e37SRussell King 		       CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1);
84296f60e37SRussell King 	writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1);
843e5d9ddfbSRussell King 	writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
84492298c1cSRussell King 	readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
845e5d9ddfbSRussell King 	writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
84696f60e37SRussell King 
847e5d9ddfbSRussell King 	ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc",
848e5d9ddfbSRussell King 			       dcrtc);
84933cd3c07SRussell King 	if (ret < 0)
85033cd3c07SRussell King 		goto err_crtc;
85196f60e37SRussell King 
85242e62ba7SRussell King 	if (dcrtc->variant->init) {
853d8c96083SRussell King 		ret = dcrtc->variant->init(dcrtc, dev);
85433cd3c07SRussell King 		if (ret)
85533cd3c07SRussell King 			goto err_crtc;
85696f60e37SRussell King 	}
85796f60e37SRussell King 
85896f60e37SRussell King 	/* Ensure AXI pipeline is enabled */
85996f60e37SRussell King 	armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0);
86096f60e37SRussell King 
86196f60e37SRussell King 	priv->dcrtc[dcrtc->num] = dcrtc;
86296f60e37SRussell King 
8639611cb93SRussell King 	dcrtc->crtc.port = port;
8641c914cecSRussell King 
865de32301bSRussell King 	primary = kzalloc(sizeof(*primary), GFP_KERNEL);
86633cd3c07SRussell King 	if (!primary) {
86733cd3c07SRussell King 		ret = -ENOMEM;
86833cd3c07SRussell King 		goto err_crtc;
86933cd3c07SRussell King 	}
8701c914cecSRussell King 
871d40af7b1SRussell King 	ret = armada_drm_primary_plane_init(drm, primary);
872de32301bSRussell King 	if (ret) {
873de32301bSRussell King 		kfree(primary);
87433cd3c07SRussell King 		goto err_crtc;
875de32301bSRussell King 	}
876de32301bSRussell King 
877de32301bSRussell King 	ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL,
878f9882876SVille Syrjälä 					&armada_crtc_funcs, NULL);
8791c914cecSRussell King 	if (ret)
8801c914cecSRussell King 		goto err_crtc_init;
8811c914cecSRussell King 
88296f60e37SRussell King 	drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs);
88396f60e37SRussell King 
884d8c96083SRussell King 	return armada_overlay_plane_create(drm, 1 << dcrtc->num);
8851c914cecSRussell King 
8861c914cecSRussell King err_crtc_init:
887de32301bSRussell King 	primary->base.funcs->destroy(&primary->base);
88833cd3c07SRussell King err_crtc:
88933cd3c07SRussell King 	kfree(dcrtc);
89033cd3c07SRussell King 
8911c914cecSRussell King 	return ret;
89296f60e37SRussell King }
893d8c96083SRussell King 
894d8c96083SRussell King static int
895d8c96083SRussell King armada_lcd_bind(struct device *dev, struct device *master, void *data)
896d8c96083SRussell King {
897d8c96083SRussell King 	struct platform_device *pdev = to_platform_device(dev);
898d8c96083SRussell King 	struct drm_device *drm = data;
899d8c96083SRussell King 	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
900d8c96083SRussell King 	int irq = platform_get_irq(pdev, 0);
901d8c96083SRussell King 	const struct armada_variant *variant;
9029611cb93SRussell King 	struct device_node *port = NULL;
903d8c96083SRussell King 
904d8c96083SRussell King 	if (irq < 0)
905d8c96083SRussell King 		return irq;
906d8c96083SRussell King 
907d8c96083SRussell King 	if (!dev->of_node) {
908d8c96083SRussell King 		const struct platform_device_id *id;
909d8c96083SRussell King 
910d8c96083SRussell King 		id = platform_get_device_id(pdev);
911d8c96083SRussell King 		if (!id)
912d8c96083SRussell King 			return -ENXIO;
913d8c96083SRussell King 
914d8c96083SRussell King 		variant = (const struct armada_variant *)id->driver_data;
915d8c96083SRussell King 	} else {
916d8c96083SRussell King 		const struct of_device_id *match;
9179611cb93SRussell King 		struct device_node *np, *parent = dev->of_node;
918d8c96083SRussell King 
919d8c96083SRussell King 		match = of_match_device(dev->driver->of_match_table, dev);
920d8c96083SRussell King 		if (!match)
921d8c96083SRussell King 			return -ENXIO;
922d8c96083SRussell King 
9239611cb93SRussell King 		np = of_get_child_by_name(parent, "ports");
9249611cb93SRussell King 		if (np)
9259611cb93SRussell King 			parent = np;
9269611cb93SRussell King 		port = of_get_child_by_name(parent, "port");
9279611cb93SRussell King 		of_node_put(np);
9289611cb93SRussell King 		if (!port) {
9294bf99144SRob Herring 			dev_err(dev, "no port node found in %pOF\n", parent);
9309611cb93SRussell King 			return -ENXIO;
9319611cb93SRussell King 		}
9329611cb93SRussell King 
933d8c96083SRussell King 		variant = match->data;
934d8c96083SRussell King 	}
935d8c96083SRussell King 
9369611cb93SRussell King 	return armada_drm_crtc_create(drm, dev, res, irq, variant, port);
937d8c96083SRussell King }
938d8c96083SRussell King 
939d8c96083SRussell King static void
940d8c96083SRussell King armada_lcd_unbind(struct device *dev, struct device *master, void *data)
941d8c96083SRussell King {
942d8c96083SRussell King 	struct armada_crtc *dcrtc = dev_get_drvdata(dev);
943d8c96083SRussell King 
944d8c96083SRussell King 	armada_drm_crtc_destroy(&dcrtc->crtc);
945d8c96083SRussell King }
946d8c96083SRussell King 
947d8c96083SRussell King static const struct component_ops armada_lcd_ops = {
948d8c96083SRussell King 	.bind = armada_lcd_bind,
949d8c96083SRussell King 	.unbind = armada_lcd_unbind,
950d8c96083SRussell King };
951d8c96083SRussell King 
952d8c96083SRussell King static int armada_lcd_probe(struct platform_device *pdev)
953d8c96083SRussell King {
954d8c96083SRussell King 	return component_add(&pdev->dev, &armada_lcd_ops);
955d8c96083SRussell King }
956d8c96083SRussell King 
957d8c96083SRussell King static int armada_lcd_remove(struct platform_device *pdev)
958d8c96083SRussell King {
959d8c96083SRussell King 	component_del(&pdev->dev, &armada_lcd_ops);
960d8c96083SRussell King 	return 0;
961d8c96083SRussell King }
962d8c96083SRussell King 
96385909716SArvind Yadav static const struct of_device_id armada_lcd_of_match[] = {
964d8c96083SRussell King 	{
965d8c96083SRussell King 		.compatible	= "marvell,dove-lcd",
966d8c96083SRussell King 		.data		= &armada510_ops,
967d8c96083SRussell King 	},
968d8c96083SRussell King 	{}
969d8c96083SRussell King };
970d8c96083SRussell King MODULE_DEVICE_TABLE(of, armada_lcd_of_match);
971d8c96083SRussell King 
972d8c96083SRussell King static const struct platform_device_id armada_lcd_platform_ids[] = {
973d8c96083SRussell King 	{
974d8c96083SRussell King 		.name		= "armada-lcd",
975d8c96083SRussell King 		.driver_data	= (unsigned long)&armada510_ops,
976d8c96083SRussell King 	}, {
977d8c96083SRussell King 		.name		= "armada-510-lcd",
978d8c96083SRussell King 		.driver_data	= (unsigned long)&armada510_ops,
979d8c96083SRussell King 	},
980d8c96083SRussell King 	{ },
981d8c96083SRussell King };
982d8c96083SRussell King MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids);
983d8c96083SRussell King 
984d8c96083SRussell King struct platform_driver armada_lcd_platform_driver = {
985d8c96083SRussell King 	.probe	= armada_lcd_probe,
986d8c96083SRussell King 	.remove	= armada_lcd_remove,
987d8c96083SRussell King 	.driver = {
988d8c96083SRussell King 		.name	= "armada-lcd",
989d8c96083SRussell King 		.owner	=  THIS_MODULE,
990d8c96083SRussell King 		.of_match_table = armada_lcd_of_match,
991d8c96083SRussell King 	},
992d8c96083SRussell King 	.id_table = armada_lcd_platform_ids,
993d8c96083SRussell King };
994