xref: /openbmc/linux/drivers/gpu/drm/amd/amdkfd/kfd_mqd_manager.c (revision ed4543328f7108e1047b83b96ca7f7208747d930)
1d87f36a0SRajneesh Bhardwaj // SPDX-License-Identifier: GPL-2.0 OR MIT
26e99df57SBen Goz /*
3d87f36a0SRajneesh Bhardwaj  * Copyright 2014-2022 Advanced Micro Devices, Inc.
46e99df57SBen Goz  *
56e99df57SBen Goz  * Permission is hereby granted, free of charge, to any person obtaining a
66e99df57SBen Goz  * copy of this software and associated documentation files (the "Software"),
76e99df57SBen Goz  * to deal in the Software without restriction, including without limitation
86e99df57SBen Goz  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
96e99df57SBen Goz  * and/or sell copies of the Software, and to permit persons to whom the
106e99df57SBen Goz  * Software is furnished to do so, subject to the following conditions:
116e99df57SBen Goz  *
126e99df57SBen Goz  * The above copyright notice and this permission notice shall be included in
136e99df57SBen Goz  * all copies or substantial portions of the Software.
146e99df57SBen Goz  *
156e99df57SBen Goz  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
166e99df57SBen Goz  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
176e99df57SBen Goz  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
186e99df57SBen Goz  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
196e99df57SBen Goz  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
206e99df57SBen Goz  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
216e99df57SBen Goz  * OTHER DEALINGS IN THE SOFTWARE.
226e99df57SBen Goz  *
236e99df57SBen Goz  */
246e99df57SBen Goz 
2539e7f331SFelix Kuehling #include "kfd_mqd_manager.h"
265b87245fSAmber Lin #include "amdgpu_amdkfd.h"
270803e7a9SOak Zeng #include "kfd_device_queue_manager.h"
280803e7a9SOak Zeng 
290ccbc7cdSOak Zeng /* Mapping queue priority to pipe priority, indexed by queue priority */
300ccbc7cdSOak Zeng int pipe_priority_map[] = {
310ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_LOW,
320ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_LOW,
330ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_LOW,
340ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_LOW,
350ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_LOW,
360ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_LOW,
370ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_LOW,
380ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_MEDIUM,
390ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_MEDIUM,
400ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_MEDIUM,
410ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_MEDIUM,
420ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_HIGH,
430ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_HIGH,
440ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_HIGH,
450ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_HIGH,
460ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_HIGH
470ccbc7cdSOak Zeng };
480ccbc7cdSOak Zeng 
allocate_hiq_mqd(struct kfd_node * dev,struct queue_properties * q)498dc1db31SMukul Joshi struct kfd_mem_obj *allocate_hiq_mqd(struct kfd_node *dev, struct queue_properties *q)
500803e7a9SOak Zeng {
51275e3722SRuan Jinjie 	struct kfd_mem_obj *mqd_mem_obj;
520803e7a9SOak Zeng 
530803e7a9SOak Zeng 	mqd_mem_obj = kzalloc(sizeof(struct kfd_mem_obj), GFP_KERNEL);
540803e7a9SOak Zeng 	if (!mqd_mem_obj)
550803e7a9SOak Zeng 		return NULL;
560803e7a9SOak Zeng 
570803e7a9SOak Zeng 	mqd_mem_obj->gtt_mem = dev->dqm->hiq_sdma_mqd.gtt_mem;
580803e7a9SOak Zeng 	mqd_mem_obj->gpu_addr = dev->dqm->hiq_sdma_mqd.gpu_addr;
590803e7a9SOak Zeng 	mqd_mem_obj->cpu_ptr = dev->dqm->hiq_sdma_mqd.cpu_ptr;
600803e7a9SOak Zeng 
610803e7a9SOak Zeng 	return mqd_mem_obj;
620803e7a9SOak Zeng }
630803e7a9SOak Zeng 
allocate_sdma_mqd(struct kfd_node * dev,struct queue_properties * q)648dc1db31SMukul Joshi struct kfd_mem_obj *allocate_sdma_mqd(struct kfd_node *dev,
650803e7a9SOak Zeng 					struct queue_properties *q)
660803e7a9SOak Zeng {
67275e3722SRuan Jinjie 	struct kfd_mem_obj *mqd_mem_obj;
680803e7a9SOak Zeng 	uint64_t offset;
690803e7a9SOak Zeng 
700803e7a9SOak Zeng 	mqd_mem_obj = kzalloc(sizeof(struct kfd_mem_obj), GFP_KERNEL);
710803e7a9SOak Zeng 	if (!mqd_mem_obj)
720803e7a9SOak Zeng 		return NULL;
730803e7a9SOak Zeng 
740803e7a9SOak Zeng 	offset = (q->sdma_engine_id *
758dc1db31SMukul Joshi 		dev->kfd->device_info.num_sdma_queues_per_engine +
760803e7a9SOak Zeng 		q->sdma_queue_id) *
770803e7a9SOak Zeng 		dev->dqm->mqd_mgrs[KFD_MQD_TYPE_SDMA]->mqd_size;
780803e7a9SOak Zeng 
792f77b9a2SMukul Joshi 	offset += dev->dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ]->mqd_size *
80c4050ff1SLijo Lazar 		  NUM_XCC(dev->xcc_mask);
810803e7a9SOak Zeng 
820803e7a9SOak Zeng 	mqd_mem_obj->gtt_mem = (void *)((uint64_t)dev->dqm->hiq_sdma_mqd.gtt_mem
830803e7a9SOak Zeng 				+ offset);
840803e7a9SOak Zeng 	mqd_mem_obj->gpu_addr = dev->dqm->hiq_sdma_mqd.gpu_addr + offset;
850803e7a9SOak Zeng 	mqd_mem_obj->cpu_ptr = (uint32_t *)((uint64_t)
860803e7a9SOak Zeng 				dev->dqm->hiq_sdma_mqd.cpu_ptr + offset);
870803e7a9SOak Zeng 
880803e7a9SOak Zeng 	return mqd_mem_obj;
890803e7a9SOak Zeng }
900803e7a9SOak Zeng 
free_mqd_hiq_sdma(struct mqd_manager * mm,void * mqd,struct kfd_mem_obj * mqd_mem_obj)918636e53cSOak Zeng void free_mqd_hiq_sdma(struct mqd_manager *mm, void *mqd,
920803e7a9SOak Zeng 			struct kfd_mem_obj *mqd_mem_obj)
930803e7a9SOak Zeng {
940803e7a9SOak Zeng 	WARN_ON(!mqd_mem_obj->gtt_mem);
950803e7a9SOak Zeng 	kfree(mqd_mem_obj);
960803e7a9SOak Zeng }
9777669eb8SBen Goz 
mqd_symmetrically_map_cu_mask(struct mqd_manager * mm,const uint32_t * cu_mask,uint32_t cu_mask_count,uint32_t * se_mask,uint32_t inst)9839e7f331SFelix Kuehling void mqd_symmetrically_map_cu_mask(struct mqd_manager *mm,
9939e7f331SFelix Kuehling 		const uint32_t *cu_mask, uint32_t cu_mask_count,
100fc6efed2SMukul Joshi 		uint32_t *se_mask, uint32_t inst)
10139e7f331SFelix Kuehling {
1029f7042ffSAlex Deucher 	struct amdgpu_cu_info *cu_info = &mm->dev->adev->gfx.cu_info;
1039f7042ffSAlex Deucher 	struct amdgpu_gfx_config *gfx_info = &mm->dev->adev->gfx.config;
1041ec06c2dSSean Keely 	uint32_t cu_per_sh[KFD_MAX_NUM_SE][KFD_MAX_NUM_SH_PER_SE] = {0};
105cff35798SJonathan Kim 	bool wgp_mode_req = KFD_GC_VERSION(mm->dev) >= IP_VERSION(10, 0, 0);
106cff35798SJonathan Kim 	uint32_t en_mask = wgp_mode_req ? 0x3 : 0x1;
107fc6efed2SMukul Joshi 	int i, se, sh, cu, cu_bitmap_sh_mul, cu_inc = wgp_mode_req ? 2 : 1;
10897e3c6a8SMukul Joshi 	uint32_t cu_active_per_node;
109fc6efed2SMukul Joshi 	int inc = cu_inc * NUM_XCC(mm->dev->xcc_mask);
110fc6efed2SMukul Joshi 	int xcc_inst = inst + ffs(mm->dev->xcc_mask) - 1;
1112243f493SRajneesh Bhardwaj 
1129f7042ffSAlex Deucher 	cu_active_per_node = cu_info->number / mm->dev->kfd->num_nodes;
11397e3c6a8SMukul Joshi 	if (cu_mask_count > cu_active_per_node)
11497e3c6a8SMukul Joshi 		cu_mask_count = cu_active_per_node;
11539e7f331SFelix Kuehling 
1161ec06c2dSSean Keely 	/* Exceeding these bounds corrupts the stack and indicates a coding error.
1171ec06c2dSSean Keely 	 * Returning with no CU's enabled will hang the queue, which should be
1181ec06c2dSSean Keely 	 * attention grabbing.
1191ec06c2dSSean Keely 	 */
1209f7042ffSAlex Deucher 	if (gfx_info->max_shader_engines > KFD_MAX_NUM_SE) {
121*4312b60fSLijo Lazar 		dev_err(mm->dev->adev->dev,
122*4312b60fSLijo Lazar 			"Exceeded KFD_MAX_NUM_SE, chip reports %d\n",
1239f7042ffSAlex Deucher 			gfx_info->max_shader_engines);
1241ec06c2dSSean Keely 		return;
1251ec06c2dSSean Keely 	}
1269f7042ffSAlex Deucher 	if (gfx_info->max_sh_per_se > KFD_MAX_NUM_SH_PER_SE) {
127*4312b60fSLijo Lazar 		dev_err(mm->dev->adev->dev,
128*4312b60fSLijo Lazar 			"Exceeded KFD_MAX_NUM_SH, chip reports %d\n",
1299f7042ffSAlex Deucher 			gfx_info->max_sh_per_se * gfx_info->max_shader_engines);
1301ec06c2dSSean Keely 		return;
1311ec06c2dSSean Keely 	}
132cc009e61SMukul Joshi 
133cc009e61SMukul Joshi 	cu_bitmap_sh_mul = (KFD_GC_VERSION(mm->dev) >= IP_VERSION(11, 0, 0) &&
134cc009e61SMukul Joshi 			    KFD_GC_VERSION(mm->dev) < IP_VERSION(12, 0, 0)) ? 2 : 1;
135cc009e61SMukul Joshi 
1361ec06c2dSSean Keely 	/* Count active CUs per SH.
1371ec06c2dSSean Keely 	 *
1381ec06c2dSSean Keely 	 * Some CUs in an SH may be disabled.	HW expects disabled CUs to be
1391ec06c2dSSean Keely 	 * represented in the high bits of each SH's enable mask (the upper and lower
1401ec06c2dSSean Keely 	 * 16 bits of se_mask) and will take care of the actual distribution of
1411ec06c2dSSean Keely 	 * disabled CUs within each SH automatically.
1421ec06c2dSSean Keely 	 * Each half of se_mask must be filled only on bits 0-cu_per_sh[se][sh]-1.
1431ec06c2dSSean Keely 	 *
1441ec06c2dSSean Keely 	 * See note on Arcturus cu_bitmap layout in gfx_v9_0_get_cu_info.
145cc009e61SMukul Joshi 	 * See note on GFX11 cu_bitmap layout in gfx_v11_0_get_cu_info.
1461ec06c2dSSean Keely 	 */
1479f7042ffSAlex Deucher 	for (se = 0; se < gfx_info->max_shader_engines; se++)
1489f7042ffSAlex Deucher 		for (sh = 0; sh < gfx_info->max_sh_per_se; sh++)
149cc009e61SMukul Joshi 			cu_per_sh[se][sh] = hweight32(
1509f7042ffSAlex Deucher 				cu_info->bitmap[xcc_inst][se % 4][sh + (se / 4) *
151fc6efed2SMukul Joshi 				cu_bitmap_sh_mul]);
15239e7f331SFelix Kuehling 
1531ec06c2dSSean Keely 	/* Symmetrically map cu_mask to all SEs & SHs:
1541ec06c2dSSean Keely 	 * se_mask programs up to 2 SH in the upper and lower 16 bits.
1551ec06c2dSSean Keely 	 *
1561ec06c2dSSean Keely 	 * Examples
1571ec06c2dSSean Keely 	 * Assuming 1 SH/SE, 4 SEs:
1581ec06c2dSSean Keely 	 * cu_mask[0] bit0 -> se_mask[0] bit0
1591ec06c2dSSean Keely 	 * cu_mask[0] bit1 -> se_mask[1] bit0
16039e7f331SFelix Kuehling 	 * ...
1611ec06c2dSSean Keely 	 * cu_mask[0] bit4 -> se_mask[0] bit1
1621ec06c2dSSean Keely 	 * ...
1631ec06c2dSSean Keely 	 *
1641ec06c2dSSean Keely 	 * Assuming 2 SH/SE, 4 SEs
1651ec06c2dSSean Keely 	 * cu_mask[0] bit0 -> se_mask[0] bit0 (SE0,SH0,CU0)
1661ec06c2dSSean Keely 	 * cu_mask[0] bit1 -> se_mask[1] bit0 (SE1,SH0,CU0)
1671ec06c2dSSean Keely 	 * ...
1681ec06c2dSSean Keely 	 * cu_mask[0] bit4 -> se_mask[0] bit16 (SE0,SH1,CU0)
1691ec06c2dSSean Keely 	 * cu_mask[0] bit5 -> se_mask[1] bit16 (SE1,SH1,CU0)
1701ec06c2dSSean Keely 	 * ...
1711ec06c2dSSean Keely 	 * cu_mask[0] bit8 -> se_mask[0] bit1 (SE0,SH0,CU1)
1721ec06c2dSSean Keely 	 * ...
1731ec06c2dSSean Keely 	 *
174fc6efed2SMukul Joshi 	 * For GFX 9.4.3, the following code only looks at a
175fc6efed2SMukul Joshi 	 * subset of the cu_mask corresponding to the inst parameter.
176fc6efed2SMukul Joshi 	 * If we have n XCCs under one GPU node
177fc6efed2SMukul Joshi 	 * cu_mask[0] bit0 -> XCC0 se_mask[0] bit0 (XCC0,SE0,SH0,CU0)
178fc6efed2SMukul Joshi 	 * cu_mask[0] bit1 -> XCC1 se_mask[0] bit0 (XCC1,SE0,SH0,CU0)
179fc6efed2SMukul Joshi 	 * ..
180fc6efed2SMukul Joshi 	 * cu_mask[0] bitn -> XCCn se_mask[0] bit0 (XCCn,SE0,SH0,CU0)
181fc6efed2SMukul Joshi 	 * cu_mask[0] bit n+1 -> XCC0 se_mask[1] bit0 (XCC0,SE1,SH0,CU0)
182fc6efed2SMukul Joshi 	 *
183fc6efed2SMukul Joshi 	 * For example, if there are 6 XCCs under 1 KFD node, this code
184fc6efed2SMukul Joshi 	 * running for each inst, will look at the bits as:
185fc6efed2SMukul Joshi 	 * inst, inst + 6, inst + 12...
186fc6efed2SMukul Joshi 	 *
1871ec06c2dSSean Keely 	 * First ensure all CUs are disabled, then enable user specified CUs.
18839e7f331SFelix Kuehling 	 */
1899f7042ffSAlex Deucher 	for (i = 0; i < gfx_info->max_shader_engines; i++)
1901ec06c2dSSean Keely 		se_mask[i] = 0;
19139e7f331SFelix Kuehling 
192fc6efed2SMukul Joshi 	i = inst;
193fc6efed2SMukul Joshi 	for (cu = 0; cu < 16; cu += cu_inc) {
1949f7042ffSAlex Deucher 		for (sh = 0; sh < gfx_info->max_sh_per_se; sh++) {
1959f7042ffSAlex Deucher 			for (se = 0; se < gfx_info->max_shader_engines; se++) {
1961ec06c2dSSean Keely 				if (cu_per_sh[se][sh] > cu) {
197cff35798SJonathan Kim 					if (cu_mask[i / 32] & (en_mask << (i % 32)))
198cff35798SJonathan Kim 						se_mask[se] |= en_mask << (cu + sh * 16);
199cff35798SJonathan Kim 					i += inc;
200fc6efed2SMukul Joshi 					if (i >= cu_mask_count)
2011ec06c2dSSean Keely 						return;
20239e7f331SFelix Kuehling 				}
2031ec06c2dSSean Keely 			}
2041ec06c2dSSean Keely 		}
20539e7f331SFelix Kuehling 	}
20639e7f331SFelix Kuehling }
207a439b890SMukul Joshi 
kfd_hiq_load_mqd_kiq(struct mqd_manager * mm,void * mqd,uint32_t pipe_id,uint32_t queue_id,struct queue_properties * p,struct mm_struct * mms)208a439b890SMukul Joshi int kfd_hiq_load_mqd_kiq(struct mqd_manager *mm, void *mqd,
209a439b890SMukul Joshi 		     uint32_t pipe_id, uint32_t queue_id,
210a439b890SMukul Joshi 		     struct queue_properties *p, struct mm_struct *mms)
211a439b890SMukul Joshi {
212a439b890SMukul Joshi 	return mm->dev->kfd2kgd->hiq_mqd_load(mm->dev->adev, mqd, pipe_id,
213e2069a7bSMukul Joshi 					      queue_id, p->doorbell_off, 0);
214a439b890SMukul Joshi }
215a439b890SMukul Joshi 
kfd_destroy_mqd_cp(struct mqd_manager * mm,void * mqd,enum kfd_preempt_type type,unsigned int timeout,uint32_t pipe_id,uint32_t queue_id)216a439b890SMukul Joshi int kfd_destroy_mqd_cp(struct mqd_manager *mm, void *mqd,
217a439b890SMukul Joshi 		enum kfd_preempt_type type, unsigned int timeout,
218a439b890SMukul Joshi 		uint32_t pipe_id, uint32_t queue_id)
219a439b890SMukul Joshi {
220a439b890SMukul Joshi 	return mm->dev->kfd2kgd->hqd_destroy(mm->dev->adev, mqd, type, timeout,
221e2069a7bSMukul Joshi 						pipe_id, queue_id, 0);
222a439b890SMukul Joshi }
223a439b890SMukul Joshi 
kfd_free_mqd_cp(struct mqd_manager * mm,void * mqd,struct kfd_mem_obj * mqd_mem_obj)224a439b890SMukul Joshi void kfd_free_mqd_cp(struct mqd_manager *mm, void *mqd,
225a439b890SMukul Joshi 	      struct kfd_mem_obj *mqd_mem_obj)
226a439b890SMukul Joshi {
227a439b890SMukul Joshi 	if (mqd_mem_obj->gtt_mem) {
22830ceb873SPhilip Yang 		amdgpu_amdkfd_free_gtt_mem(mm->dev->adev, &mqd_mem_obj->gtt_mem);
229a439b890SMukul Joshi 		kfree(mqd_mem_obj);
230a439b890SMukul Joshi 	} else {
231a439b890SMukul Joshi 		kfd_gtt_sa_free(mm->dev, mqd_mem_obj);
232a439b890SMukul Joshi 	}
233a439b890SMukul Joshi }
234a439b890SMukul Joshi 
kfd_is_occupied_cp(struct mqd_manager * mm,void * mqd,uint64_t queue_address,uint32_t pipe_id,uint32_t queue_id)235a439b890SMukul Joshi bool kfd_is_occupied_cp(struct mqd_manager *mm, void *mqd,
236a439b890SMukul Joshi 		 uint64_t queue_address, uint32_t pipe_id,
237a439b890SMukul Joshi 		 uint32_t queue_id)
238a439b890SMukul Joshi {
239a439b890SMukul Joshi 	return mm->dev->kfd2kgd->hqd_is_occupied(mm->dev->adev, queue_address,
240e2069a7bSMukul Joshi 						pipe_id, queue_id, 0);
241a439b890SMukul Joshi }
242a439b890SMukul Joshi 
kfd_load_mqd_sdma(struct mqd_manager * mm,void * mqd,uint32_t pipe_id,uint32_t queue_id,struct queue_properties * p,struct mm_struct * mms)243a439b890SMukul Joshi int kfd_load_mqd_sdma(struct mqd_manager *mm, void *mqd,
244a439b890SMukul Joshi 		  uint32_t pipe_id, uint32_t queue_id,
245a439b890SMukul Joshi 		  struct queue_properties *p, struct mm_struct *mms)
246a439b890SMukul Joshi {
247a439b890SMukul Joshi 	return mm->dev->kfd2kgd->hqd_sdma_load(mm->dev->adev, mqd,
248a439b890SMukul Joshi 						(uint32_t __user *)p->write_ptr,
249a439b890SMukul Joshi 						mms);
250a439b890SMukul Joshi }
251a439b890SMukul Joshi 
252a439b890SMukul Joshi /*
253a439b890SMukul Joshi  * preempt type here is ignored because there is only one way
254a439b890SMukul Joshi  * to preempt sdma queue
255a439b890SMukul Joshi  */
kfd_destroy_mqd_sdma(struct mqd_manager * mm,void * mqd,enum kfd_preempt_type type,unsigned int timeout,uint32_t pipe_id,uint32_t queue_id)256a439b890SMukul Joshi int kfd_destroy_mqd_sdma(struct mqd_manager *mm, void *mqd,
257a439b890SMukul Joshi 		     enum kfd_preempt_type type,
258a439b890SMukul Joshi 		     unsigned int timeout, uint32_t pipe_id,
259a439b890SMukul Joshi 		     uint32_t queue_id)
260a439b890SMukul Joshi {
261a439b890SMukul Joshi 	return mm->dev->kfd2kgd->hqd_sdma_destroy(mm->dev->adev, mqd, timeout);
262a439b890SMukul Joshi }
263a439b890SMukul Joshi 
kfd_is_occupied_sdma(struct mqd_manager * mm,void * mqd,uint64_t queue_address,uint32_t pipe_id,uint32_t queue_id)264a439b890SMukul Joshi bool kfd_is_occupied_sdma(struct mqd_manager *mm, void *mqd,
265a439b890SMukul Joshi 		      uint64_t queue_address, uint32_t pipe_id,
266a439b890SMukul Joshi 		      uint32_t queue_id)
267a439b890SMukul Joshi {
268a439b890SMukul Joshi 	return mm->dev->kfd2kgd->hqd_sdma_is_occupied(mm->dev->adev, mqd);
269a439b890SMukul Joshi }
2702f77b9a2SMukul Joshi 
kfd_hiq_mqd_stride(struct kfd_node * dev)2712f77b9a2SMukul Joshi uint64_t kfd_hiq_mqd_stride(struct kfd_node *dev)
2722f77b9a2SMukul Joshi {
2732f77b9a2SMukul Joshi 	return dev->dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ]->mqd_size;
2742f77b9a2SMukul Joshi }
2752f77b9a2SMukul Joshi 
kfd_get_hiq_xcc_mqd(struct kfd_node * dev,struct kfd_mem_obj * mqd_mem_obj,uint32_t virtual_xcc_id)2762f77b9a2SMukul Joshi void kfd_get_hiq_xcc_mqd(struct kfd_node *dev, struct kfd_mem_obj *mqd_mem_obj,
2772f77b9a2SMukul Joshi 		     uint32_t virtual_xcc_id)
2782f77b9a2SMukul Joshi {
2792f77b9a2SMukul Joshi 	uint64_t offset;
2802f77b9a2SMukul Joshi 
2812f77b9a2SMukul Joshi 	offset = kfd_hiq_mqd_stride(dev) * virtual_xcc_id;
2822f77b9a2SMukul Joshi 
2832f77b9a2SMukul Joshi 	mqd_mem_obj->gtt_mem = (virtual_xcc_id == 0) ?
2842f77b9a2SMukul Joshi 			dev->dqm->hiq_sdma_mqd.gtt_mem : NULL;
2852f77b9a2SMukul Joshi 	mqd_mem_obj->gpu_addr = dev->dqm->hiq_sdma_mqd.gpu_addr + offset;
2862f77b9a2SMukul Joshi 	mqd_mem_obj->cpu_ptr = (uint32_t *)((uintptr_t)
2872f77b9a2SMukul Joshi 				dev->dqm->hiq_sdma_mqd.cpu_ptr + offset);
2882f77b9a2SMukul Joshi }
2892f77b9a2SMukul Joshi 
kfd_mqd_stride(struct mqd_manager * mm,struct queue_properties * q)2902f77b9a2SMukul Joshi uint64_t kfd_mqd_stride(struct mqd_manager *mm,
2912f77b9a2SMukul Joshi 			struct queue_properties *q)
2922f77b9a2SMukul Joshi {
2932f77b9a2SMukul Joshi 	return mm->mqd_size;
2942f77b9a2SMukul Joshi }
295