1aaa36a97SAlex Deucher /* 2aaa36a97SAlex Deucher * Copyright 2014 Advanced Micro Devices, Inc. 3aaa36a97SAlex Deucher * 4aaa36a97SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a 5aaa36a97SAlex Deucher * copy of this software and associated documentation files (the "Software"), 6aaa36a97SAlex Deucher * to deal in the Software without restriction, including without limitation 7aaa36a97SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8aaa36a97SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the 9aaa36a97SAlex Deucher * Software is furnished to do so, subject to the following conditions: 10aaa36a97SAlex Deucher * 11aaa36a97SAlex Deucher * The above copyright notice and this permission notice shall be included in 12aaa36a97SAlex Deucher * all copies or substantial portions of the Software. 13aaa36a97SAlex Deucher * 14aaa36a97SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15aaa36a97SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16aaa36a97SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17aaa36a97SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18aaa36a97SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19aaa36a97SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20aaa36a97SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE. 21aaa36a97SAlex Deucher * 22aaa36a97SAlex Deucher */ 23aaa36a97SAlex Deucher #ifndef VI_H 24aaa36a97SAlex Deucher #define VI_H 25aaa36a97SAlex Deucher 26aaa36a97SAlex Deucher #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */ 27aaa36a97SAlex Deucher #define SDMA1_REGISTER_OFFSET 0x200 /* not a register */ 28aaa36a97SAlex Deucher #define SDMA_MAX_INSTANCE 2 29aaa36a97SAlex Deucher 309807c366SPhilip Cox #define KFD_VI_SDMA_QUEUE_OFFSET 0x80 /* not a register */ 319807c366SPhilip Cox 32aaa36a97SAlex Deucher /* crtc instance offsets */ 33aaa36a97SAlex Deucher #define CRTC0_REGISTER_OFFSET (0x1b9c - 0x1b9c) 34aaa36a97SAlex Deucher #define CRTC1_REGISTER_OFFSET (0x1d9c - 0x1b9c) 35aaa36a97SAlex Deucher #define CRTC2_REGISTER_OFFSET (0x1f9c - 0x1b9c) 36aaa36a97SAlex Deucher #define CRTC3_REGISTER_OFFSET (0x419c - 0x1b9c) 37aaa36a97SAlex Deucher #define CRTC4_REGISTER_OFFSET (0x439c - 0x1b9c) 38aaa36a97SAlex Deucher #define CRTC5_REGISTER_OFFSET (0x459c - 0x1b9c) 39aaa36a97SAlex Deucher #define CRTC6_REGISTER_OFFSET (0x479c - 0x1b9c) 40aaa36a97SAlex Deucher 41aaa36a97SAlex Deucher /* dig instance offsets */ 42aaa36a97SAlex Deucher #define DIG0_REGISTER_OFFSET (0x4a00 - 0x4a00) 43aaa36a97SAlex Deucher #define DIG1_REGISTER_OFFSET (0x4b00 - 0x4a00) 44aaa36a97SAlex Deucher #define DIG2_REGISTER_OFFSET (0x4c00 - 0x4a00) 45aaa36a97SAlex Deucher #define DIG3_REGISTER_OFFSET (0x4d00 - 0x4a00) 46aaa36a97SAlex Deucher #define DIG4_REGISTER_OFFSET (0x4e00 - 0x4a00) 47aaa36a97SAlex Deucher #define DIG5_REGISTER_OFFSET (0x4f00 - 0x4a00) 48aaa36a97SAlex Deucher #define DIG6_REGISTER_OFFSET (0x5400 - 0x4a00) 49aaa36a97SAlex Deucher #define DIG7_REGISTER_OFFSET (0x5600 - 0x4a00) 50aaa36a97SAlex Deucher #define DIG8_REGISTER_OFFSET (0x5700 - 0x4a00) 51aaa36a97SAlex Deucher 52aaa36a97SAlex Deucher /* audio endpt instance offsets */ 53aaa36a97SAlex Deucher #define AUD0_REGISTER_OFFSET (0x17a8 - 0x17a8) 54aaa36a97SAlex Deucher #define AUD1_REGISTER_OFFSET (0x17ac - 0x17a8) 55aaa36a97SAlex Deucher #define AUD2_REGISTER_OFFSET (0x17b0 - 0x17a8) 56aaa36a97SAlex Deucher #define AUD3_REGISTER_OFFSET (0x17b4 - 0x17a8) 57aaa36a97SAlex Deucher #define AUD4_REGISTER_OFFSET (0x17b8 - 0x17a8) 58aaa36a97SAlex Deucher #define AUD5_REGISTER_OFFSET (0x17bc - 0x17a8) 5967b1fcc9SAlex Deucher #define AUD6_REGISTER_OFFSET (0x17c0 - 0x17a8) 6067b1fcc9SAlex Deucher #define AUD7_REGISTER_OFFSET (0x17c4 - 0x17a8) 61aaa36a97SAlex Deucher 62aaa36a97SAlex Deucher /* hpd instance offsets */ 63aaa36a97SAlex Deucher #define HPD0_REGISTER_OFFSET (0x1898 - 0x1898) 64aaa36a97SAlex Deucher #define HPD1_REGISTER_OFFSET (0x18a0 - 0x1898) 65aaa36a97SAlex Deucher #define HPD2_REGISTER_OFFSET (0x18a8 - 0x1898) 66aaa36a97SAlex Deucher #define HPD3_REGISTER_OFFSET (0x18b0 - 0x1898) 67aaa36a97SAlex Deucher #define HPD4_REGISTER_OFFSET (0x18b8 - 0x1898) 68aaa36a97SAlex Deucher #define HPD5_REGISTER_OFFSET (0x18c0 - 0x1898) 69aaa36a97SAlex Deucher 70ff758a12SBen Goz #define PIPEID(x) ((x) << 0) 71ff758a12SBen Goz #define MEID(x) ((x) << 2) 72ff758a12SBen Goz #define VMID(x) ((x) << 4) 73ff758a12SBen Goz #define QUEUEID(x) ((x) << 8) 74ff758a12SBen Goz 7581c59f54SKen Wang #define MC_SEQ_MISC0__MT__MASK 0xf0000000 7681c59f54SKen Wang #define MC_SEQ_MISC0__MT__GDDR1 0x10000000 7781c59f54SKen Wang #define MC_SEQ_MISC0__MT__DDR2 0x20000000 7881c59f54SKen Wang #define MC_SEQ_MISC0__MT__GDDR3 0x30000000 7981c59f54SKen Wang #define MC_SEQ_MISC0__MT__GDDR4 0x40000000 8081c59f54SKen Wang #define MC_SEQ_MISC0__MT__GDDR5 0x50000000 8181c59f54SKen Wang #define MC_SEQ_MISC0__MT__HBM 0x60000000 8281c59f54SKen Wang #define MC_SEQ_MISC0__MT__DDR3 0xB0000000 83aaa36a97SAlex Deucher 84aaa36a97SAlex Deucher /* 85aaa36a97SAlex Deucher * PM4 86aaa36a97SAlex Deucher */ 87aaa36a97SAlex Deucher #define PACKET_TYPE0 0 88aaa36a97SAlex Deucher #define PACKET_TYPE1 1 89aaa36a97SAlex Deucher #define PACKET_TYPE2 2 90aaa36a97SAlex Deucher #define PACKET_TYPE3 3 91aaa36a97SAlex Deucher 92aaa36a97SAlex Deucher #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 93aaa36a97SAlex Deucher #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 94aaa36a97SAlex Deucher #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF) 95aaa36a97SAlex Deucher #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 96aaa36a97SAlex Deucher #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 97aaa36a97SAlex Deucher ((reg) & 0xFFFF) | \ 98aaa36a97SAlex Deucher ((n) & 0x3FFF) << 16) 99aaa36a97SAlex Deucher #define CP_PACKET2 0x80000000 100aaa36a97SAlex Deucher #define PACKET2_PAD_SHIFT 0 101aaa36a97SAlex Deucher #define PACKET2_PAD_MASK (0x3fffffff << 0) 102aaa36a97SAlex Deucher 103aaa36a97SAlex Deucher #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 104aaa36a97SAlex Deucher 105aaa36a97SAlex Deucher #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ 106aaa36a97SAlex Deucher (((op) & 0xFF) << 8) | \ 107aaa36a97SAlex Deucher ((n) & 0x3FFF) << 16) 108aaa36a97SAlex Deucher 109aaa36a97SAlex Deucher #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 110aaa36a97SAlex Deucher 111aaa36a97SAlex Deucher /* Packet 3 types */ 112aaa36a97SAlex Deucher #define PACKET3_NOP 0x10 113aaa36a97SAlex Deucher #define PACKET3_SET_BASE 0x11 114aaa36a97SAlex Deucher #define PACKET3_BASE_INDEX(x) ((x) << 0) 115aaa36a97SAlex Deucher #define CE_PARTITION_BASE 3 116aaa36a97SAlex Deucher #define PACKET3_CLEAR_STATE 0x12 117aaa36a97SAlex Deucher #define PACKET3_INDEX_BUFFER_SIZE 0x13 118aaa36a97SAlex Deucher #define PACKET3_DISPATCH_DIRECT 0x15 119aaa36a97SAlex Deucher #define PACKET3_DISPATCH_INDIRECT 0x16 120aaa36a97SAlex Deucher #define PACKET3_ATOMIC_GDS 0x1D 121aaa36a97SAlex Deucher #define PACKET3_ATOMIC_MEM 0x1E 122aaa36a97SAlex Deucher #define PACKET3_OCCLUSION_QUERY 0x1F 123aaa36a97SAlex Deucher #define PACKET3_SET_PREDICATION 0x20 124aaa36a97SAlex Deucher #define PACKET3_REG_RMW 0x21 125aaa36a97SAlex Deucher #define PACKET3_COND_EXEC 0x22 126aaa36a97SAlex Deucher #define PACKET3_PRED_EXEC 0x23 127aaa36a97SAlex Deucher #define PACKET3_DRAW_INDIRECT 0x24 128aaa36a97SAlex Deucher #define PACKET3_DRAW_INDEX_INDIRECT 0x25 129aaa36a97SAlex Deucher #define PACKET3_INDEX_BASE 0x26 130aaa36a97SAlex Deucher #define PACKET3_DRAW_INDEX_2 0x27 131aaa36a97SAlex Deucher #define PACKET3_CONTEXT_CONTROL 0x28 132aaa36a97SAlex Deucher #define PACKET3_INDEX_TYPE 0x2A 133aaa36a97SAlex Deucher #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 134aaa36a97SAlex Deucher #define PACKET3_DRAW_INDEX_AUTO 0x2D 135aaa36a97SAlex Deucher #define PACKET3_NUM_INSTANCES 0x2F 136aaa36a97SAlex Deucher #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 137aaa36a97SAlex Deucher #define PACKET3_INDIRECT_BUFFER_CONST 0x33 138aaa36a97SAlex Deucher #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 139aaa36a97SAlex Deucher #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 140aaa36a97SAlex Deucher #define PACKET3_DRAW_PREAMBLE 0x36 141aaa36a97SAlex Deucher #define PACKET3_WRITE_DATA 0x37 142aaa36a97SAlex Deucher #define WRITE_DATA_DST_SEL(x) ((x) << 8) 143aaa36a97SAlex Deucher /* 0 - register 144aaa36a97SAlex Deucher * 1 - memory (sync - via GRBM) 145aaa36a97SAlex Deucher * 2 - gl2 146aaa36a97SAlex Deucher * 3 - gds 147aaa36a97SAlex Deucher * 4 - reserved 148aaa36a97SAlex Deucher * 5 - memory (async - direct) 149aaa36a97SAlex Deucher */ 150aaa36a97SAlex Deucher #define WR_ONE_ADDR (1 << 16) 151aaa36a97SAlex Deucher #define WR_CONFIRM (1 << 20) 152aaa36a97SAlex Deucher #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25) 153aaa36a97SAlex Deucher /* 0 - LRU 154aaa36a97SAlex Deucher * 1 - Stream 155aaa36a97SAlex Deucher */ 156aaa36a97SAlex Deucher #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 157aaa36a97SAlex Deucher /* 0 - me 158aaa36a97SAlex Deucher * 1 - pfp 159aaa36a97SAlex Deucher * 2 - ce 160aaa36a97SAlex Deucher */ 161aaa36a97SAlex Deucher #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 162aaa36a97SAlex Deucher #define PACKET3_MEM_SEMAPHORE 0x39 163aaa36a97SAlex Deucher # define PACKET3_SEM_USE_MAILBOX (0x1 << 16) 164aaa36a97SAlex Deucher # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */ 165aaa36a97SAlex Deucher # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */ 166aaa36a97SAlex Deucher # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 167aaa36a97SAlex Deucher # define PACKET3_SEM_SEL_WAIT (0x7 << 29) 168aaa36a97SAlex Deucher #define PACKET3_WAIT_REG_MEM 0x3C 169aaa36a97SAlex Deucher #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 170aaa36a97SAlex Deucher /* 0 - always 171aaa36a97SAlex Deucher * 1 - < 172aaa36a97SAlex Deucher * 2 - <= 173aaa36a97SAlex Deucher * 3 - == 174aaa36a97SAlex Deucher * 4 - != 175aaa36a97SAlex Deucher * 5 - >= 176aaa36a97SAlex Deucher * 6 - > 177aaa36a97SAlex Deucher */ 178aaa36a97SAlex Deucher #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 179aaa36a97SAlex Deucher /* 0 - reg 180aaa36a97SAlex Deucher * 1 - mem 181aaa36a97SAlex Deucher */ 182aaa36a97SAlex Deucher #define WAIT_REG_MEM_OPERATION(x) ((x) << 6) 183aaa36a97SAlex Deucher /* 0 - wait_reg_mem 184aaa36a97SAlex Deucher * 1 - wr_wait_wr_reg 185aaa36a97SAlex Deucher */ 186aaa36a97SAlex Deucher #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 187aaa36a97SAlex Deucher /* 0 - me 188aaa36a97SAlex Deucher * 1 - pfp 189aaa36a97SAlex Deucher */ 190aaa36a97SAlex Deucher #define PACKET3_INDIRECT_BUFFER 0x3F 191aaa36a97SAlex Deucher #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22) 192aaa36a97SAlex Deucher #define INDIRECT_BUFFER_VALID (1 << 23) 193aaa36a97SAlex Deucher #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28) 194aaa36a97SAlex Deucher /* 0 - LRU 195aaa36a97SAlex Deucher * 1 - Stream 196aaa36a97SAlex Deucher * 2 - Bypass 197aaa36a97SAlex Deucher */ 1982e2e3c7fSMonk Liu #define INDIRECT_BUFFER_PRE_ENB(x) ((x) << 21) 199aaa36a97SAlex Deucher #define PACKET3_COPY_DATA 0x40 200aaa36a97SAlex Deucher #define PACKET3_PFP_SYNC_ME 0x42 201aaa36a97SAlex Deucher #define PACKET3_SURFACE_SYNC 0x43 202aaa36a97SAlex Deucher # define PACKET3_DEST_BASE_0_ENA (1 << 0) 203aaa36a97SAlex Deucher # define PACKET3_DEST_BASE_1_ENA (1 << 1) 204aaa36a97SAlex Deucher # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 205aaa36a97SAlex Deucher # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 206aaa36a97SAlex Deucher # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 207aaa36a97SAlex Deucher # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 208aaa36a97SAlex Deucher # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 209aaa36a97SAlex Deucher # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 210aaa36a97SAlex Deucher # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 211aaa36a97SAlex Deucher # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 212aaa36a97SAlex Deucher # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 213aaa36a97SAlex Deucher # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15) 214aaa36a97SAlex Deucher # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */ 215aaa36a97SAlex Deucher # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */ 216aaa36a97SAlex Deucher # define PACKET3_DEST_BASE_2_ENA (1 << 19) 217aaa36a97SAlex Deucher # define PACKET3_DEST_BASE_3_ENA (1 << 21) 218aaa36a97SAlex Deucher # define PACKET3_TCL1_ACTION_ENA (1 << 22) 219aaa36a97SAlex Deucher # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */ 220aaa36a97SAlex Deucher # define PACKET3_CB_ACTION_ENA (1 << 25) 221aaa36a97SAlex Deucher # define PACKET3_DB_ACTION_ENA (1 << 26) 222aaa36a97SAlex Deucher # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27) 223aaa36a97SAlex Deucher # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28) 224aaa36a97SAlex Deucher # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29) 225aaa36a97SAlex Deucher #define PACKET3_COND_WRITE 0x45 226aaa36a97SAlex Deucher #define PACKET3_EVENT_WRITE 0x46 227aaa36a97SAlex Deucher #define EVENT_TYPE(x) ((x) << 0) 228aaa36a97SAlex Deucher #define EVENT_INDEX(x) ((x) << 8) 229aaa36a97SAlex Deucher /* 0 - any non-TS event 230aaa36a97SAlex Deucher * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_* 231aaa36a97SAlex Deucher * 2 - SAMPLE_PIPELINESTAT 232aaa36a97SAlex Deucher * 3 - SAMPLE_STREAMOUTSTAT* 233aaa36a97SAlex Deucher * 4 - *S_PARTIAL_FLUSH 234aaa36a97SAlex Deucher * 5 - EOP events 235aaa36a97SAlex Deucher * 6 - EOS events 236aaa36a97SAlex Deucher */ 237aaa36a97SAlex Deucher #define PACKET3_EVENT_WRITE_EOP 0x47 238aaa36a97SAlex Deucher #define EOP_TCL1_VOL_ACTION_EN (1 << 12) 239aaa36a97SAlex Deucher #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */ 240aaa36a97SAlex Deucher #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */ 241aaa36a97SAlex Deucher #define EOP_TCL1_ACTION_EN (1 << 16) 242aaa36a97SAlex Deucher #define EOP_TC_ACTION_EN (1 << 17) /* L2 */ 243aaa36a97SAlex Deucher #define EOP_TCL2_VOLATILE (1 << 24) 244aaa36a97SAlex Deucher #define EOP_CACHE_POLICY(x) ((x) << 25) 245aaa36a97SAlex Deucher /* 0 - LRU 246aaa36a97SAlex Deucher * 1 - Stream 247aaa36a97SAlex Deucher * 2 - Bypass 248aaa36a97SAlex Deucher */ 249aaa36a97SAlex Deucher #define DATA_SEL(x) ((x) << 29) 250aaa36a97SAlex Deucher /* 0 - discard 251aaa36a97SAlex Deucher * 1 - send low 32bit data 252aaa36a97SAlex Deucher * 2 - send 64bit data 253aaa36a97SAlex Deucher * 3 - send 64bit GPU counter value 254aaa36a97SAlex Deucher * 4 - send 64bit sys counter value 255aaa36a97SAlex Deucher */ 256aaa36a97SAlex Deucher #define INT_SEL(x) ((x) << 24) 257aaa36a97SAlex Deucher /* 0 - none 258aaa36a97SAlex Deucher * 1 - interrupt only (DATA_SEL = 0) 259aaa36a97SAlex Deucher * 2 - interrupt when data write is confirmed 260aaa36a97SAlex Deucher */ 261aaa36a97SAlex Deucher #define DST_SEL(x) ((x) << 16) 262aaa36a97SAlex Deucher /* 0 - MC 263aaa36a97SAlex Deucher * 1 - TC/L2 264aaa36a97SAlex Deucher */ 265aaa36a97SAlex Deucher #define PACKET3_EVENT_WRITE_EOS 0x48 266aaa36a97SAlex Deucher #define PACKET3_RELEASE_MEM 0x49 267aaa36a97SAlex Deucher #define PACKET3_PREAMBLE_CNTL 0x4A 268aaa36a97SAlex Deucher # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 269aaa36a97SAlex Deucher # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 270aaa36a97SAlex Deucher #define PACKET3_DMA_DATA 0x50 271aaa36a97SAlex Deucher /* 1. header 272aaa36a97SAlex Deucher * 2. CONTROL 273aaa36a97SAlex Deucher * 3. SRC_ADDR_LO or DATA [31:0] 274aaa36a97SAlex Deucher * 4. SRC_ADDR_HI [31:0] 275aaa36a97SAlex Deucher * 5. DST_ADDR_LO [31:0] 276aaa36a97SAlex Deucher * 6. DST_ADDR_HI [7:0] 277aaa36a97SAlex Deucher * 7. COMMAND [30:21] | BYTE_COUNT [20:0] 278aaa36a97SAlex Deucher */ 279aaa36a97SAlex Deucher /* CONTROL */ 280aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0) 281aaa36a97SAlex Deucher /* 0 - ME 282aaa36a97SAlex Deucher * 1 - PFP 283aaa36a97SAlex Deucher */ 284aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13) 285aaa36a97SAlex Deucher /* 0 - LRU 286aaa36a97SAlex Deucher * 1 - Stream 287aaa36a97SAlex Deucher * 2 - Bypass 288aaa36a97SAlex Deucher */ 289aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15) 290aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20) 291aaa36a97SAlex Deucher /* 0 - DST_ADDR using DAS 292aaa36a97SAlex Deucher * 1 - GDS 293aaa36a97SAlex Deucher * 3 - DST_ADDR using L2 294aaa36a97SAlex Deucher */ 295aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25) 296aaa36a97SAlex Deucher /* 0 - LRU 297aaa36a97SAlex Deucher * 1 - Stream 298aaa36a97SAlex Deucher * 2 - Bypass 299aaa36a97SAlex Deucher */ 300aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27) 301aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29) 302aaa36a97SAlex Deucher /* 0 - SRC_ADDR using SAS 303aaa36a97SAlex Deucher * 1 - GDS 304aaa36a97SAlex Deucher * 2 - DATA 305aaa36a97SAlex Deucher * 3 - SRC_ADDR using L2 306aaa36a97SAlex Deucher */ 307aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_CP_SYNC (1 << 31) 308aaa36a97SAlex Deucher /* COMMAND */ 309aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_DIS_WC (1 << 21) 310aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22) 311aaa36a97SAlex Deucher /* 0 - none 312aaa36a97SAlex Deucher * 1 - 8 in 16 313aaa36a97SAlex Deucher * 2 - 8 in 32 314aaa36a97SAlex Deucher * 3 - 8 in 64 315aaa36a97SAlex Deucher */ 316aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24) 317aaa36a97SAlex Deucher /* 0 - none 318aaa36a97SAlex Deucher * 1 - 8 in 16 319aaa36a97SAlex Deucher * 2 - 8 in 32 320aaa36a97SAlex Deucher * 3 - 8 in 64 321aaa36a97SAlex Deucher */ 322aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_CMD_SAS (1 << 26) 323aaa36a97SAlex Deucher /* 0 - memory 324aaa36a97SAlex Deucher * 1 - register 325aaa36a97SAlex Deucher */ 326aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_CMD_DAS (1 << 27) 327aaa36a97SAlex Deucher /* 0 - memory 328aaa36a97SAlex Deucher * 1 - register 329aaa36a97SAlex Deucher */ 330aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28) 331aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29) 332aaa36a97SAlex Deucher # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30) 333*d35745bbSMarek Olšák #define PACKET3_ACQUIRE_MEM 0x58 334aaa36a97SAlex Deucher #define PACKET3_REWIND 0x59 335aaa36a97SAlex Deucher #define PACKET3_LOAD_UCONFIG_REG 0x5E 336aaa36a97SAlex Deucher #define PACKET3_LOAD_SH_REG 0x5F 337aaa36a97SAlex Deucher #define PACKET3_LOAD_CONFIG_REG 0x60 338aaa36a97SAlex Deucher #define PACKET3_LOAD_CONTEXT_REG 0x61 339aaa36a97SAlex Deucher #define PACKET3_SET_CONFIG_REG 0x68 340aaa36a97SAlex Deucher #define PACKET3_SET_CONFIG_REG_START 0x00002000 341aaa36a97SAlex Deucher #define PACKET3_SET_CONFIG_REG_END 0x00002c00 342aaa36a97SAlex Deucher #define PACKET3_SET_CONTEXT_REG 0x69 343aaa36a97SAlex Deucher #define PACKET3_SET_CONTEXT_REG_START 0x0000a000 344aaa36a97SAlex Deucher #define PACKET3_SET_CONTEXT_REG_END 0x0000a400 345aaa36a97SAlex Deucher #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 346aaa36a97SAlex Deucher #define PACKET3_SET_SH_REG 0x76 347aaa36a97SAlex Deucher #define PACKET3_SET_SH_REG_START 0x00002c00 348aaa36a97SAlex Deucher #define PACKET3_SET_SH_REG_END 0x00003000 349aaa36a97SAlex Deucher #define PACKET3_SET_SH_REG_OFFSET 0x77 350aaa36a97SAlex Deucher #define PACKET3_SET_QUEUE_REG 0x78 351aaa36a97SAlex Deucher #define PACKET3_SET_UCONFIG_REG 0x79 352aaa36a97SAlex Deucher #define PACKET3_SET_UCONFIG_REG_START 0x0000c000 353aaa36a97SAlex Deucher #define PACKET3_SET_UCONFIG_REG_END 0x0000c400 354aaa36a97SAlex Deucher #define PACKET3_SCRATCH_RAM_WRITE 0x7D 355aaa36a97SAlex Deucher #define PACKET3_SCRATCH_RAM_READ 0x7E 356aaa36a97SAlex Deucher #define PACKET3_LOAD_CONST_RAM 0x80 357aaa36a97SAlex Deucher #define PACKET3_WRITE_CONST_RAM 0x81 358aaa36a97SAlex Deucher #define PACKET3_DUMP_CONST_RAM 0x83 359aaa36a97SAlex Deucher #define PACKET3_INCREMENT_CE_COUNTER 0x84 360aaa36a97SAlex Deucher #define PACKET3_INCREMENT_DE_COUNTER 0x85 361aaa36a97SAlex Deucher #define PACKET3_WAIT_ON_CE_COUNTER 0x86 362aaa36a97SAlex Deucher #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 363aaa36a97SAlex Deucher #define PACKET3_SWITCH_BUFFER 0x8B 364d951eeddSMonk Liu #define PACKET3_FRAME_CONTROL 0x90 365d951eeddSMonk Liu # define FRAME_CMD(x) ((x) << 28) 366d951eeddSMonk Liu /* 367d951eeddSMonk Liu * x=0: tmz_begin 368d951eeddSMonk Liu * x=1: tmz_end 369d951eeddSMonk Liu */ 3704e638ae9SXiangliang Yu #define PACKET3_SET_RESOURCES 0xA0 37176e15e02SAlex Deucher /* 1. header 37276e15e02SAlex Deucher * 2. CONTROL 37376e15e02SAlex Deucher * 3. QUEUE_MASK_LO [31:0] 37476e15e02SAlex Deucher * 4. QUEUE_MASK_HI [31:0] 37576e15e02SAlex Deucher * 5. GWS_MASK_LO [31:0] 37676e15e02SAlex Deucher * 6. GWS_MASK_HI [31:0] 37776e15e02SAlex Deucher * 7. OAC_MASK [15:0] 37876e15e02SAlex Deucher * 8. GDS_HEAP_SIZE [16:11] | GDS_HEAP_BASE [5:0] 37976e15e02SAlex Deucher */ 38076e15e02SAlex Deucher # define PACKET3_SET_RESOURCES_VMID_MASK(x) ((x) << 0) 38176e15e02SAlex Deucher # define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16) 38276e15e02SAlex Deucher # define PACKET3_SET_RESOURCES_QUEUE_TYPE(x) ((x) << 29) 3834e638ae9SXiangliang Yu #define PACKET3_MAP_QUEUES 0xA2 38476e15e02SAlex Deucher /* 1. header 38576e15e02SAlex Deucher * 2. CONTROL 38676e15e02SAlex Deucher * 3. CONTROL2 38776e15e02SAlex Deucher * 4. MQD_ADDR_LO [31:0] 38876e15e02SAlex Deucher * 5. MQD_ADDR_HI [31:0] 38976e15e02SAlex Deucher * 6. WPTR_ADDR_LO [31:0] 39076e15e02SAlex Deucher * 7. WPTR_ADDR_HI [31:0] 39176e15e02SAlex Deucher */ 39276e15e02SAlex Deucher /* CONTROL */ 39376e15e02SAlex Deucher # define PACKET3_MAP_QUEUES_QUEUE_SEL(x) ((x) << 4) 39476e15e02SAlex Deucher # define PACKET3_MAP_QUEUES_VMID(x) ((x) << 8) 39576e15e02SAlex Deucher # define PACKET3_MAP_QUEUES_QUEUE_TYPE(x) ((x) << 21) 39676e15e02SAlex Deucher # define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x) ((x) << 24) 39776e15e02SAlex Deucher # define PACKET3_MAP_QUEUES_ENGINE_SEL(x) ((x) << 26) 39876e15e02SAlex Deucher # define PACKET3_MAP_QUEUES_NUM_QUEUES(x) ((x) << 29) 39976e15e02SAlex Deucher /* CONTROL2 */ 40076e15e02SAlex Deucher # define PACKET3_MAP_QUEUES_CHECK_DISABLE(x) ((x) << 1) 40176e15e02SAlex Deucher # define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2) 40276e15e02SAlex Deucher # define PACKET3_MAP_QUEUES_QUEUE(x) ((x) << 26) 40376e15e02SAlex Deucher # define PACKET3_MAP_QUEUES_PIPE(x) ((x) << 29) 40476e15e02SAlex Deucher # define PACKET3_MAP_QUEUES_ME(x) ((x) << 31) 40576e15e02SAlex Deucher #define PACKET3_UNMAP_QUEUES 0xA3 40676e15e02SAlex Deucher /* 1. header 40776e15e02SAlex Deucher * 2. CONTROL 40876e15e02SAlex Deucher * 3. CONTROL2 40976e15e02SAlex Deucher * 4. CONTROL3 41076e15e02SAlex Deucher * 5. CONTROL4 41176e15e02SAlex Deucher * 6. CONTROL5 41276e15e02SAlex Deucher */ 41376e15e02SAlex Deucher /* CONTROL */ 41476e15e02SAlex Deucher # define PACKET3_UNMAP_QUEUES_ACTION(x) ((x) << 0) 41576e15e02SAlex Deucher /* 0 - PREEMPT_QUEUES 41676e15e02SAlex Deucher * 1 - RESET_QUEUES 41776e15e02SAlex Deucher * 2 - DISABLE_PROCESS_QUEUES 41876e15e02SAlex Deucher * 3 - PREEMPT_QUEUES_NO_UNMAP 41976e15e02SAlex Deucher */ 42076e15e02SAlex Deucher # define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x) ((x) << 4) 42176e15e02SAlex Deucher # define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x) ((x) << 26) 42276e15e02SAlex Deucher # define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x) ((x) << 29) 42376e15e02SAlex Deucher /* CONTROL2a */ 42476e15e02SAlex Deucher # define PACKET3_UNMAP_QUEUES_PASID(x) ((x) << 0) 42576e15e02SAlex Deucher /* CONTROL2b */ 42676e15e02SAlex Deucher # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2) 42776e15e02SAlex Deucher /* CONTROL3a */ 42876e15e02SAlex Deucher # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2) 42976e15e02SAlex Deucher /* CONTROL3b */ 43076e15e02SAlex Deucher # define PACKET3_UNMAP_QUEUES_RB_WPTR(x) ((x) << 0) 43176e15e02SAlex Deucher /* CONTROL4 */ 43276e15e02SAlex Deucher # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2) 43376e15e02SAlex Deucher /* CONTROL5 */ 43476e15e02SAlex Deucher # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2) 43576e15e02SAlex Deucher #define PACKET3_QUERY_STATUS 0xA4 43676e15e02SAlex Deucher /* 1. header 43776e15e02SAlex Deucher * 2. CONTROL 43876e15e02SAlex Deucher * 3. CONTROL2 43976e15e02SAlex Deucher * 4. ADDR_LO [31:0] 44076e15e02SAlex Deucher * 5. ADDR_HI [31:0] 44176e15e02SAlex Deucher * 6. DATA_LO [31:0] 44276e15e02SAlex Deucher * 7. DATA_HI [31:0] 44376e15e02SAlex Deucher */ 44476e15e02SAlex Deucher /* CONTROL */ 44576e15e02SAlex Deucher # define PACKET3_QUERY_STATUS_CONTEXT_ID(x) ((x) << 0) 44676e15e02SAlex Deucher # define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x) ((x) << 28) 44776e15e02SAlex Deucher # define PACKET3_QUERY_STATUS_COMMAND(x) ((x) << 30) 44876e15e02SAlex Deucher /* CONTROL2a */ 44976e15e02SAlex Deucher # define PACKET3_QUERY_STATUS_PASID(x) ((x) << 0) 45076e15e02SAlex Deucher /* CONTROL2b */ 45176e15e02SAlex Deucher # define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x) ((x) << 2) 45276e15e02SAlex Deucher # define PACKET3_QUERY_STATUS_ENG_SEL(x) ((x) << 25) 45376e15e02SAlex Deucher 454aaa36a97SAlex Deucher 455aaa36a97SAlex Deucher #define VCE_CMD_NO_OP 0x00000000 456aaa36a97SAlex Deucher #define VCE_CMD_END 0x00000001 457aaa36a97SAlex Deucher #define VCE_CMD_IB 0x00000002 458aaa36a97SAlex Deucher #define VCE_CMD_FENCE 0x00000003 459aaa36a97SAlex Deucher #define VCE_CMD_TRAP 0x00000004 460aaa36a97SAlex Deucher #define VCE_CMD_IB_AUTO 0x00000005 461aaa36a97SAlex Deucher #define VCE_CMD_SEMAPHORE 0x00000006 462aaa36a97SAlex Deucher 463ea4a8c1dSMaruthi Srinivas Bayyavarapu #define VCE_CMD_IB_VM 0x00000102 464ea4a8c1dSMaruthi Srinivas Bayyavarapu #define VCE_CMD_WAIT_GE 0x00000106 465ea4a8c1dSMaruthi Srinivas Bayyavarapu #define VCE_CMD_UPDATE_PTB 0x00000107 466ea4a8c1dSMaruthi Srinivas Bayyavarapu #define VCE_CMD_FLUSH_TLB 0x00000108 467167ac573SHuang Rui 4688ed84150SJames Zhu /* HEVC ENC */ 4698ed84150SJames Zhu #define HEVC_ENC_CMD_NO_OP 0x00000000 4708ed84150SJames Zhu #define HEVC_ENC_CMD_END 0x00000001 4718ed84150SJames Zhu #define HEVC_ENC_CMD_FENCE 0x00000003 4728ed84150SJames Zhu #define HEVC_ENC_CMD_TRAP 0x00000004 4738ed84150SJames Zhu #define HEVC_ENC_CMD_IB_VM 0x00000102 4748ed84150SJames Zhu #define HEVC_ENC_CMD_WAIT_GE 0x00000106 4758ed84150SJames Zhu #define HEVC_ENC_CMD_UPDATE_PTB 0x00000107 4768ed84150SJames Zhu #define HEVC_ENC_CMD_FLUSH_TLB 0x00000108 4778ed84150SJames Zhu 478167ac573SHuang Rui /* mmPA_SC_RASTER_CONFIG mask */ 479167ac573SHuang Rui #define RB_MAP_PKR0(x) ((x) << 0) 480167ac573SHuang Rui #define RB_MAP_PKR0_MASK (0x3 << 0) 481167ac573SHuang Rui #define RB_MAP_PKR1(x) ((x) << 2) 482167ac573SHuang Rui #define RB_MAP_PKR1_MASK (0x3 << 2) 483167ac573SHuang Rui #define RB_XSEL2(x) ((x) << 4) 484167ac573SHuang Rui #define RB_XSEL2_MASK (0x3 << 4) 485167ac573SHuang Rui #define RB_XSEL (1 << 6) 486167ac573SHuang Rui #define RB_YSEL (1 << 7) 487167ac573SHuang Rui #define PKR_MAP(x) ((x) << 8) 488167ac573SHuang Rui #define PKR_MAP_MASK (0x3 << 8) 489167ac573SHuang Rui #define PKR_XSEL(x) ((x) << 10) 490167ac573SHuang Rui #define PKR_XSEL_MASK (0x3 << 10) 491167ac573SHuang Rui #define PKR_YSEL(x) ((x) << 12) 492167ac573SHuang Rui #define PKR_YSEL_MASK (0x3 << 12) 493167ac573SHuang Rui #define SC_MAP(x) ((x) << 16) 494167ac573SHuang Rui #define SC_MAP_MASK (0x3 << 16) 495167ac573SHuang Rui #define SC_XSEL(x) ((x) << 18) 496167ac573SHuang Rui #define SC_XSEL_MASK (0x3 << 18) 497167ac573SHuang Rui #define SC_YSEL(x) ((x) << 20) 498167ac573SHuang Rui #define SC_YSEL_MASK (0x3 << 20) 499167ac573SHuang Rui #define SE_MAP(x) ((x) << 24) 500167ac573SHuang Rui #define SE_MAP_MASK (0x3 << 24) 501167ac573SHuang Rui #define SE_XSEL(x) ((x) << 26) 502167ac573SHuang Rui #define SE_XSEL_MASK (0x3 << 26) 503167ac573SHuang Rui #define SE_YSEL(x) ((x) << 28) 504167ac573SHuang Rui #define SE_YSEL_MASK (0x3 << 28) 505167ac573SHuang Rui 506167ac573SHuang Rui /* mmPA_SC_RASTER_CONFIG_1 mask */ 507167ac573SHuang Rui #define SE_PAIR_MAP(x) ((x) << 0) 508167ac573SHuang Rui #define SE_PAIR_MAP_MASK (0x3 << 0) 509167ac573SHuang Rui #define SE_PAIR_XSEL(x) ((x) << 2) 510167ac573SHuang Rui #define SE_PAIR_XSEL_MASK (0x3 << 2) 511167ac573SHuang Rui #define SE_PAIR_YSEL(x) ((x) << 4) 512167ac573SHuang Rui #define SE_PAIR_YSEL_MASK (0x3 << 4) 513167ac573SHuang Rui 514aaa36a97SAlex Deucher #endif 515