xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/si_ih.c (revision c595db6d7c8bcf87ef42204391fa890e5950e566)
127ae1064SKen Wang /*
227ae1064SKen Wang  * Copyright 2015 Advanced Micro Devices, Inc.
327ae1064SKen Wang  *
427ae1064SKen Wang  * Permission is hereby granted, free of charge, to any person obtaining a
527ae1064SKen Wang  * copy of this software and associated documentation files (the "Software"),
627ae1064SKen Wang  * to deal in the Software without restriction, including without limitation
727ae1064SKen Wang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
827ae1064SKen Wang  * and/or sell copies of the Software, and to permit persons to whom the
927ae1064SKen Wang  * Software is furnished to do so, subject to the following conditions:
1027ae1064SKen Wang  *
1127ae1064SKen Wang  * The above copyright notice and this permission notice shall be included in
1227ae1064SKen Wang  * all copies or substantial portions of the Software.
1327ae1064SKen Wang  *
1427ae1064SKen Wang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1527ae1064SKen Wang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1627ae1064SKen Wang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1727ae1064SKen Wang  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1827ae1064SKen Wang  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1927ae1064SKen Wang  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2027ae1064SKen Wang  * OTHER DEALINGS IN THE SOFTWARE.
2127ae1064SKen Wang  *
2227ae1064SKen Wang  */
2347b757fbSSam Ravnborg 
2447b757fbSSam Ravnborg #include <linux/pci.h>
2547b757fbSSam Ravnborg 
2627ae1064SKen Wang #include "amdgpu.h"
2727ae1064SKen Wang #include "amdgpu_ih.h"
28689957b1SAlex Deucher #include "sid.h"
2927ae1064SKen Wang #include "si_ih.h"
309c39d77cSAlex Deucher #include "oss/oss_1_0_d.h"
319c39d77cSAlex Deucher #include "oss/oss_1_0_sh_mask.h"
3227ae1064SKen Wang 
3327ae1064SKen Wang static void si_ih_set_interrupt_funcs(struct amdgpu_device *adev);
3427ae1064SKen Wang 
si_ih_enable_interrupts(struct amdgpu_device * adev)3527ae1064SKen Wang static void si_ih_enable_interrupts(struct amdgpu_device *adev)
3627ae1064SKen Wang {
3727ae1064SKen Wang 	u32 ih_cntl = RREG32(IH_CNTL);
3827ae1064SKen Wang 	u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3927ae1064SKen Wang 
4027ae1064SKen Wang 	ih_cntl |= ENABLE_INTR;
4127ae1064SKen Wang 	ih_rb_cntl |= IH_RB_ENABLE;
4227ae1064SKen Wang 	WREG32(IH_CNTL, ih_cntl);
4327ae1064SKen Wang 	WREG32(IH_RB_CNTL, ih_rb_cntl);
4427ae1064SKen Wang 	adev->irq.ih.enabled = true;
4527ae1064SKen Wang }
4627ae1064SKen Wang 
si_ih_disable_interrupts(struct amdgpu_device * adev)4727ae1064SKen Wang static void si_ih_disable_interrupts(struct amdgpu_device *adev)
4827ae1064SKen Wang {
4927ae1064SKen Wang 	u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
5027ae1064SKen Wang 	u32 ih_cntl = RREG32(IH_CNTL);
5127ae1064SKen Wang 
5227ae1064SKen Wang 	ih_rb_cntl &= ~IH_RB_ENABLE;
5327ae1064SKen Wang 	ih_cntl &= ~ENABLE_INTR;
5427ae1064SKen Wang 	WREG32(IH_RB_CNTL, ih_rb_cntl);
5527ae1064SKen Wang 	WREG32(IH_CNTL, ih_cntl);
5627ae1064SKen Wang 	WREG32(IH_RB_RPTR, 0);
5727ae1064SKen Wang 	WREG32(IH_RB_WPTR, 0);
5827ae1064SKen Wang 	adev->irq.ih.enabled = false;
5927ae1064SKen Wang 	adev->irq.ih.rptr = 0;
6027ae1064SKen Wang }
6127ae1064SKen Wang 
si_ih_irq_init(struct amdgpu_device * adev)6227ae1064SKen Wang static int si_ih_irq_init(struct amdgpu_device *adev)
6327ae1064SKen Wang {
64d81f78b4SChristian König 	struct amdgpu_ih_ring *ih = &adev->irq.ih;
6527ae1064SKen Wang 	int rb_bufsz;
6627ae1064SKen Wang 	u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
6727ae1064SKen Wang 
6827ae1064SKen Wang 	si_ih_disable_interrupts(adev);
693d0e3ce5SSam Bobroff 	/* set dummy read address to dummy page address */
703d0e3ce5SSam Bobroff 	WREG32(INTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
7127ae1064SKen Wang 	interrupt_cntl = RREG32(INTERRUPT_CNTL);
7227ae1064SKen Wang 	interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
7327ae1064SKen Wang 	interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
7427ae1064SKen Wang 	WREG32(INTERRUPT_CNTL, interrupt_cntl);
7527ae1064SKen Wang 
7627ae1064SKen Wang 	WREG32(IH_RB_BASE, adev->irq.ih.gpu_addr >> 8);
7727ae1064SKen Wang 	rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4);
7827ae1064SKen Wang 
796e9057a8STom St Denis 	ih_rb_cntl = IH_WPTR_OVERFLOW_ENABLE |
8027ae1064SKen Wang 		     IH_WPTR_OVERFLOW_CLEAR |
816e9057a8STom St Denis 		     (rb_bufsz << 1) |
826e9057a8STom St Denis 		     IH_WPTR_WRITEBACK_ENABLE;
8327ae1064SKen Wang 
84d81f78b4SChristian König 	WREG32(IH_RB_WPTR_ADDR_LO, lower_32_bits(ih->wptr_addr));
85d81f78b4SChristian König 	WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(ih->wptr_addr) & 0xFF);
8627ae1064SKen Wang 	WREG32(IH_RB_CNTL, ih_rb_cntl);
8727ae1064SKen Wang 	WREG32(IH_RB_RPTR, 0);
8827ae1064SKen Wang 	WREG32(IH_RB_WPTR, 0);
8927ae1064SKen Wang 
9027ae1064SKen Wang 	ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
9127ae1064SKen Wang 	if (adev->irq.msi_enabled)
9227ae1064SKen Wang 		ih_cntl |= RPTR_REARM;
9327ae1064SKen Wang 	WREG32(IH_CNTL, ih_cntl);
9427ae1064SKen Wang 
9527ae1064SKen Wang 	pci_set_master(adev->pdev);
9627ae1064SKen Wang 	si_ih_enable_interrupts(adev);
9727ae1064SKen Wang 
986e9057a8STom St Denis 	return 0;
9927ae1064SKen Wang }
10027ae1064SKen Wang 
si_ih_irq_disable(struct amdgpu_device * adev)10127ae1064SKen Wang static void si_ih_irq_disable(struct amdgpu_device *adev)
10227ae1064SKen Wang {
10327ae1064SKen Wang 	si_ih_disable_interrupts(adev);
10427ae1064SKen Wang 	mdelay(1);
10527ae1064SKen Wang }
10627ae1064SKen Wang 
si_ih_get_wptr(struct amdgpu_device * adev,struct amdgpu_ih_ring * ih)1078bb9eb48SChristian König static u32 si_ih_get_wptr(struct amdgpu_device *adev,
1088bb9eb48SChristian König 			  struct amdgpu_ih_ring *ih)
10927ae1064SKen Wang {
11027ae1064SKen Wang 	u32 wptr, tmp;
11127ae1064SKen Wang 
112d81f78b4SChristian König 	wptr = le32_to_cpu(*ih->wptr_cpu);
11327ae1064SKen Wang 
11427ae1064SKen Wang 	if (wptr & IH_RB_WPTR__RB_OVERFLOW_MASK) {
11527ae1064SKen Wang 		wptr &= ~IH_RB_WPTR__RB_OVERFLOW_MASK;
11627ae1064SKen Wang 		dev_warn(adev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
1178bb9eb48SChristian König 			wptr, ih->rptr, (wptr + 16) & ih->ptr_mask);
1188bb9eb48SChristian König 		ih->rptr = (wptr + 16) & ih->ptr_mask;
11927ae1064SKen Wang 		tmp = RREG32(IH_RB_CNTL);
12027ae1064SKen Wang 		tmp |= IH_RB_CNTL__WPTR_OVERFLOW_CLEAR_MASK;
12127ae1064SKen Wang 		WREG32(IH_RB_CNTL, tmp);
122*89833979SFriedrich Vock 
123*89833979SFriedrich Vock 		/* Unset the CLEAR_OVERFLOW bit immediately so new overflows
124*89833979SFriedrich Vock 		 * can be detected.
125*89833979SFriedrich Vock 		 */
126*89833979SFriedrich Vock 		tmp &= ~IH_RB_CNTL__WPTR_OVERFLOW_CLEAR_MASK;
127*89833979SFriedrich Vock 		WREG32(IH_RB_CNTL, tmp);
12827ae1064SKen Wang 	}
1298bb9eb48SChristian König 	return (wptr & ih->ptr_mask);
13027ae1064SKen Wang }
13127ae1064SKen Wang 
si_ih_decode_iv(struct amdgpu_device * adev,struct amdgpu_ih_ring * ih,struct amdgpu_iv_entry * entry)13227ae1064SKen Wang static void si_ih_decode_iv(struct amdgpu_device *adev,
1338bb9eb48SChristian König 			    struct amdgpu_ih_ring *ih,
13427ae1064SKen Wang 			    struct amdgpu_iv_entry *entry)
13527ae1064SKen Wang {
1368bb9eb48SChristian König 	u32 ring_index = ih->rptr >> 2;
13727ae1064SKen Wang 	uint32_t dw[4];
13827ae1064SKen Wang 
1398bb9eb48SChristian König 	dw[0] = le32_to_cpu(ih->ring[ring_index + 0]);
1408bb9eb48SChristian König 	dw[1] = le32_to_cpu(ih->ring[ring_index + 1]);
1418bb9eb48SChristian König 	dw[2] = le32_to_cpu(ih->ring[ring_index + 2]);
1428bb9eb48SChristian König 	dw[3] = le32_to_cpu(ih->ring[ring_index + 3]);
14327ae1064SKen Wang 
1441ffdeca6SChristian König 	entry->client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
14527ae1064SKen Wang 	entry->src_id = dw[0] & 0xff;
1467ccf5aa8SAlex Deucher 	entry->src_data[0] = dw[1] & 0xfffffff;
14727ae1064SKen Wang 	entry->ring_id = dw[2] & 0xff;
148c4f46f22SChristian König 	entry->vmid = (dw[2] >> 8) & 0xff;
14927ae1064SKen Wang 
1508bb9eb48SChristian König 	ih->rptr += 16;
15127ae1064SKen Wang }
15227ae1064SKen Wang 
si_ih_set_rptr(struct amdgpu_device * adev,struct amdgpu_ih_ring * ih)1538bb9eb48SChristian König static void si_ih_set_rptr(struct amdgpu_device *adev,
1548bb9eb48SChristian König 			   struct amdgpu_ih_ring *ih)
15527ae1064SKen Wang {
1568bb9eb48SChristian König 	WREG32(IH_RB_RPTR, ih->rptr);
15727ae1064SKen Wang }
15827ae1064SKen Wang 
si_ih_early_init(void * handle)15927ae1064SKen Wang static int si_ih_early_init(void *handle)
16027ae1064SKen Wang {
16127ae1064SKen Wang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
16227ae1064SKen Wang 
16327ae1064SKen Wang 	si_ih_set_interrupt_funcs(adev);
16427ae1064SKen Wang 
16527ae1064SKen Wang 	return 0;
16627ae1064SKen Wang }
16727ae1064SKen Wang 
si_ih_sw_init(void * handle)16827ae1064SKen Wang static int si_ih_sw_init(void *handle)
16927ae1064SKen Wang {
17027ae1064SKen Wang 	int r;
17127ae1064SKen Wang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
17227ae1064SKen Wang 
173425c3143SChristian König 	r = amdgpu_ih_ring_init(adev, &adev->irq.ih, 64 * 1024, false);
17427ae1064SKen Wang 	if (r)
17527ae1064SKen Wang 		return r;
17627ae1064SKen Wang 
1776e9057a8STom St Denis 	return amdgpu_irq_init(adev);
17827ae1064SKen Wang }
17927ae1064SKen Wang 
si_ih_sw_fini(void * handle)18027ae1064SKen Wang static int si_ih_sw_fini(void *handle)
18127ae1064SKen Wang {
18227ae1064SKen Wang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
18327ae1064SKen Wang 
18472c8c97bSAndrey Grodzovsky 	amdgpu_irq_fini_sw(adev);
18527ae1064SKen Wang 
18627ae1064SKen Wang 	return 0;
18727ae1064SKen Wang }
18827ae1064SKen Wang 
si_ih_hw_init(void * handle)18927ae1064SKen Wang static int si_ih_hw_init(void *handle)
19027ae1064SKen Wang {
19127ae1064SKen Wang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
19227ae1064SKen Wang 
1936e9057a8STom St Denis 	return si_ih_irq_init(adev);
19427ae1064SKen Wang }
19527ae1064SKen Wang 
si_ih_hw_fini(void * handle)19627ae1064SKen Wang static int si_ih_hw_fini(void *handle)
19727ae1064SKen Wang {
19827ae1064SKen Wang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
19927ae1064SKen Wang 
20027ae1064SKen Wang 	si_ih_irq_disable(adev);
20127ae1064SKen Wang 
20227ae1064SKen Wang 	return 0;
20327ae1064SKen Wang }
20427ae1064SKen Wang 
si_ih_suspend(void * handle)20527ae1064SKen Wang static int si_ih_suspend(void *handle)
20627ae1064SKen Wang {
20727ae1064SKen Wang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
20827ae1064SKen Wang 
20927ae1064SKen Wang 	return si_ih_hw_fini(adev);
21027ae1064SKen Wang }
21127ae1064SKen Wang 
si_ih_resume(void * handle)21227ae1064SKen Wang static int si_ih_resume(void *handle)
21327ae1064SKen Wang {
21427ae1064SKen Wang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
21527ae1064SKen Wang 
21627ae1064SKen Wang 	return si_ih_hw_init(adev);
21727ae1064SKen Wang }
21827ae1064SKen Wang 
si_ih_is_idle(void * handle)21927ae1064SKen Wang static bool si_ih_is_idle(void *handle)
22027ae1064SKen Wang {
22127ae1064SKen Wang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
22227ae1064SKen Wang 	u32 tmp = RREG32(SRBM_STATUS);
22327ae1064SKen Wang 
22427ae1064SKen Wang 	if (tmp & SRBM_STATUS__IH_BUSY_MASK)
22527ae1064SKen Wang 		return false;
22627ae1064SKen Wang 
22727ae1064SKen Wang 	return true;
22827ae1064SKen Wang }
22927ae1064SKen Wang 
si_ih_wait_for_idle(void * handle)23027ae1064SKen Wang static int si_ih_wait_for_idle(void *handle)
23127ae1064SKen Wang {
23227ae1064SKen Wang 	unsigned i;
23327ae1064SKen Wang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
23427ae1064SKen Wang 
23527ae1064SKen Wang 	for (i = 0; i < adev->usec_timeout; i++) {
2366e9057a8STom St Denis 		if (si_ih_is_idle(handle))
23727ae1064SKen Wang 			return 0;
23827ae1064SKen Wang 		udelay(1);
23927ae1064SKen Wang 	}
24027ae1064SKen Wang 	return -ETIMEDOUT;
24127ae1064SKen Wang }
24227ae1064SKen Wang 
si_ih_soft_reset(void * handle)24327ae1064SKen Wang static int si_ih_soft_reset(void *handle)
24427ae1064SKen Wang {
24527ae1064SKen Wang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
24627ae1064SKen Wang 
24727ae1064SKen Wang 	u32 srbm_soft_reset = 0;
24827ae1064SKen Wang 	u32 tmp = RREG32(SRBM_STATUS);
24927ae1064SKen Wang 
25027ae1064SKen Wang 	if (tmp & SRBM_STATUS__IH_BUSY_MASK)
25127ae1064SKen Wang 		srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_IH_MASK;
25227ae1064SKen Wang 
25327ae1064SKen Wang 	if (srbm_soft_reset) {
25427ae1064SKen Wang 		tmp = RREG32(SRBM_SOFT_RESET);
25527ae1064SKen Wang 		tmp |= srbm_soft_reset;
25627ae1064SKen Wang 		dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
25727ae1064SKen Wang 		WREG32(SRBM_SOFT_RESET, tmp);
25827ae1064SKen Wang 		tmp = RREG32(SRBM_SOFT_RESET);
25927ae1064SKen Wang 
26027ae1064SKen Wang 		udelay(50);
26127ae1064SKen Wang 
26227ae1064SKen Wang 		tmp &= ~srbm_soft_reset;
26327ae1064SKen Wang 		WREG32(SRBM_SOFT_RESET, tmp);
26427ae1064SKen Wang 		tmp = RREG32(SRBM_SOFT_RESET);
26527ae1064SKen Wang 
26627ae1064SKen Wang 		udelay(50);
26727ae1064SKen Wang 	}
26827ae1064SKen Wang 
26927ae1064SKen Wang 	return 0;
27027ae1064SKen Wang }
27127ae1064SKen Wang 
si_ih_set_clockgating_state(void * handle,enum amd_clockgating_state state)27227ae1064SKen Wang static int si_ih_set_clockgating_state(void *handle,
27327ae1064SKen Wang 					  enum amd_clockgating_state state)
27427ae1064SKen Wang {
27527ae1064SKen Wang 	return 0;
27627ae1064SKen Wang }
27727ae1064SKen Wang 
si_ih_set_powergating_state(void * handle,enum amd_powergating_state state)27827ae1064SKen Wang static int si_ih_set_powergating_state(void *handle,
27927ae1064SKen Wang 					  enum amd_powergating_state state)
28027ae1064SKen Wang {
28127ae1064SKen Wang 	return 0;
28227ae1064SKen Wang }
28327ae1064SKen Wang 
284a1255107SAlex Deucher static const struct amd_ip_funcs si_ih_ip_funcs = {
28527ae1064SKen Wang 	.name = "si_ih",
28627ae1064SKen Wang 	.early_init = si_ih_early_init,
28727ae1064SKen Wang 	.late_init = NULL,
28827ae1064SKen Wang 	.sw_init = si_ih_sw_init,
28927ae1064SKen Wang 	.sw_fini = si_ih_sw_fini,
29027ae1064SKen Wang 	.hw_init = si_ih_hw_init,
29127ae1064SKen Wang 	.hw_fini = si_ih_hw_fini,
29227ae1064SKen Wang 	.suspend = si_ih_suspend,
29327ae1064SKen Wang 	.resume = si_ih_resume,
29427ae1064SKen Wang 	.is_idle = si_ih_is_idle,
29527ae1064SKen Wang 	.wait_for_idle = si_ih_wait_for_idle,
29627ae1064SKen Wang 	.soft_reset = si_ih_soft_reset,
29727ae1064SKen Wang 	.set_clockgating_state = si_ih_set_clockgating_state,
29827ae1064SKen Wang 	.set_powergating_state = si_ih_set_powergating_state,
29927ae1064SKen Wang };
30027ae1064SKen Wang 
30127ae1064SKen Wang static const struct amdgpu_ih_funcs si_ih_funcs = {
30227ae1064SKen Wang 	.get_wptr = si_ih_get_wptr,
30327ae1064SKen Wang 	.decode_iv = si_ih_decode_iv,
30427ae1064SKen Wang 	.set_rptr = si_ih_set_rptr
30527ae1064SKen Wang };
30627ae1064SKen Wang 
si_ih_set_interrupt_funcs(struct amdgpu_device * adev)30727ae1064SKen Wang static void si_ih_set_interrupt_funcs(struct amdgpu_device *adev)
30827ae1064SKen Wang {
30927ae1064SKen Wang 	adev->irq.ih_funcs = &si_ih_funcs;
31027ae1064SKen Wang }
31127ae1064SKen Wang 
312a1255107SAlex Deucher const struct amdgpu_ip_block_version si_ih_ip_block =
313a1255107SAlex Deucher {
314a1255107SAlex Deucher 	.type = AMD_IP_BLOCK_TYPE_IH,
315a1255107SAlex Deucher 	.major = 1,
316a1255107SAlex Deucher 	.minor = 0,
317a1255107SAlex Deucher 	.rev = 0,
318a1255107SAlex Deucher 	.funcs = &si_ih_ip_funcs,
319a1255107SAlex Deucher };
320