xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/cikd.h (revision 4b4193256c8d3bc3a5397b5cd9494c2ad386317d)
1d38ceaf9SAlex Deucher /*
2d38ceaf9SAlex Deucher  * Copyright 2012 Advanced Micro Devices, Inc.
3d38ceaf9SAlex Deucher  *
4d38ceaf9SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
5d38ceaf9SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
6d38ceaf9SAlex Deucher  * to deal in the Software without restriction, including without limitation
7d38ceaf9SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8d38ceaf9SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
9d38ceaf9SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
10d38ceaf9SAlex Deucher  *
11d38ceaf9SAlex Deucher  * The above copyright notice and this permission notice shall be included in
12d38ceaf9SAlex Deucher  * all copies or substantial portions of the Software.
13d38ceaf9SAlex Deucher  *
14d38ceaf9SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15d38ceaf9SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16d38ceaf9SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17d38ceaf9SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18d38ceaf9SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19d38ceaf9SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20d38ceaf9SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
21d38ceaf9SAlex Deucher  *
22d38ceaf9SAlex Deucher  * Authors: Alex Deucher
23d38ceaf9SAlex Deucher  */
24d38ceaf9SAlex Deucher #ifndef CIK_H
25d38ceaf9SAlex Deucher #define CIK_H
26d38ceaf9SAlex Deucher 
2781c59f54SKen Wang #define MC_SEQ_MISC0__MT__MASK	0xf0000000
2881c59f54SKen Wang #define MC_SEQ_MISC0__MT__GDDR1  0x10000000
2981c59f54SKen Wang #define MC_SEQ_MISC0__MT__DDR2   0x20000000
3081c59f54SKen Wang #define MC_SEQ_MISC0__MT__GDDR3  0x30000000
3181c59f54SKen Wang #define MC_SEQ_MISC0__MT__GDDR4  0x40000000
3281c59f54SKen Wang #define MC_SEQ_MISC0__MT__GDDR5  0x50000000
3381c59f54SKen Wang #define MC_SEQ_MISC0__MT__HBM    0x60000000
3481c59f54SKen Wang #define MC_SEQ_MISC0__MT__DDR3   0xB0000000
35d38ceaf9SAlex Deucher 
36d38ceaf9SAlex Deucher #define CP_ME_TABLE_SIZE    96
37d38ceaf9SAlex Deucher 
38d38ceaf9SAlex Deucher /* display controller offsets used for crtc/cur/lut/grph/viewport/etc. */
39d38ceaf9SAlex Deucher #define CRTC0_REGISTER_OFFSET                 (0x1b7c - 0x1b7c)
40d38ceaf9SAlex Deucher #define CRTC1_REGISTER_OFFSET                 (0x1e7c - 0x1b7c)
41d38ceaf9SAlex Deucher #define CRTC2_REGISTER_OFFSET                 (0x417c - 0x1b7c)
42d38ceaf9SAlex Deucher #define CRTC3_REGISTER_OFFSET                 (0x447c - 0x1b7c)
43d38ceaf9SAlex Deucher #define CRTC4_REGISTER_OFFSET                 (0x477c - 0x1b7c)
44d38ceaf9SAlex Deucher #define CRTC5_REGISTER_OFFSET                 (0x4a7c - 0x1b7c)
45d38ceaf9SAlex Deucher 
462285b91cSAlex Deucher /* hpd instance offsets */
472285b91cSAlex Deucher #define HPD0_REGISTER_OFFSET                 (0x1807 - 0x1807)
482285b91cSAlex Deucher #define HPD1_REGISTER_OFFSET                 (0x180a - 0x1807)
492285b91cSAlex Deucher #define HPD2_REGISTER_OFFSET                 (0x180d - 0x1807)
502285b91cSAlex Deucher #define HPD3_REGISTER_OFFSET                 (0x1810 - 0x1807)
512285b91cSAlex Deucher #define HPD4_REGISTER_OFFSET                 (0x1813 - 0x1807)
522285b91cSAlex Deucher #define HPD5_REGISTER_OFFSET                 (0x1816 - 0x1807)
532285b91cSAlex Deucher 
54d38ceaf9SAlex Deucher #define BONAIRE_GB_ADDR_CONFIG_GOLDEN        0x12010001
55d38ceaf9SAlex Deucher #define HAWAII_GB_ADDR_CONFIG_GOLDEN         0x12011003
56d38ceaf9SAlex Deucher 
57d38ceaf9SAlex Deucher #define		PIPEID(x)					((x) << 0)
58d38ceaf9SAlex Deucher #define		MEID(x)						((x) << 2)
59d38ceaf9SAlex Deucher #define		VMID(x)						((x) << 4)
60d38ceaf9SAlex Deucher #define		QUEUEID(x)					((x) << 8)
61d38ceaf9SAlex Deucher 
62d38ceaf9SAlex Deucher #define mmCC_DRM_ID_STRAPS				0x1559
63d38ceaf9SAlex Deucher #define CC_DRM_ID_STRAPS__ATI_REV_ID_MASK		0xf0000000
64d38ceaf9SAlex Deucher 
65d38ceaf9SAlex Deucher #define mmCHUB_CONTROL					0x619
66d38ceaf9SAlex Deucher #define		BYPASS_VM					(1 << 0)
67d38ceaf9SAlex Deucher 
68d38ceaf9SAlex Deucher #define		SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU	(0 << 5)
69d38ceaf9SAlex Deucher 
70d38ceaf9SAlex Deucher #define mmGRPH_LUT_10BIT_BYPASS_CONTROL			0x1a02
71d38ceaf9SAlex Deucher #define		LUT_10BIT_BYPASS_EN			(1 << 8)
72d38ceaf9SAlex Deucher 
73d38ceaf9SAlex Deucher #       define CURSOR_MONO                    0
74d38ceaf9SAlex Deucher #       define CURSOR_24_1                    1
75d38ceaf9SAlex Deucher #       define CURSOR_24_8_PRE_MULT           2
76d38ceaf9SAlex Deucher #       define CURSOR_24_8_UNPRE_MULT         3
77d38ceaf9SAlex Deucher #       define CURSOR_URGENT_ALWAYS           0
78d38ceaf9SAlex Deucher #       define CURSOR_URGENT_1_8              1
79d38ceaf9SAlex Deucher #       define CURSOR_URGENT_1_4              2
80d38ceaf9SAlex Deucher #       define CURSOR_URGENT_3_8              3
81d38ceaf9SAlex Deucher #       define CURSOR_URGENT_1_2              4
82d38ceaf9SAlex Deucher 
83d38ceaf9SAlex Deucher #       define GRPH_DEPTH_8BPP                0
84d38ceaf9SAlex Deucher #       define GRPH_DEPTH_16BPP               1
85d38ceaf9SAlex Deucher #       define GRPH_DEPTH_32BPP               2
86d38ceaf9SAlex Deucher /* 8 BPP */
87d38ceaf9SAlex Deucher #       define GRPH_FORMAT_INDEXED            0
88d38ceaf9SAlex Deucher /* 16 BPP */
89d38ceaf9SAlex Deucher #       define GRPH_FORMAT_ARGB1555           0
90d38ceaf9SAlex Deucher #       define GRPH_FORMAT_ARGB565            1
91d38ceaf9SAlex Deucher #       define GRPH_FORMAT_ARGB4444           2
92d38ceaf9SAlex Deucher #       define GRPH_FORMAT_AI88               3
93d38ceaf9SAlex Deucher #       define GRPH_FORMAT_MONO16             4
94d38ceaf9SAlex Deucher #       define GRPH_FORMAT_BGRA5551           5
95d38ceaf9SAlex Deucher /* 32 BPP */
96d38ceaf9SAlex Deucher #       define GRPH_FORMAT_ARGB8888           0
97d38ceaf9SAlex Deucher #       define GRPH_FORMAT_ARGB2101010        1
98d38ceaf9SAlex Deucher #       define GRPH_FORMAT_32BPP_DIG          2
99d38ceaf9SAlex Deucher #       define GRPH_FORMAT_8B_ARGB2101010     3
100d38ceaf9SAlex Deucher #       define GRPH_FORMAT_BGRA1010102        4
101d38ceaf9SAlex Deucher #       define GRPH_FORMAT_8B_BGRA1010102     5
102d38ceaf9SAlex Deucher #       define GRPH_FORMAT_RGB111110          6
103d38ceaf9SAlex Deucher #       define GRPH_FORMAT_BGR101111          7
104d38ceaf9SAlex Deucher #       define ADDR_SURF_MACRO_TILE_ASPECT_1  0
105d38ceaf9SAlex Deucher #       define ADDR_SURF_MACRO_TILE_ASPECT_2  1
106d38ceaf9SAlex Deucher #       define ADDR_SURF_MACRO_TILE_ASPECT_4  2
107d38ceaf9SAlex Deucher #       define ADDR_SURF_MACRO_TILE_ASPECT_8  3
108d38ceaf9SAlex Deucher #       define GRPH_ARRAY_LINEAR_GENERAL      0
109d38ceaf9SAlex Deucher #       define GRPH_ARRAY_LINEAR_ALIGNED      1
110d38ceaf9SAlex Deucher #       define GRPH_ARRAY_1D_TILED_THIN1      2
111d38ceaf9SAlex Deucher #       define GRPH_ARRAY_2D_TILED_THIN1      4
112d38ceaf9SAlex Deucher #       define DISPLAY_MICRO_TILING          0
113d38ceaf9SAlex Deucher #       define THIN_MICRO_TILING             1
114d38ceaf9SAlex Deucher #       define DEPTH_MICRO_TILING            2
115d38ceaf9SAlex Deucher #       define ROTATED_MICRO_TILING          4
116d38ceaf9SAlex Deucher #       define GRPH_ENDIAN_NONE               0
117d38ceaf9SAlex Deucher #       define GRPH_ENDIAN_8IN16              1
118d38ceaf9SAlex Deucher #       define GRPH_ENDIAN_8IN32              2
119d38ceaf9SAlex Deucher #       define GRPH_ENDIAN_8IN64              3
120d38ceaf9SAlex Deucher #       define GRPH_RED_SEL_R                 0
121d38ceaf9SAlex Deucher #       define GRPH_RED_SEL_G                 1
122d38ceaf9SAlex Deucher #       define GRPH_RED_SEL_B                 2
123d38ceaf9SAlex Deucher #       define GRPH_RED_SEL_A                 3
124d38ceaf9SAlex Deucher #       define GRPH_GREEN_SEL_G               0
125d38ceaf9SAlex Deucher #       define GRPH_GREEN_SEL_B               1
126d38ceaf9SAlex Deucher #       define GRPH_GREEN_SEL_A               2
127d38ceaf9SAlex Deucher #       define GRPH_GREEN_SEL_R               3
128d38ceaf9SAlex Deucher #       define GRPH_BLUE_SEL_B                0
129d38ceaf9SAlex Deucher #       define GRPH_BLUE_SEL_A                1
130d38ceaf9SAlex Deucher #       define GRPH_BLUE_SEL_R                2
131d38ceaf9SAlex Deucher #       define GRPH_BLUE_SEL_G                3
132d38ceaf9SAlex Deucher #       define GRPH_ALPHA_SEL_A               0
133d38ceaf9SAlex Deucher #       define GRPH_ALPHA_SEL_R               1
134d38ceaf9SAlex Deucher #       define GRPH_ALPHA_SEL_G               2
135d38ceaf9SAlex Deucher #       define GRPH_ALPHA_SEL_B               3
136d38ceaf9SAlex Deucher #       define INPUT_GAMMA_USE_LUT                  0
137d38ceaf9SAlex Deucher #       define INPUT_GAMMA_BYPASS                   1
138d38ceaf9SAlex Deucher #       define INPUT_GAMMA_SRGB_24                  2
139d38ceaf9SAlex Deucher #       define INPUT_GAMMA_XVYCC_222                3
140d38ceaf9SAlex Deucher 
141d38ceaf9SAlex Deucher #       define INPUT_CSC_BYPASS                     0
142d38ceaf9SAlex Deucher #       define INPUT_CSC_PROG_COEFF                 1
143d38ceaf9SAlex Deucher #       define INPUT_CSC_PROG_SHARED_MATRIXA        2
144d38ceaf9SAlex Deucher 
145d38ceaf9SAlex Deucher #       define OUTPUT_CSC_BYPASS                    0
146d38ceaf9SAlex Deucher #       define OUTPUT_CSC_TV_RGB                    1
147d38ceaf9SAlex Deucher #       define OUTPUT_CSC_YCBCR_601                 2
148d38ceaf9SAlex Deucher #       define OUTPUT_CSC_YCBCR_709                 3
149d38ceaf9SAlex Deucher #       define OUTPUT_CSC_PROG_COEFF                4
150d38ceaf9SAlex Deucher #       define OUTPUT_CSC_PROG_SHARED_MATRIXB       5
151d38ceaf9SAlex Deucher 
152d38ceaf9SAlex Deucher #       define DEGAMMA_BYPASS                       0
153d38ceaf9SAlex Deucher #       define DEGAMMA_SRGB_24                      1
154d38ceaf9SAlex Deucher #       define DEGAMMA_XVYCC_222                    2
155d38ceaf9SAlex Deucher #       define GAMUT_REMAP_BYPASS                   0
156d38ceaf9SAlex Deucher #       define GAMUT_REMAP_PROG_COEFF               1
157d38ceaf9SAlex Deucher #       define GAMUT_REMAP_PROG_SHARED_MATRIXA      2
158d38ceaf9SAlex Deucher #       define GAMUT_REMAP_PROG_SHARED_MATRIXB      3
159d38ceaf9SAlex Deucher 
160d38ceaf9SAlex Deucher #       define REGAMMA_BYPASS                       0
161d38ceaf9SAlex Deucher #       define REGAMMA_SRGB_24                      1
162d38ceaf9SAlex Deucher #       define REGAMMA_XVYCC_222                    2
163d38ceaf9SAlex Deucher #       define REGAMMA_PROG_A                       3
164d38ceaf9SAlex Deucher #       define REGAMMA_PROG_B                       4
165d38ceaf9SAlex Deucher 
166d38ceaf9SAlex Deucher #       define FMT_CLAMP_6BPC                0
167d38ceaf9SAlex Deucher #       define FMT_CLAMP_8BPC                1
168d38ceaf9SAlex Deucher #       define FMT_CLAMP_10BPC               2
169d38ceaf9SAlex Deucher 
170d38ceaf9SAlex Deucher #       define HDMI_24BIT_DEEP_COLOR         0
171d38ceaf9SAlex Deucher #       define HDMI_30BIT_DEEP_COLOR         1
172d38ceaf9SAlex Deucher #       define HDMI_36BIT_DEEP_COLOR         2
173d38ceaf9SAlex Deucher #       define HDMI_ACR_HW                   0
174d38ceaf9SAlex Deucher #       define HDMI_ACR_32                   1
175d38ceaf9SAlex Deucher #       define HDMI_ACR_44                   2
176d38ceaf9SAlex Deucher #       define HDMI_ACR_48                   3
177d38ceaf9SAlex Deucher #       define HDMI_ACR_X1                   1
178d38ceaf9SAlex Deucher #       define HDMI_ACR_X2                   2
179d38ceaf9SAlex Deucher #       define HDMI_ACR_X4                   4
180d38ceaf9SAlex Deucher #       define AFMT_AVI_INFO_Y_RGB           0
181d38ceaf9SAlex Deucher #       define AFMT_AVI_INFO_Y_YCBCR422      1
182d38ceaf9SAlex Deucher #       define AFMT_AVI_INFO_Y_YCBCR444      2
183d38ceaf9SAlex Deucher 
184d38ceaf9SAlex Deucher #define			NO_AUTO						0
185d38ceaf9SAlex Deucher #define			ES_AUTO						1
186d38ceaf9SAlex Deucher #define			GS_AUTO						2
187d38ceaf9SAlex Deucher #define			ES_AND_GS_AUTO					3
188d38ceaf9SAlex Deucher 
189d38ceaf9SAlex Deucher #       define ARRAY_MODE(x)					((x) << 2)
190d38ceaf9SAlex Deucher #       define PIPE_CONFIG(x)					((x) << 6)
191d38ceaf9SAlex Deucher #       define TILE_SPLIT(x)					((x) << 11)
192d38ceaf9SAlex Deucher #       define MICRO_TILE_MODE_NEW(x)				((x) << 22)
193d38ceaf9SAlex Deucher #       define SAMPLE_SPLIT(x)					((x) << 25)
194d38ceaf9SAlex Deucher #       define BANK_WIDTH(x)					((x) << 0)
195d38ceaf9SAlex Deucher #       define BANK_HEIGHT(x)					((x) << 2)
196d38ceaf9SAlex Deucher #       define MACRO_TILE_ASPECT(x)				((x) << 4)
197d38ceaf9SAlex Deucher #       define NUM_BANKS(x)					((x) << 6)
198d38ceaf9SAlex Deucher 
199d38ceaf9SAlex Deucher #define		MSG_ENTER_RLC_SAFE_MODE			1
200d38ceaf9SAlex Deucher #define		MSG_EXIT_RLC_SAFE_MODE			0
201d38ceaf9SAlex Deucher 
202d38ceaf9SAlex Deucher /*
203d38ceaf9SAlex Deucher  * PM4
204d38ceaf9SAlex Deucher  */
205d38ceaf9SAlex Deucher #define	PACKET_TYPE0	0
206d38ceaf9SAlex Deucher #define	PACKET_TYPE1	1
207d38ceaf9SAlex Deucher #define	PACKET_TYPE2	2
208d38ceaf9SAlex Deucher #define	PACKET_TYPE3	3
209d38ceaf9SAlex Deucher 
210d38ceaf9SAlex Deucher #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
211d38ceaf9SAlex Deucher #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
212d38ceaf9SAlex Deucher #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
213d38ceaf9SAlex Deucher #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
214d38ceaf9SAlex Deucher #define PACKET0(reg, n)	((PACKET_TYPE0 << 30) |				\
215d38ceaf9SAlex Deucher 			 ((reg) & 0xFFFF) |			\
216d38ceaf9SAlex Deucher 			 ((n) & 0x3FFF) << 16)
217d38ceaf9SAlex Deucher #define CP_PACKET2			0x80000000
218d38ceaf9SAlex Deucher #define		PACKET2_PAD_SHIFT		0
219d38ceaf9SAlex Deucher #define		PACKET2_PAD_MASK		(0x3fffffff << 0)
220d38ceaf9SAlex Deucher 
221d38ceaf9SAlex Deucher #define PACKET2(v)	(CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
222d38ceaf9SAlex Deucher 
223d38ceaf9SAlex Deucher #define PACKET3(op, n)	((PACKET_TYPE3 << 30) |				\
224d38ceaf9SAlex Deucher 			 (((op) & 0xFF) << 8) |				\
225d38ceaf9SAlex Deucher 			 ((n) & 0x3FFF) << 16)
226d38ceaf9SAlex Deucher 
227d38ceaf9SAlex Deucher #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
228d38ceaf9SAlex Deucher 
229d38ceaf9SAlex Deucher /* Packet 3 types */
230d38ceaf9SAlex Deucher #define	PACKET3_NOP					0x10
231d38ceaf9SAlex Deucher #define	PACKET3_SET_BASE				0x11
232d38ceaf9SAlex Deucher #define		PACKET3_BASE_INDEX(x)                  ((x) << 0)
233d38ceaf9SAlex Deucher #define			CE_PARTITION_BASE		3
234d38ceaf9SAlex Deucher #define	PACKET3_CLEAR_STATE				0x12
235d38ceaf9SAlex Deucher #define	PACKET3_INDEX_BUFFER_SIZE			0x13
236d38ceaf9SAlex Deucher #define	PACKET3_DISPATCH_DIRECT				0x15
237d38ceaf9SAlex Deucher #define	PACKET3_DISPATCH_INDIRECT			0x16
238d38ceaf9SAlex Deucher #define	PACKET3_ATOMIC_GDS				0x1D
239d38ceaf9SAlex Deucher #define	PACKET3_ATOMIC_MEM				0x1E
240d38ceaf9SAlex Deucher #define	PACKET3_OCCLUSION_QUERY				0x1F
241d38ceaf9SAlex Deucher #define	PACKET3_SET_PREDICATION				0x20
242d38ceaf9SAlex Deucher #define	PACKET3_REG_RMW					0x21
243d38ceaf9SAlex Deucher #define	PACKET3_COND_EXEC				0x22
244d38ceaf9SAlex Deucher #define	PACKET3_PRED_EXEC				0x23
245d38ceaf9SAlex Deucher #define	PACKET3_DRAW_INDIRECT				0x24
246d38ceaf9SAlex Deucher #define	PACKET3_DRAW_INDEX_INDIRECT			0x25
247d38ceaf9SAlex Deucher #define	PACKET3_INDEX_BASE				0x26
248d38ceaf9SAlex Deucher #define	PACKET3_DRAW_INDEX_2				0x27
249d38ceaf9SAlex Deucher #define	PACKET3_CONTEXT_CONTROL				0x28
250d38ceaf9SAlex Deucher #define	PACKET3_INDEX_TYPE				0x2A
251d38ceaf9SAlex Deucher #define	PACKET3_DRAW_INDIRECT_MULTI			0x2C
252d38ceaf9SAlex Deucher #define	PACKET3_DRAW_INDEX_AUTO				0x2D
253d38ceaf9SAlex Deucher #define	PACKET3_NUM_INSTANCES				0x2F
254d38ceaf9SAlex Deucher #define	PACKET3_DRAW_INDEX_MULTI_AUTO			0x30
255d38ceaf9SAlex Deucher #define	PACKET3_INDIRECT_BUFFER_CONST			0x33
256d38ceaf9SAlex Deucher #define	PACKET3_STRMOUT_BUFFER_UPDATE			0x34
257d38ceaf9SAlex Deucher #define	PACKET3_DRAW_INDEX_OFFSET_2			0x35
258d38ceaf9SAlex Deucher #define	PACKET3_DRAW_PREAMBLE				0x36
259d38ceaf9SAlex Deucher #define	PACKET3_WRITE_DATA				0x37
260d38ceaf9SAlex Deucher #define		WRITE_DATA_DST_SEL(x)                   ((x) << 8)
261d38ceaf9SAlex Deucher 		/* 0 - register
262d38ceaf9SAlex Deucher 		 * 1 - memory (sync - via GRBM)
263d38ceaf9SAlex Deucher 		 * 2 - gl2
264d38ceaf9SAlex Deucher 		 * 3 - gds
265d38ceaf9SAlex Deucher 		 * 4 - reserved
266d38ceaf9SAlex Deucher 		 * 5 - memory (async - direct)
267d38ceaf9SAlex Deucher 		 */
268d38ceaf9SAlex Deucher #define		WR_ONE_ADDR                             (1 << 16)
269d38ceaf9SAlex Deucher #define		WR_CONFIRM                              (1 << 20)
270d38ceaf9SAlex Deucher #define		WRITE_DATA_CACHE_POLICY(x)              ((x) << 25)
271d38ceaf9SAlex Deucher 		/* 0 - LRU
272d38ceaf9SAlex Deucher 		 * 1 - Stream
273d38ceaf9SAlex Deucher 		 */
274d38ceaf9SAlex Deucher #define		WRITE_DATA_ENGINE_SEL(x)                ((x) << 30)
275d38ceaf9SAlex Deucher 		/* 0 - me
276d38ceaf9SAlex Deucher 		 * 1 - pfp
277d38ceaf9SAlex Deucher 		 * 2 - ce
278d38ceaf9SAlex Deucher 		 */
279d38ceaf9SAlex Deucher #define	PACKET3_DRAW_INDEX_INDIRECT_MULTI		0x38
280d38ceaf9SAlex Deucher #define	PACKET3_MEM_SEMAPHORE				0x39
281d38ceaf9SAlex Deucher #              define PACKET3_SEM_USE_MAILBOX       (0x1 << 16)
282d38ceaf9SAlex Deucher #              define PACKET3_SEM_SEL_SIGNAL_TYPE   (0x1 << 20) /* 0 = increment, 1 = write 1 */
283d38ceaf9SAlex Deucher #              define PACKET3_SEM_CLIENT_CODE	    ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
284d38ceaf9SAlex Deucher #              define PACKET3_SEM_SEL_SIGNAL	    (0x6 << 29)
285d38ceaf9SAlex Deucher #              define PACKET3_SEM_SEL_WAIT	    (0x7 << 29)
286d38ceaf9SAlex Deucher #define	PACKET3_COPY_DW					0x3B
287d38ceaf9SAlex Deucher #define	PACKET3_WAIT_REG_MEM				0x3C
288d38ceaf9SAlex Deucher #define		WAIT_REG_MEM_FUNCTION(x)                ((x) << 0)
289d38ceaf9SAlex Deucher 		/* 0 - always
290d38ceaf9SAlex Deucher 		 * 1 - <
291d38ceaf9SAlex Deucher 		 * 2 - <=
292d38ceaf9SAlex Deucher 		 * 3 - ==
293d38ceaf9SAlex Deucher 		 * 4 - !=
294d38ceaf9SAlex Deucher 		 * 5 - >=
295d38ceaf9SAlex Deucher 		 * 6 - >
296d38ceaf9SAlex Deucher 		 */
297d38ceaf9SAlex Deucher #define		WAIT_REG_MEM_MEM_SPACE(x)               ((x) << 4)
298d38ceaf9SAlex Deucher 		/* 0 - reg
299d38ceaf9SAlex Deucher 		 * 1 - mem
300d38ceaf9SAlex Deucher 		 */
301d38ceaf9SAlex Deucher #define		WAIT_REG_MEM_OPERATION(x)               ((x) << 6)
302d38ceaf9SAlex Deucher 		/* 0 - wait_reg_mem
303d38ceaf9SAlex Deucher 		 * 1 - wr_wait_wr_reg
304d38ceaf9SAlex Deucher 		 */
305d38ceaf9SAlex Deucher #define		WAIT_REG_MEM_ENGINE(x)                  ((x) << 8)
306d38ceaf9SAlex Deucher 		/* 0 - me
307d38ceaf9SAlex Deucher 		 * 1 - pfp
308d38ceaf9SAlex Deucher 		 */
309d38ceaf9SAlex Deucher #define	PACKET3_INDIRECT_BUFFER				0x3F
310d38ceaf9SAlex Deucher #define		INDIRECT_BUFFER_TCL2_VOLATILE           (1 << 22)
311d38ceaf9SAlex Deucher #define		INDIRECT_BUFFER_VALID                   (1 << 23)
312d38ceaf9SAlex Deucher #define		INDIRECT_BUFFER_CACHE_POLICY(x)         ((x) << 28)
313d38ceaf9SAlex Deucher 		/* 0 - LRU
314d38ceaf9SAlex Deucher 		 * 1 - Stream
315d38ceaf9SAlex Deucher 		 * 2 - Bypass
316d38ceaf9SAlex Deucher 		 */
317d38ceaf9SAlex Deucher #define	PACKET3_COPY_DATA				0x40
318d38ceaf9SAlex Deucher #define	PACKET3_PFP_SYNC_ME				0x42
319d38ceaf9SAlex Deucher #define	PACKET3_SURFACE_SYNC				0x43
320d38ceaf9SAlex Deucher #              define PACKET3_DEST_BASE_0_ENA      (1 << 0)
321d38ceaf9SAlex Deucher #              define PACKET3_DEST_BASE_1_ENA      (1 << 1)
322d38ceaf9SAlex Deucher #              define PACKET3_CB0_DEST_BASE_ENA    (1 << 6)
323d38ceaf9SAlex Deucher #              define PACKET3_CB1_DEST_BASE_ENA    (1 << 7)
324d38ceaf9SAlex Deucher #              define PACKET3_CB2_DEST_BASE_ENA    (1 << 8)
325d38ceaf9SAlex Deucher #              define PACKET3_CB3_DEST_BASE_ENA    (1 << 9)
326d38ceaf9SAlex Deucher #              define PACKET3_CB4_DEST_BASE_ENA    (1 << 10)
327d38ceaf9SAlex Deucher #              define PACKET3_CB5_DEST_BASE_ENA    (1 << 11)
328d38ceaf9SAlex Deucher #              define PACKET3_CB6_DEST_BASE_ENA    (1 << 12)
329d38ceaf9SAlex Deucher #              define PACKET3_CB7_DEST_BASE_ENA    (1 << 13)
330d38ceaf9SAlex Deucher #              define PACKET3_DB_DEST_BASE_ENA     (1 << 14)
331d38ceaf9SAlex Deucher #              define PACKET3_TCL1_VOL_ACTION_ENA  (1 << 15)
332d38ceaf9SAlex Deucher #              define PACKET3_TC_VOL_ACTION_ENA    (1 << 16) /* L2 */
333d38ceaf9SAlex Deucher #              define PACKET3_TC_WB_ACTION_ENA     (1 << 18) /* L2 */
334d38ceaf9SAlex Deucher #              define PACKET3_DEST_BASE_2_ENA      (1 << 19)
335d38ceaf9SAlex Deucher #              define PACKET3_DEST_BASE_3_ENA      (1 << 21)
336d38ceaf9SAlex Deucher #              define PACKET3_TCL1_ACTION_ENA      (1 << 22)
337d38ceaf9SAlex Deucher #              define PACKET3_TC_ACTION_ENA        (1 << 23) /* L2 */
338d38ceaf9SAlex Deucher #              define PACKET3_CB_ACTION_ENA        (1 << 25)
339d38ceaf9SAlex Deucher #              define PACKET3_DB_ACTION_ENA        (1 << 26)
340d38ceaf9SAlex Deucher #              define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
341d38ceaf9SAlex Deucher #              define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
342d38ceaf9SAlex Deucher #              define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
343d38ceaf9SAlex Deucher #define	PACKET3_COND_WRITE				0x45
344d38ceaf9SAlex Deucher #define	PACKET3_EVENT_WRITE				0x46
345d38ceaf9SAlex Deucher #define		EVENT_TYPE(x)                           ((x) << 0)
346d38ceaf9SAlex Deucher #define		EVENT_INDEX(x)                          ((x) << 8)
347d38ceaf9SAlex Deucher 		/* 0 - any non-TS event
348d38ceaf9SAlex Deucher 		 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
349d38ceaf9SAlex Deucher 		 * 2 - SAMPLE_PIPELINESTAT
350d38ceaf9SAlex Deucher 		 * 3 - SAMPLE_STREAMOUTSTAT*
351d38ceaf9SAlex Deucher 		 * 4 - *S_PARTIAL_FLUSH
352d38ceaf9SAlex Deucher 		 * 5 - EOP events
353d38ceaf9SAlex Deucher 		 * 6 - EOS events
354d38ceaf9SAlex Deucher 		 */
355d38ceaf9SAlex Deucher #define	PACKET3_EVENT_WRITE_EOP				0x47
356d38ceaf9SAlex Deucher #define		EOP_TCL1_VOL_ACTION_EN                  (1 << 12)
357d38ceaf9SAlex Deucher #define		EOP_TC_VOL_ACTION_EN                    (1 << 13) /* L2 */
358d38ceaf9SAlex Deucher #define		EOP_TC_WB_ACTION_EN                     (1 << 15) /* L2 */
359d38ceaf9SAlex Deucher #define		EOP_TCL1_ACTION_EN                      (1 << 16)
360d38ceaf9SAlex Deucher #define		EOP_TC_ACTION_EN                        (1 << 17) /* L2 */
361d38ceaf9SAlex Deucher #define		EOP_TCL2_VOLATILE                       (1 << 24)
362d38ceaf9SAlex Deucher #define		EOP_CACHE_POLICY(x)                     ((x) << 25)
363d38ceaf9SAlex Deucher 		/* 0 - LRU
364d38ceaf9SAlex Deucher 		 * 1 - Stream
365d38ceaf9SAlex Deucher 		 * 2 - Bypass
366d38ceaf9SAlex Deucher 		 */
367d38ceaf9SAlex Deucher #define		DATA_SEL(x)                             ((x) << 29)
368d38ceaf9SAlex Deucher 		/* 0 - discard
369d38ceaf9SAlex Deucher 		 * 1 - send low 32bit data
370d38ceaf9SAlex Deucher 		 * 2 - send 64bit data
371d38ceaf9SAlex Deucher 		 * 3 - send 64bit GPU counter value
372d38ceaf9SAlex Deucher 		 * 4 - send 64bit sys counter value
373d38ceaf9SAlex Deucher 		 */
374d38ceaf9SAlex Deucher #define		INT_SEL(x)                              ((x) << 24)
375d38ceaf9SAlex Deucher 		/* 0 - none
376d38ceaf9SAlex Deucher 		 * 1 - interrupt only (DATA_SEL = 0)
377d38ceaf9SAlex Deucher 		 * 2 - interrupt when data write is confirmed
378d38ceaf9SAlex Deucher 		 */
379d38ceaf9SAlex Deucher #define		DST_SEL(x)                              ((x) << 16)
380d38ceaf9SAlex Deucher 		/* 0 - MC
381d38ceaf9SAlex Deucher 		 * 1 - TC/L2
382d38ceaf9SAlex Deucher 		 */
383d38ceaf9SAlex Deucher #define	PACKET3_EVENT_WRITE_EOS				0x48
384d38ceaf9SAlex Deucher #define	PACKET3_RELEASE_MEM				0x49
385d38ceaf9SAlex Deucher #define	PACKET3_PREAMBLE_CNTL				0x4A
386d38ceaf9SAlex Deucher #              define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE     (2 << 28)
387d38ceaf9SAlex Deucher #              define PACKET3_PREAMBLE_END_CLEAR_STATE       (3 << 28)
388d38ceaf9SAlex Deucher #define	PACKET3_DMA_DATA				0x50
389d38ceaf9SAlex Deucher /* 1. header
390d38ceaf9SAlex Deucher  * 2. CONTROL
391d38ceaf9SAlex Deucher  * 3. SRC_ADDR_LO or DATA [31:0]
392d38ceaf9SAlex Deucher  * 4. SRC_ADDR_HI [31:0]
393d38ceaf9SAlex Deucher  * 5. DST_ADDR_LO [31:0]
394d38ceaf9SAlex Deucher  * 6. DST_ADDR_HI [7:0]
395d38ceaf9SAlex Deucher  * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
396d38ceaf9SAlex Deucher  */
397d38ceaf9SAlex Deucher /* CONTROL */
398d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_ENGINE(x)     ((x) << 0)
399d38ceaf9SAlex Deucher 		/* 0 - ME
400d38ceaf9SAlex Deucher 		 * 1 - PFP
401d38ceaf9SAlex Deucher 		 */
402d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
403d38ceaf9SAlex Deucher 		/* 0 - LRU
404d38ceaf9SAlex Deucher 		 * 1 - Stream
405d38ceaf9SAlex Deucher 		 * 2 - Bypass
406d38ceaf9SAlex Deucher 		 */
407d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
408d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_DST_SEL(x)  ((x) << 20)
409d38ceaf9SAlex Deucher 		/* 0 - DST_ADDR using DAS
410d38ceaf9SAlex Deucher 		 * 1 - GDS
411d38ceaf9SAlex Deucher 		 * 3 - DST_ADDR using L2
412d38ceaf9SAlex Deucher 		 */
413d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
414d38ceaf9SAlex Deucher 		/* 0 - LRU
415d38ceaf9SAlex Deucher 		 * 1 - Stream
416d38ceaf9SAlex Deucher 		 * 2 - Bypass
417d38ceaf9SAlex Deucher 		 */
418d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
419d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_SRC_SEL(x)  ((x) << 29)
420d38ceaf9SAlex Deucher 		/* 0 - SRC_ADDR using SAS
421d38ceaf9SAlex Deucher 		 * 1 - GDS
422d38ceaf9SAlex Deucher 		 * 2 - DATA
423d38ceaf9SAlex Deucher 		 * 3 - SRC_ADDR using L2
424d38ceaf9SAlex Deucher 		 */
425d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_CP_SYNC     (1 << 31)
426d38ceaf9SAlex Deucher /* COMMAND */
427d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_DIS_WC      (1 << 21)
428d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
429d38ceaf9SAlex Deucher 		/* 0 - none
430d38ceaf9SAlex Deucher 		 * 1 - 8 in 16
431d38ceaf9SAlex Deucher 		 * 2 - 8 in 32
432d38ceaf9SAlex Deucher 		 * 3 - 8 in 64
433d38ceaf9SAlex Deucher 		 */
434d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
435d38ceaf9SAlex Deucher 		/* 0 - none
436d38ceaf9SAlex Deucher 		 * 1 - 8 in 16
437d38ceaf9SAlex Deucher 		 * 2 - 8 in 32
438d38ceaf9SAlex Deucher 		 * 3 - 8 in 64
439d38ceaf9SAlex Deucher 		 */
440d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_CMD_SAS     (1 << 26)
441d38ceaf9SAlex Deucher 		/* 0 - memory
442d38ceaf9SAlex Deucher 		 * 1 - register
443d38ceaf9SAlex Deucher 		 */
444d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_CMD_DAS     (1 << 27)
445d38ceaf9SAlex Deucher 		/* 0 - memory
446d38ceaf9SAlex Deucher 		 * 1 - register
447d38ceaf9SAlex Deucher 		 */
448d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_CMD_SAIC    (1 << 28)
449d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_CMD_DAIC    (1 << 29)
450d38ceaf9SAlex Deucher #              define PACKET3_DMA_DATA_CMD_RAW_WAIT  (1 << 30)
451*d35745bbSMarek Olšák #define	PACKET3_ACQUIRE_MEM				0x58
452d38ceaf9SAlex Deucher #define	PACKET3_REWIND					0x59
453d38ceaf9SAlex Deucher #define	PACKET3_LOAD_UCONFIG_REG			0x5E
454d38ceaf9SAlex Deucher #define	PACKET3_LOAD_SH_REG				0x5F
455d38ceaf9SAlex Deucher #define	PACKET3_LOAD_CONFIG_REG				0x60
456d38ceaf9SAlex Deucher #define	PACKET3_LOAD_CONTEXT_REG			0x61
457d38ceaf9SAlex Deucher #define	PACKET3_SET_CONFIG_REG				0x68
458d38ceaf9SAlex Deucher #define		PACKET3_SET_CONFIG_REG_START			0x00002000
459d38ceaf9SAlex Deucher #define		PACKET3_SET_CONFIG_REG_END			0x00002c00
460d38ceaf9SAlex Deucher #define	PACKET3_SET_CONTEXT_REG				0x69
461d38ceaf9SAlex Deucher #define		PACKET3_SET_CONTEXT_REG_START			0x0000a000
462d38ceaf9SAlex Deucher #define		PACKET3_SET_CONTEXT_REG_END			0x0000a400
463d38ceaf9SAlex Deucher #define	PACKET3_SET_CONTEXT_REG_INDIRECT		0x73
464d38ceaf9SAlex Deucher #define	PACKET3_SET_SH_REG				0x76
465d38ceaf9SAlex Deucher #define		PACKET3_SET_SH_REG_START			0x00002c00
466d38ceaf9SAlex Deucher #define		PACKET3_SET_SH_REG_END				0x00003000
467d38ceaf9SAlex Deucher #define	PACKET3_SET_SH_REG_OFFSET			0x77
468d38ceaf9SAlex Deucher #define	PACKET3_SET_QUEUE_REG				0x78
469d38ceaf9SAlex Deucher #define	PACKET3_SET_UCONFIG_REG				0x79
470d38ceaf9SAlex Deucher #define		PACKET3_SET_UCONFIG_REG_START			0x0000c000
471d38ceaf9SAlex Deucher #define		PACKET3_SET_UCONFIG_REG_END			0x0000c400
472d38ceaf9SAlex Deucher #define	PACKET3_SCRATCH_RAM_WRITE			0x7D
473d38ceaf9SAlex Deucher #define	PACKET3_SCRATCH_RAM_READ			0x7E
474d38ceaf9SAlex Deucher #define	PACKET3_LOAD_CONST_RAM				0x80
475d38ceaf9SAlex Deucher #define	PACKET3_WRITE_CONST_RAM				0x81
476d38ceaf9SAlex Deucher #define	PACKET3_DUMP_CONST_RAM				0x83
477d38ceaf9SAlex Deucher #define	PACKET3_INCREMENT_CE_COUNTER			0x84
478d38ceaf9SAlex Deucher #define	PACKET3_INCREMENT_DE_COUNTER			0x85
479d38ceaf9SAlex Deucher #define	PACKET3_WAIT_ON_CE_COUNTER			0x86
480d38ceaf9SAlex Deucher #define	PACKET3_WAIT_ON_DE_COUNTER_DIFF			0x88
481d38ceaf9SAlex Deucher #define	PACKET3_SWITCH_BUFFER				0x8B
482d38ceaf9SAlex Deucher 
483d38ceaf9SAlex Deucher /* SDMA - first instance at 0xd000, second at 0xd800 */
484d38ceaf9SAlex Deucher #define SDMA0_REGISTER_OFFSET                             0x0 /* not a register */
485d38ceaf9SAlex Deucher #define SDMA1_REGISTER_OFFSET                             0x200 /* not a register */
486d38ceaf9SAlex Deucher #define SDMA_MAX_INSTANCE 2
487d38ceaf9SAlex Deucher 
488d38ceaf9SAlex Deucher #define SDMA_PACKET(op, sub_op, e)	((((e) & 0xFFFF) << 16) |	\
489d38ceaf9SAlex Deucher 					 (((sub_op) & 0xFF) << 8) |	\
490d38ceaf9SAlex Deucher 					 (((op) & 0xFF) << 0))
491d38ceaf9SAlex Deucher /* sDMA opcodes */
492d38ceaf9SAlex Deucher #define	SDMA_OPCODE_NOP					  0
4934207a734SJammy Zhou #	define SDMA_NOP_COUNT(x)			  (((x) & 0x3FFF) << 16)
494d38ceaf9SAlex Deucher #define	SDMA_OPCODE_COPY				  1
495d38ceaf9SAlex Deucher #       define SDMA_COPY_SUB_OPCODE_LINEAR                0
496d38ceaf9SAlex Deucher #       define SDMA_COPY_SUB_OPCODE_TILED                 1
497d38ceaf9SAlex Deucher #       define SDMA_COPY_SUB_OPCODE_SOA                   3
498d38ceaf9SAlex Deucher #       define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW     4
499d38ceaf9SAlex Deucher #       define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW      5
500d38ceaf9SAlex Deucher #       define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW        6
501d38ceaf9SAlex Deucher #define	SDMA_OPCODE_WRITE				  2
502d38ceaf9SAlex Deucher #       define SDMA_WRITE_SUB_OPCODE_LINEAR               0
5036137a0feSGeert Uytterhoeven #       define SDMA_WRITE_SUB_OPCODE_TILED                1
504d38ceaf9SAlex Deucher #define	SDMA_OPCODE_INDIRECT_BUFFER			  4
505d38ceaf9SAlex Deucher #define	SDMA_OPCODE_FENCE				  5
506d38ceaf9SAlex Deucher #define	SDMA_OPCODE_TRAP				  6
507d38ceaf9SAlex Deucher #define	SDMA_OPCODE_SEMAPHORE				  7
508d38ceaf9SAlex Deucher #       define SDMA_SEMAPHORE_EXTRA_O                     (1 << 13)
509d38ceaf9SAlex Deucher 		/* 0 - increment
510d38ceaf9SAlex Deucher 		 * 1 - write 1
511d38ceaf9SAlex Deucher 		 */
512d38ceaf9SAlex Deucher #       define SDMA_SEMAPHORE_EXTRA_S                     (1 << 14)
513d38ceaf9SAlex Deucher 		/* 0 - wait
514d38ceaf9SAlex Deucher 		 * 1 - signal
515d38ceaf9SAlex Deucher 		 */
516d38ceaf9SAlex Deucher #       define SDMA_SEMAPHORE_EXTRA_M                     (1 << 15)
517d38ceaf9SAlex Deucher 		/* mailbox */
518d38ceaf9SAlex Deucher #define	SDMA_OPCODE_POLL_REG_MEM			  8
519d38ceaf9SAlex Deucher #       define SDMA_POLL_REG_MEM_EXTRA_OP(x)              ((x) << 10)
520d38ceaf9SAlex Deucher 		/* 0 - wait_reg_mem
521d38ceaf9SAlex Deucher 		 * 1 - wr_wait_wr_reg
522d38ceaf9SAlex Deucher 		 */
523d38ceaf9SAlex Deucher #       define SDMA_POLL_REG_MEM_EXTRA_FUNC(x)            ((x) << 12)
524d38ceaf9SAlex Deucher 		/* 0 - always
525d38ceaf9SAlex Deucher 		 * 1 - <
526d38ceaf9SAlex Deucher 		 * 2 - <=
527d38ceaf9SAlex Deucher 		 * 3 - ==
528d38ceaf9SAlex Deucher 		 * 4 - !=
529d38ceaf9SAlex Deucher 		 * 5 - >=
530d38ceaf9SAlex Deucher 		 * 6 - >
531d38ceaf9SAlex Deucher 		 */
532d38ceaf9SAlex Deucher #       define SDMA_POLL_REG_MEM_EXTRA_M                  (1 << 15)
533d38ceaf9SAlex Deucher 		/* 0 = register
534d38ceaf9SAlex Deucher 		 * 1 = memory
535d38ceaf9SAlex Deucher 		 */
536d38ceaf9SAlex Deucher #define	SDMA_OPCODE_COND_EXEC				  9
537d38ceaf9SAlex Deucher #define	SDMA_OPCODE_CONSTANT_FILL			  11
538d38ceaf9SAlex Deucher #       define SDMA_CONSTANT_FILL_EXTRA_SIZE(x)           ((x) << 14)
539d38ceaf9SAlex Deucher 		/* 0 = byte fill
540d38ceaf9SAlex Deucher 		 * 2 = DW fill
541d38ceaf9SAlex Deucher 		 */
542d38ceaf9SAlex Deucher #define	SDMA_OPCODE_GENERATE_PTE_PDE			  12
543d38ceaf9SAlex Deucher #define	SDMA_OPCODE_TIMESTAMP				  13
544d38ceaf9SAlex Deucher #       define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL        0
545d38ceaf9SAlex Deucher #       define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL        1
546d38ceaf9SAlex Deucher #       define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL       2
547d38ceaf9SAlex Deucher #define	SDMA_OPCODE_SRBM_WRITE				  14
548d38ceaf9SAlex Deucher #       define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x)       ((x) << 12)
549d38ceaf9SAlex Deucher 		/* byte mask */
550d38ceaf9SAlex Deucher 
551d38ceaf9SAlex Deucher #define VCE_CMD_NO_OP		0x00000000
552d38ceaf9SAlex Deucher #define VCE_CMD_END		0x00000001
553d38ceaf9SAlex Deucher #define VCE_CMD_IB		0x00000002
554d38ceaf9SAlex Deucher #define VCE_CMD_FENCE		0x00000003
555d38ceaf9SAlex Deucher #define VCE_CMD_TRAP		0x00000004
556d38ceaf9SAlex Deucher #define VCE_CMD_IB_AUTO		0x00000005
557d38ceaf9SAlex Deucher #define VCE_CMD_SEMAPHORE	0x00000006
558d38ceaf9SAlex Deucher 
55932c22e99SOded Gabbay /* if PTR32, these are the bases for scratch and lds */
56032c22e99SOded Gabbay #define	PRIVATE_BASE(x)	((x) << 0) /* scratch */
56132c22e99SOded Gabbay #define	SHARED_BASE(x)	((x) << 16) /* LDS */
56232c22e99SOded Gabbay 
563fdcba29cSFelix Kuehling #define KFD_CIK_SDMA_QUEUE_OFFSET (mmSDMA0_RLC1_RB_CNTL - mmSDMA0_RLC0_RB_CNTL)
56432c22e99SOded Gabbay 
565cd06bf68SBen Goz /* valid for both DEFAULT_MTYPE and APE1_MTYPE */
566cd06bf68SBen Goz enum {
567cd06bf68SBen Goz 	MTYPE_CACHED = 0,
568cd06bf68SBen Goz 	MTYPE_NONCACHED = 3
569cd06bf68SBen Goz };
570cd06bf68SBen Goz 
5710b2138a4SHuang Rui /* mmPA_SC_RASTER_CONFIG mask */
5720b2138a4SHuang Rui #define RB_MAP_PKR0(x)				((x) << 0)
5730b2138a4SHuang Rui #define RB_MAP_PKR0_MASK			(0x3 << 0)
5740b2138a4SHuang Rui #define RB_MAP_PKR1(x)				((x) << 2)
5750b2138a4SHuang Rui #define RB_MAP_PKR1_MASK			(0x3 << 2)
5760b2138a4SHuang Rui #define RB_XSEL2(x)				((x) << 4)
5770b2138a4SHuang Rui #define RB_XSEL2_MASK				(0x3 << 4)
5780b2138a4SHuang Rui #define RB_XSEL					(1 << 6)
5790b2138a4SHuang Rui #define RB_YSEL					(1 << 7)
5800b2138a4SHuang Rui #define PKR_MAP(x)				((x) << 8)
5810b2138a4SHuang Rui #define PKR_MAP_MASK				(0x3 << 8)
5820b2138a4SHuang Rui #define PKR_XSEL(x)				((x) << 10)
5830b2138a4SHuang Rui #define PKR_XSEL_MASK				(0x3 << 10)
5840b2138a4SHuang Rui #define PKR_YSEL(x)				((x) << 12)
5850b2138a4SHuang Rui #define PKR_YSEL_MASK				(0x3 << 12)
5860b2138a4SHuang Rui #define SC_MAP(x)				((x) << 16)
5870b2138a4SHuang Rui #define SC_MAP_MASK				(0x3 << 16)
5880b2138a4SHuang Rui #define SC_XSEL(x)				((x) << 18)
5890b2138a4SHuang Rui #define SC_XSEL_MASK				(0x3 << 18)
5900b2138a4SHuang Rui #define SC_YSEL(x)				((x) << 20)
5910b2138a4SHuang Rui #define SC_YSEL_MASK				(0x3 << 20)
5920b2138a4SHuang Rui #define SE_MAP(x)				((x) << 24)
5930b2138a4SHuang Rui #define SE_MAP_MASK				(0x3 << 24)
5940b2138a4SHuang Rui #define SE_XSEL(x)				((x) << 26)
5950b2138a4SHuang Rui #define SE_XSEL_MASK				(0x3 << 26)
5960b2138a4SHuang Rui #define SE_YSEL(x)				((x) << 28)
5970b2138a4SHuang Rui #define SE_YSEL_MASK				(0x3 << 28)
5980b2138a4SHuang Rui 
5990b2138a4SHuang Rui /* mmPA_SC_RASTER_CONFIG_1 mask */
6000b2138a4SHuang Rui #define SE_PAIR_MAP(x)				((x) << 0)
6010b2138a4SHuang Rui #define SE_PAIR_MAP_MASK			(0x3 << 0)
6020b2138a4SHuang Rui #define SE_PAIR_XSEL(x)				((x) << 2)
6030b2138a4SHuang Rui #define SE_PAIR_XSEL_MASK			(0x3 << 2)
6040b2138a4SHuang Rui #define SE_PAIR_YSEL(x)				((x) << 4)
6050b2138a4SHuang Rui #define SE_PAIR_YSEL_MASK			(0x3 << 4)
6060b2138a4SHuang Rui 
607d38ceaf9SAlex Deucher #endif
608