1ded946f3SJiadong.Zhu /* 2ded946f3SJiadong.Zhu * Copyright 2022 Advanced Micro Devices, Inc. 3ded946f3SJiadong.Zhu * 4ded946f3SJiadong.Zhu * Permission is hereby granted, free of charge, to any person obtaining a 5ded946f3SJiadong.Zhu * copy of this software and associated documentation files (the "Software"), 6ded946f3SJiadong.Zhu * to deal in the Software without restriction, including without limitation 7ded946f3SJiadong.Zhu * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8ded946f3SJiadong.Zhu * and/or sell copies of the Software, and to permit persons to whom the 9ded946f3SJiadong.Zhu * Software is furnished to do so, subject to the following conditions: 10ded946f3SJiadong.Zhu * 11ded946f3SJiadong.Zhu * The above copyright notice and this permission notice shall be included in 12ded946f3SJiadong.Zhu * all copies or substantial portions of the Software. 13ded946f3SJiadong.Zhu * 14ded946f3SJiadong.Zhu * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15ded946f3SJiadong.Zhu * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16ded946f3SJiadong.Zhu * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17ded946f3SJiadong.Zhu * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18ded946f3SJiadong.Zhu * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19ded946f3SJiadong.Zhu * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20ded946f3SJiadong.Zhu * OTHER DEALINGS IN THE SOFTWARE. 21ded946f3SJiadong.Zhu * 22ded946f3SJiadong.Zhu */ 23ded946f3SJiadong.Zhu 24ded946f3SJiadong.Zhu #ifndef __AMDGPU_RING_MUX__ 25ded946f3SJiadong.Zhu #define __AMDGPU_RING_MUX__ 26ded946f3SJiadong.Zhu 27ded946f3SJiadong.Zhu #include <linux/timer.h> 28ded946f3SJiadong.Zhu #include <linux/spinlock.h> 29ded946f3SJiadong.Zhu #include "amdgpu_ring.h" 30ded946f3SJiadong.Zhu 31ded946f3SJiadong.Zhu struct amdgpu_ring; 323f4c175dSJiadong.Zhu 33ded946f3SJiadong.Zhu /** 34ded946f3SJiadong.Zhu * struct amdgpu_mux_entry - the entry recording software rings copying information. 35ded946f3SJiadong.Zhu * @ring: the pointer to the software ring. 36ded946f3SJiadong.Zhu * @start_ptr_in_hw_ring: last start location copied to in the hardware ring. 37ded946f3SJiadong.Zhu * @end_ptr_in_hw_ring: last end location copied to in the hardware ring. 38ded946f3SJiadong.Zhu * @sw_cptr: the position of the copy pointer in the sw ring. 39ded946f3SJiadong.Zhu * @sw_rptr: the read pointer in software ring. 40ded946f3SJiadong.Zhu * @sw_wptr: the write pointer in software ring. 413f4c175dSJiadong.Zhu * @list: list head for amdgpu_mux_chunk 42ded946f3SJiadong.Zhu */ 43ded946f3SJiadong.Zhu struct amdgpu_mux_entry { 44ded946f3SJiadong.Zhu struct amdgpu_ring *ring; 45ded946f3SJiadong.Zhu u64 start_ptr_in_hw_ring; 46ded946f3SJiadong.Zhu u64 end_ptr_in_hw_ring; 47ded946f3SJiadong.Zhu u64 sw_cptr; 48ded946f3SJiadong.Zhu u64 sw_rptr; 49ded946f3SJiadong.Zhu u64 sw_wptr; 503f4c175dSJiadong.Zhu struct list_head list; 51ded946f3SJiadong.Zhu }; 52ded946f3SJiadong.Zhu 538ff865beSJiadong Zhu enum amdgpu_ring_mux_offset_type { 548ff865beSJiadong Zhu AMDGPU_MUX_OFFSET_TYPE_CONTROL, 558ff865beSJiadong Zhu AMDGPU_MUX_OFFSET_TYPE_DE, 568ff865beSJiadong Zhu AMDGPU_MUX_OFFSET_TYPE_CE, 578ff865beSJiadong Zhu }; 588ff865beSJiadong Zhu 59*8cbbd115SJiadong Zhu enum ib_complete_status { 60*8cbbd115SJiadong Zhu /* IB not started/reset value, default value. */ 61*8cbbd115SJiadong Zhu IB_COMPLETION_STATUS_DEFAULT = 0, 62*8cbbd115SJiadong Zhu /* IB preempted, started but not completed. */ 63*8cbbd115SJiadong Zhu IB_COMPLETION_STATUS_PREEMPTED = 1, 64*8cbbd115SJiadong Zhu /* IB completed. */ 65*8cbbd115SJiadong Zhu IB_COMPLETION_STATUS_COMPLETED = 2, 66*8cbbd115SJiadong Zhu }; 67*8cbbd115SJiadong Zhu 68ded946f3SJiadong.Zhu struct amdgpu_ring_mux { 69ded946f3SJiadong.Zhu struct amdgpu_ring *real_ring; 70ded946f3SJiadong.Zhu 71ded946f3SJiadong.Zhu struct amdgpu_mux_entry *ring_entry; 72ded946f3SJiadong.Zhu unsigned int num_ring_entries; 73ded946f3SJiadong.Zhu unsigned int ring_entry_size; 74ded946f3SJiadong.Zhu /*the lock for copy data from different software rings*/ 75ded946f3SJiadong.Zhu spinlock_t lock; 763f4c175dSJiadong.Zhu bool s_resubmit; 773f4c175dSJiadong.Zhu uint32_t seqno_to_resubmit; 783f4c175dSJiadong.Zhu u64 wptr_resubmit; 793f4c175dSJiadong.Zhu struct timer_list resubmit_timer; 803f4c175dSJiadong.Zhu 813f4c175dSJiadong.Zhu bool pending_trailing_fence_signaled; 823f4c175dSJiadong.Zhu }; 833f4c175dSJiadong.Zhu 843f4c175dSJiadong.Zhu /** 853f4c175dSJiadong.Zhu * struct amdgpu_mux_chunk - save the location of indirect buffer's package on softare rings. 863f4c175dSJiadong.Zhu * @entry: the list entry. 873f4c175dSJiadong.Zhu * @sync_seq: the fence seqno related with the saved IB. 883f4c175dSJiadong.Zhu * @start:- start location on the software ring. 893f4c175dSJiadong.Zhu * @end:- end location on the software ring. 908ff865beSJiadong Zhu * @control_offset:- the PRE_RESUME bit position used for resubmission. 918ff865beSJiadong Zhu * @de_offset:- the anchor in write_data for de meta of resubmission. 928ff865beSJiadong Zhu * @ce_offset:- the anchor in write_data for ce meta of resubmission. 933f4c175dSJiadong.Zhu */ 943f4c175dSJiadong.Zhu struct amdgpu_mux_chunk { 953f4c175dSJiadong.Zhu struct list_head entry; 963f4c175dSJiadong.Zhu uint32_t sync_seq; 973f4c175dSJiadong.Zhu u64 start; 983f4c175dSJiadong.Zhu u64 end; 998ff865beSJiadong Zhu u64 cntl_offset; 1008ff865beSJiadong Zhu u64 de_offset; 1018ff865beSJiadong Zhu u64 ce_offset; 102ded946f3SJiadong.Zhu }; 103ded946f3SJiadong.Zhu 104ded946f3SJiadong.Zhu int amdgpu_ring_mux_init(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring, 105ded946f3SJiadong.Zhu unsigned int entry_size); 106ded946f3SJiadong.Zhu void amdgpu_ring_mux_fini(struct amdgpu_ring_mux *mux); 107ded946f3SJiadong.Zhu int amdgpu_ring_mux_add_sw_ring(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring); 108ded946f3SJiadong.Zhu void amdgpu_ring_mux_set_wptr(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring, u64 wptr); 109ded946f3SJiadong.Zhu u64 amdgpu_ring_mux_get_wptr(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring); 110ded946f3SJiadong.Zhu u64 amdgpu_ring_mux_get_rptr(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring); 1113f4c175dSJiadong.Zhu void amdgpu_ring_mux_start_ib(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring); 1123f4c175dSJiadong.Zhu void amdgpu_ring_mux_end_ib(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring); 1138ff865beSJiadong Zhu void amdgpu_ring_mux_ib_mark_offset(struct amdgpu_ring_mux *mux, struct amdgpu_ring *ring, 1148ff865beSJiadong Zhu u64 offset, enum amdgpu_ring_mux_offset_type type); 1153f4c175dSJiadong.Zhu bool amdgpu_mcbp_handle_trailing_fence_irq(struct amdgpu_ring_mux *mux); 116ded946f3SJiadong.Zhu 117ded946f3SJiadong.Zhu u64 amdgpu_sw_ring_get_rptr_gfx(struct amdgpu_ring *ring); 118ded946f3SJiadong.Zhu u64 amdgpu_sw_ring_get_wptr_gfx(struct amdgpu_ring *ring); 119ded946f3SJiadong.Zhu void amdgpu_sw_ring_set_wptr_gfx(struct amdgpu_ring *ring); 120ded946f3SJiadong.Zhu void amdgpu_sw_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count); 121ded946f3SJiadong.Zhu void amdgpu_sw_ring_ib_begin(struct amdgpu_ring *ring); 122ded946f3SJiadong.Zhu void amdgpu_sw_ring_ib_end(struct amdgpu_ring *ring); 1238ff865beSJiadong Zhu void amdgpu_sw_ring_ib_mark_offset(struct amdgpu_ring *ring, enum amdgpu_ring_mux_offset_type type); 1240c97a19aSJiadong.Zhu const char *amdgpu_sw_ring_name(int idx); 1250c97a19aSJiadong.Zhu unsigned int amdgpu_sw_ring_priority(int idx); 1263f4c175dSJiadong.Zhu 127ded946f3SJiadong.Zhu #endif 128