xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/amdgpu_reset.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1e071dce3SLijo Lazar /*
2e071dce3SLijo Lazar  * Copyright 2021 Advanced Micro Devices, Inc.
3e071dce3SLijo Lazar  *
4e071dce3SLijo Lazar  * Permission is hereby granted, free of charge, to any person obtaining a
5e071dce3SLijo Lazar  * copy of this software and associated documentation files (the "Software"),
6e071dce3SLijo Lazar  * to deal in the Software without restriction, including without limitation
7e071dce3SLijo Lazar  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8e071dce3SLijo Lazar  * and/or sell copies of the Software, and to permit persons to whom the
9e071dce3SLijo Lazar  * Software is furnished to do so, subject to the following conditions:
10e071dce3SLijo Lazar  *
11e071dce3SLijo Lazar  * The above copyright notice and this permission notice shall be included in
12e071dce3SLijo Lazar  * all copies or substantial portions of the Software.
13e071dce3SLijo Lazar  *
14e071dce3SLijo Lazar  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15e071dce3SLijo Lazar  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16e071dce3SLijo Lazar  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17e071dce3SLijo Lazar  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18e071dce3SLijo Lazar  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19e071dce3SLijo Lazar  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20e071dce3SLijo Lazar  * OTHER DEALINGS IN THE SOFTWARE.
21e071dce3SLijo Lazar  *
22e071dce3SLijo Lazar  */
23e071dce3SLijo Lazar 
24e071dce3SLijo Lazar #include "amdgpu_reset.h"
25e071dce3SLijo Lazar #include "aldebaran.h"
26672c0218SVictor Zhao #include "sienna_cichlid.h"
27230dd6bbSKenneth Feng #include "smu_v13_0_10.h"
28e071dce3SLijo Lazar 
amdgpu_reset_add_handler(struct amdgpu_reset_control * reset_ctl,struct amdgpu_reset_handler * handler)29e071dce3SLijo Lazar int amdgpu_reset_add_handler(struct amdgpu_reset_control *reset_ctl,
30e071dce3SLijo Lazar 			     struct amdgpu_reset_handler *handler)
31e071dce3SLijo Lazar {
32e071dce3SLijo Lazar 	/* TODO: Check if handler exists? */
33e071dce3SLijo Lazar 	list_add_tail(&handler->handler_list, &reset_ctl->reset_handlers);
34e071dce3SLijo Lazar 	return 0;
35e071dce3SLijo Lazar }
36e071dce3SLijo Lazar 
amdgpu_reset_init(struct amdgpu_device * adev)37e071dce3SLijo Lazar int amdgpu_reset_init(struct amdgpu_device *adev)
38e071dce3SLijo Lazar {
39e071dce3SLijo Lazar 	int ret = 0;
40e071dce3SLijo Lazar 
419e085647SLijo Lazar 	switch (adev->ip_versions[MP1_HWIP][0]) {
429e085647SLijo Lazar 	case IP_VERSION(13, 0, 2):
435cf16755SLijo Lazar 	case IP_VERSION(13, 0, 6):
44142600e8SLijo Lazar 		ret = aldebaran_reset_init(adev);
45142600e8SLijo Lazar 		break;
46672c0218SVictor Zhao 	case IP_VERSION(11, 0, 7):
47672c0218SVictor Zhao 		ret = sienna_cichlid_reset_init(adev);
48672c0218SVictor Zhao 		break;
49230dd6bbSKenneth Feng 	case IP_VERSION(13, 0, 10):
50230dd6bbSKenneth Feng 		ret = smu_v13_0_10_reset_init(adev);
51230dd6bbSKenneth Feng 		break;
52142600e8SLijo Lazar 	default:
53142600e8SLijo Lazar 		break;
54142600e8SLijo Lazar 	}
55142600e8SLijo Lazar 
56e071dce3SLijo Lazar 	return ret;
57e071dce3SLijo Lazar }
58e071dce3SLijo Lazar 
amdgpu_reset_fini(struct amdgpu_device * adev)59e071dce3SLijo Lazar int amdgpu_reset_fini(struct amdgpu_device *adev)
60e071dce3SLijo Lazar {
61e071dce3SLijo Lazar 	int ret = 0;
62e071dce3SLijo Lazar 
639e085647SLijo Lazar 	switch (adev->ip_versions[MP1_HWIP][0]) {
649e085647SLijo Lazar 	case IP_VERSION(13, 0, 2):
655cf16755SLijo Lazar 	case IP_VERSION(13, 0, 6):
66142600e8SLijo Lazar 		ret = aldebaran_reset_fini(adev);
67142600e8SLijo Lazar 		break;
68672c0218SVictor Zhao 	case IP_VERSION(11, 0, 7):
69672c0218SVictor Zhao 		ret = sienna_cichlid_reset_fini(adev);
70672c0218SVictor Zhao 		break;
71230dd6bbSKenneth Feng 	case IP_VERSION(13, 0, 10):
72230dd6bbSKenneth Feng 		ret = smu_v13_0_10_reset_fini(adev);
73230dd6bbSKenneth Feng 		break;
74142600e8SLijo Lazar 	default:
75142600e8SLijo Lazar 		break;
76142600e8SLijo Lazar 	}
77142600e8SLijo Lazar 
78e071dce3SLijo Lazar 	return ret;
79e071dce3SLijo Lazar }
80e071dce3SLijo Lazar 
amdgpu_reset_prepare_hwcontext(struct amdgpu_device * adev,struct amdgpu_reset_context * reset_context)81e071dce3SLijo Lazar int amdgpu_reset_prepare_hwcontext(struct amdgpu_device *adev,
82e071dce3SLijo Lazar 				   struct amdgpu_reset_context *reset_context)
83e071dce3SLijo Lazar {
84e071dce3SLijo Lazar 	struct amdgpu_reset_handler *reset_handler = NULL;
85e071dce3SLijo Lazar 
86e071dce3SLijo Lazar 	if (adev->reset_cntl && adev->reset_cntl->get_reset_handler)
87e071dce3SLijo Lazar 		reset_handler = adev->reset_cntl->get_reset_handler(
88e071dce3SLijo Lazar 			adev->reset_cntl, reset_context);
89e071dce3SLijo Lazar 	if (!reset_handler)
90*b8920e1eSSrinivasan Shanmugam 		return -EOPNOTSUPP;
91e071dce3SLijo Lazar 
92e071dce3SLijo Lazar 	return reset_handler->prepare_hwcontext(adev->reset_cntl,
93e071dce3SLijo Lazar 						reset_context);
94e071dce3SLijo Lazar }
95e071dce3SLijo Lazar 
amdgpu_reset_perform_reset(struct amdgpu_device * adev,struct amdgpu_reset_context * reset_context)96e071dce3SLijo Lazar int amdgpu_reset_perform_reset(struct amdgpu_device *adev,
97e071dce3SLijo Lazar 			       struct amdgpu_reset_context *reset_context)
98e071dce3SLijo Lazar {
99e071dce3SLijo Lazar 	int ret;
100e071dce3SLijo Lazar 	struct amdgpu_reset_handler *reset_handler = NULL;
101e071dce3SLijo Lazar 
102e071dce3SLijo Lazar 	if (adev->reset_cntl)
103e071dce3SLijo Lazar 		reset_handler = adev->reset_cntl->get_reset_handler(
104e071dce3SLijo Lazar 			adev->reset_cntl, reset_context);
105e071dce3SLijo Lazar 	if (!reset_handler)
106*b8920e1eSSrinivasan Shanmugam 		return -EOPNOTSUPP;
107e071dce3SLijo Lazar 
108e071dce3SLijo Lazar 	ret = reset_handler->perform_reset(adev->reset_cntl, reset_context);
109e071dce3SLijo Lazar 	if (ret)
110e071dce3SLijo Lazar 		return ret;
111e071dce3SLijo Lazar 
112e071dce3SLijo Lazar 	return reset_handler->restore_hwcontext(adev->reset_cntl,
113e071dce3SLijo Lazar 						reset_context);
114e071dce3SLijo Lazar }
115cfbb6b00SAndrey Grodzovsky 
116cfbb6b00SAndrey Grodzovsky 
amdgpu_reset_destroy_reset_domain(struct kref * ref)117cfbb6b00SAndrey Grodzovsky void amdgpu_reset_destroy_reset_domain(struct kref *ref)
118cfbb6b00SAndrey Grodzovsky {
119cfbb6b00SAndrey Grodzovsky 	struct amdgpu_reset_domain *reset_domain = container_of(ref,
120cfbb6b00SAndrey Grodzovsky 								struct amdgpu_reset_domain,
121cfbb6b00SAndrey Grodzovsky 								refcount);
122cfbb6b00SAndrey Grodzovsky 	if (reset_domain->wq)
123cfbb6b00SAndrey Grodzovsky 		destroy_workqueue(reset_domain->wq);
124cfbb6b00SAndrey Grodzovsky 
125cfbb6b00SAndrey Grodzovsky 	kvfree(reset_domain);
126cfbb6b00SAndrey Grodzovsky }
127cfbb6b00SAndrey Grodzovsky 
amdgpu_reset_create_reset_domain(enum amdgpu_reset_domain_type type,char * wq_name)128cfbb6b00SAndrey Grodzovsky struct amdgpu_reset_domain *amdgpu_reset_create_reset_domain(enum amdgpu_reset_domain_type type,
129cfbb6b00SAndrey Grodzovsky 							     char *wq_name)
130cfbb6b00SAndrey Grodzovsky {
131cfbb6b00SAndrey Grodzovsky 	struct amdgpu_reset_domain *reset_domain;
132cfbb6b00SAndrey Grodzovsky 
133cfbb6b00SAndrey Grodzovsky 	reset_domain = kvzalloc(sizeof(struct amdgpu_reset_domain), GFP_KERNEL);
134cfbb6b00SAndrey Grodzovsky 	if (!reset_domain) {
135cfbb6b00SAndrey Grodzovsky 		DRM_ERROR("Failed to allocate amdgpu_reset_domain!");
136cfbb6b00SAndrey Grodzovsky 		return NULL;
137cfbb6b00SAndrey Grodzovsky 	}
138cfbb6b00SAndrey Grodzovsky 
139cfbb6b00SAndrey Grodzovsky 	reset_domain->type = type;
140cfbb6b00SAndrey Grodzovsky 	kref_init(&reset_domain->refcount);
141cfbb6b00SAndrey Grodzovsky 
142cfbb6b00SAndrey Grodzovsky 	reset_domain->wq = create_singlethread_workqueue(wq_name);
143cfbb6b00SAndrey Grodzovsky 	if (!reset_domain->wq) {
144cfbb6b00SAndrey Grodzovsky 		DRM_ERROR("Failed to allocate wq for amdgpu_reset_domain!");
145cfbb6b00SAndrey Grodzovsky 		amdgpu_reset_put_reset_domain(reset_domain);
146cfbb6b00SAndrey Grodzovsky 		return NULL;
147cfbb6b00SAndrey Grodzovsky 
148cfbb6b00SAndrey Grodzovsky 	}
149cfbb6b00SAndrey Grodzovsky 
15089a7a870SAndrey Grodzovsky 	atomic_set(&reset_domain->in_gpu_reset, 0);
151ab9a0b1fSAndrey Grodzovsky 	atomic_set(&reset_domain->reset_res, 0);
152d0fb18b5SAndrey Grodzovsky 	init_rwsem(&reset_domain->sem);
153d0fb18b5SAndrey Grodzovsky 
154cfbb6b00SAndrey Grodzovsky 	return reset_domain;
155cfbb6b00SAndrey Grodzovsky }
156cfbb6b00SAndrey Grodzovsky 
amdgpu_device_lock_reset_domain(struct amdgpu_reset_domain * reset_domain)1573675c2f2SAndrey Grodzovsky void amdgpu_device_lock_reset_domain(struct amdgpu_reset_domain *reset_domain)
158e923be99SAndrey Grodzovsky {
159e923be99SAndrey Grodzovsky 	atomic_set(&reset_domain->in_gpu_reset, 1);
160e923be99SAndrey Grodzovsky 	down_write(&reset_domain->sem);
161e923be99SAndrey Grodzovsky }
162e923be99SAndrey Grodzovsky 
163e923be99SAndrey Grodzovsky 
amdgpu_device_unlock_reset_domain(struct amdgpu_reset_domain * reset_domain)164e923be99SAndrey Grodzovsky void amdgpu_device_unlock_reset_domain(struct amdgpu_reset_domain *reset_domain)
165e923be99SAndrey Grodzovsky {
166e923be99SAndrey Grodzovsky 	atomic_set(&reset_domain->in_gpu_reset, 0);
167e923be99SAndrey Grodzovsky 	up_write(&reset_domain->sem);
168e923be99SAndrey Grodzovsky }
169e923be99SAndrey Grodzovsky 
170cfbb6b00SAndrey Grodzovsky 
171cfbb6b00SAndrey Grodzovsky 
172