xref: /openbmc/linux/drivers/gpio/gpio-stmpe.c (revision b03c04a0aab1715ca8c501d41f9175a9047ef79f)
1c103de24SGrant Likely /*
2c103de24SGrant Likely  * Copyright (C) ST-Ericsson SA 2010
3c103de24SGrant Likely  *
4c103de24SGrant Likely  * License Terms: GNU General Public License, version 2
5c103de24SGrant Likely  * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
6c103de24SGrant Likely  */
7c103de24SGrant Likely 
8c103de24SGrant Likely #include <linux/module.h>
9c103de24SGrant Likely #include <linux/init.h>
10c103de24SGrant Likely #include <linux/platform_device.h>
11c103de24SGrant Likely #include <linux/slab.h>
12c103de24SGrant Likely #include <linux/gpio.h>
13c103de24SGrant Likely #include <linux/interrupt.h>
1486605cfeSVipul Kumar Samar #include <linux/of.h>
15c103de24SGrant Likely #include <linux/mfd/stmpe.h>
1627ec8a9cSLinus Walleij #include <linux/seq_file.h>
17c103de24SGrant Likely 
18c103de24SGrant Likely /*
19c103de24SGrant Likely  * These registers are modified under the irq bus lock and cached to avoid
20c103de24SGrant Likely  * unnecessary writes in bus_sync_unlock.
21c103de24SGrant Likely  */
22c103de24SGrant Likely enum { REG_RE, REG_FE, REG_IE };
23c103de24SGrant Likely 
24c103de24SGrant Likely #define CACHE_NR_REGS	3
259e9dc7d9SLinus Walleij /* No variant has more than 24 GPIOs */
269e9dc7d9SLinus Walleij #define CACHE_NR_BANKS	(24 / 8)
27c103de24SGrant Likely 
28c103de24SGrant Likely struct stmpe_gpio {
29c103de24SGrant Likely 	struct gpio_chip chip;
30c103de24SGrant Likely 	struct stmpe *stmpe;
31c103de24SGrant Likely 	struct device *dev;
32c103de24SGrant Likely 	struct mutex irq_lock;
331dfb4a0dSLinus Walleij 	u32 norequest_mask;
34c103de24SGrant Likely 	/* Caches of interrupt control registers for bus_lock */
35c103de24SGrant Likely 	u8 regs[CACHE_NR_REGS][CACHE_NR_BANKS];
36c103de24SGrant Likely 	u8 oldregs[CACHE_NR_REGS][CACHE_NR_BANKS];
37c103de24SGrant Likely };
38c103de24SGrant Likely 
39c103de24SGrant Likely static int stmpe_gpio_get(struct gpio_chip *chip, unsigned offset)
40c103de24SGrant Likely {
41*b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
42c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
43c103de24SGrant Likely 	u8 reg = stmpe->regs[STMPE_IDX_GPMR_LSB] - (offset / 8);
44c103de24SGrant Likely 	u8 mask = 1 << (offset % 8);
45c103de24SGrant Likely 	int ret;
46c103de24SGrant Likely 
47c103de24SGrant Likely 	ret = stmpe_reg_read(stmpe, reg);
48c103de24SGrant Likely 	if (ret < 0)
49c103de24SGrant Likely 		return ret;
50c103de24SGrant Likely 
517535b8beSBhupesh Sharma 	return !!(ret & mask);
52c103de24SGrant Likely }
53c103de24SGrant Likely 
54c103de24SGrant Likely static void stmpe_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
55c103de24SGrant Likely {
56*b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
57c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
58c103de24SGrant Likely 	int which = val ? STMPE_IDX_GPSR_LSB : STMPE_IDX_GPCR_LSB;
59c103de24SGrant Likely 	u8 reg = stmpe->regs[which] - (offset / 8);
60c103de24SGrant Likely 	u8 mask = 1 << (offset % 8);
61c103de24SGrant Likely 
62cccdceb9SViresh Kumar 	/*
63cccdceb9SViresh Kumar 	 * Some variants have single register for gpio set/clear functionality.
64cccdceb9SViresh Kumar 	 * For them we need to write 0 to clear and 1 to set.
65cccdceb9SViresh Kumar 	 */
66cccdceb9SViresh Kumar 	if (stmpe->regs[STMPE_IDX_GPSR_LSB] == stmpe->regs[STMPE_IDX_GPCR_LSB])
67cccdceb9SViresh Kumar 		stmpe_set_bits(stmpe, reg, mask, val ? mask : 0);
68cccdceb9SViresh Kumar 	else
69c103de24SGrant Likely 		stmpe_reg_write(stmpe, reg, mask);
70c103de24SGrant Likely }
71c103de24SGrant Likely 
72c103de24SGrant Likely static int stmpe_gpio_direction_output(struct gpio_chip *chip,
73c103de24SGrant Likely 					 unsigned offset, int val)
74c103de24SGrant Likely {
75*b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
76c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
77c103de24SGrant Likely 	u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
78c103de24SGrant Likely 	u8 mask = 1 << (offset % 8);
79c103de24SGrant Likely 
80c103de24SGrant Likely 	stmpe_gpio_set(chip, offset, val);
81c103de24SGrant Likely 
82c103de24SGrant Likely 	return stmpe_set_bits(stmpe, reg, mask, mask);
83c103de24SGrant Likely }
84c103de24SGrant Likely 
85c103de24SGrant Likely static int stmpe_gpio_direction_input(struct gpio_chip *chip,
86c103de24SGrant Likely 					unsigned offset)
87c103de24SGrant Likely {
88*b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
89c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
90c103de24SGrant Likely 	u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
91c103de24SGrant Likely 	u8 mask = 1 << (offset % 8);
92c103de24SGrant Likely 
93c103de24SGrant Likely 	return stmpe_set_bits(stmpe, reg, mask, 0);
94c103de24SGrant Likely }
95c103de24SGrant Likely 
96c103de24SGrant Likely static int stmpe_gpio_request(struct gpio_chip *chip, unsigned offset)
97c103de24SGrant Likely {
98*b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
99c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
100c103de24SGrant Likely 
101c103de24SGrant Likely 	if (stmpe_gpio->norequest_mask & (1 << offset))
102c103de24SGrant Likely 		return -EINVAL;
103c103de24SGrant Likely 
104c103de24SGrant Likely 	return stmpe_set_altfunc(stmpe, 1 << offset, STMPE_BLOCK_GPIO);
105c103de24SGrant Likely }
106c103de24SGrant Likely 
107c103de24SGrant Likely static struct gpio_chip template_chip = {
108c103de24SGrant Likely 	.label			= "stmpe",
109c103de24SGrant Likely 	.owner			= THIS_MODULE,
110c103de24SGrant Likely 	.direction_input	= stmpe_gpio_direction_input,
111c103de24SGrant Likely 	.get			= stmpe_gpio_get,
112c103de24SGrant Likely 	.direction_output	= stmpe_gpio_direction_output,
113c103de24SGrant Likely 	.set			= stmpe_gpio_set,
114c103de24SGrant Likely 	.request		= stmpe_gpio_request,
1159fb1f39eSLinus Walleij 	.can_sleep		= true,
116c103de24SGrant Likely };
117c103de24SGrant Likely 
118c103de24SGrant Likely static int stmpe_gpio_irq_set_type(struct irq_data *d, unsigned int type)
119c103de24SGrant Likely {
120fe44e70dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
121*b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
122fc13d5a5SLee Jones 	int offset = d->hwirq;
123c103de24SGrant Likely 	int regoffset = offset / 8;
124c103de24SGrant Likely 	int mask = 1 << (offset % 8);
125c103de24SGrant Likely 
1261fe3bd9eSLinus Walleij 	if (type & IRQ_TYPE_LEVEL_LOW || type & IRQ_TYPE_LEVEL_HIGH)
127c103de24SGrant Likely 		return -EINVAL;
128c103de24SGrant Likely 
129cccdceb9SViresh Kumar 	/* STMPE801 doesn't have RE and FE registers */
130cccdceb9SViresh Kumar 	if (stmpe_gpio->stmpe->partnum == STMPE801)
131cccdceb9SViresh Kumar 		return 0;
132cccdceb9SViresh Kumar 
1331fe3bd9eSLinus Walleij 	if (type & IRQ_TYPE_EDGE_RISING)
134c103de24SGrant Likely 		stmpe_gpio->regs[REG_RE][regoffset] |= mask;
135c103de24SGrant Likely 	else
136c103de24SGrant Likely 		stmpe_gpio->regs[REG_RE][regoffset] &= ~mask;
137c103de24SGrant Likely 
1381fe3bd9eSLinus Walleij 	if (type & IRQ_TYPE_EDGE_FALLING)
139c103de24SGrant Likely 		stmpe_gpio->regs[REG_FE][regoffset] |= mask;
140c103de24SGrant Likely 	else
141c103de24SGrant Likely 		stmpe_gpio->regs[REG_FE][regoffset] &= ~mask;
142c103de24SGrant Likely 
143c103de24SGrant Likely 	return 0;
144c103de24SGrant Likely }
145c103de24SGrant Likely 
146c103de24SGrant Likely static void stmpe_gpio_irq_lock(struct irq_data *d)
147c103de24SGrant Likely {
148fe44e70dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
149*b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
150c103de24SGrant Likely 
151c103de24SGrant Likely 	mutex_lock(&stmpe_gpio->irq_lock);
152c103de24SGrant Likely }
153c103de24SGrant Likely 
154c103de24SGrant Likely static void stmpe_gpio_irq_sync_unlock(struct irq_data *d)
155c103de24SGrant Likely {
156fe44e70dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
157*b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
158c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
159c103de24SGrant Likely 	int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
160c103de24SGrant Likely 	static const u8 regmap[] = {
161c103de24SGrant Likely 		[REG_RE]	= STMPE_IDX_GPRER_LSB,
162c103de24SGrant Likely 		[REG_FE]	= STMPE_IDX_GPFER_LSB,
163c103de24SGrant Likely 		[REG_IE]	= STMPE_IDX_IEGPIOR_LSB,
164c103de24SGrant Likely 	};
165c103de24SGrant Likely 	int i, j;
166c103de24SGrant Likely 
167c103de24SGrant Likely 	for (i = 0; i < CACHE_NR_REGS; i++) {
168cccdceb9SViresh Kumar 		/* STMPE801 doesn't have RE and FE registers */
169cccdceb9SViresh Kumar 		if ((stmpe->partnum == STMPE801) &&
170cccdceb9SViresh Kumar 				(i != REG_IE))
171cccdceb9SViresh Kumar 			continue;
172cccdceb9SViresh Kumar 
173c103de24SGrant Likely 		for (j = 0; j < num_banks; j++) {
174c103de24SGrant Likely 			u8 old = stmpe_gpio->oldregs[i][j];
175c103de24SGrant Likely 			u8 new = stmpe_gpio->regs[i][j];
176c103de24SGrant Likely 
177c103de24SGrant Likely 			if (new == old)
178c103de24SGrant Likely 				continue;
179c103de24SGrant Likely 
180c103de24SGrant Likely 			stmpe_gpio->oldregs[i][j] = new;
181c103de24SGrant Likely 			stmpe_reg_write(stmpe, stmpe->regs[regmap[i]] - j, new);
182c103de24SGrant Likely 		}
183c103de24SGrant Likely 	}
184c103de24SGrant Likely 
185c103de24SGrant Likely 	mutex_unlock(&stmpe_gpio->irq_lock);
186c103de24SGrant Likely }
187c103de24SGrant Likely 
188c103de24SGrant Likely static void stmpe_gpio_irq_mask(struct irq_data *d)
189c103de24SGrant Likely {
190fe44e70dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
191*b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
192fc13d5a5SLee Jones 	int offset = d->hwirq;
193c103de24SGrant Likely 	int regoffset = offset / 8;
194c103de24SGrant Likely 	int mask = 1 << (offset % 8);
195c103de24SGrant Likely 
196c103de24SGrant Likely 	stmpe_gpio->regs[REG_IE][regoffset] &= ~mask;
197c103de24SGrant Likely }
198c103de24SGrant Likely 
199c103de24SGrant Likely static void stmpe_gpio_irq_unmask(struct irq_data *d)
200c103de24SGrant Likely {
201fe44e70dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
202*b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
203fc13d5a5SLee Jones 	int offset = d->hwirq;
204c103de24SGrant Likely 	int regoffset = offset / 8;
205c103de24SGrant Likely 	int mask = 1 << (offset % 8);
206c103de24SGrant Likely 
207c103de24SGrant Likely 	stmpe_gpio->regs[REG_IE][regoffset] |= mask;
208c103de24SGrant Likely }
209c103de24SGrant Likely 
21027ec8a9cSLinus Walleij static void stmpe_dbg_show_one(struct seq_file *s,
21127ec8a9cSLinus Walleij 			       struct gpio_chip *gc,
21227ec8a9cSLinus Walleij 			       unsigned offset, unsigned gpio)
21327ec8a9cSLinus Walleij {
214*b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
21527ec8a9cSLinus Walleij 	struct stmpe *stmpe = stmpe_gpio->stmpe;
21627ec8a9cSLinus Walleij 	const char *label = gpiochip_is_requested(gc, offset);
21727ec8a9cSLinus Walleij 	int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
21827ec8a9cSLinus Walleij 	bool val = !!stmpe_gpio_get(gc, offset);
21927ec8a9cSLinus Walleij 	u8 dir_reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
22027ec8a9cSLinus Walleij 	u8 mask = 1 << (offset % 8);
22127ec8a9cSLinus Walleij 	int ret;
22227ec8a9cSLinus Walleij 	u8 dir;
22327ec8a9cSLinus Walleij 
22427ec8a9cSLinus Walleij 	ret = stmpe_reg_read(stmpe, dir_reg);
22527ec8a9cSLinus Walleij 	if (ret < 0)
22627ec8a9cSLinus Walleij 		return;
22727ec8a9cSLinus Walleij 	dir = !!(ret & mask);
22827ec8a9cSLinus Walleij 
22927ec8a9cSLinus Walleij 	if (dir) {
23027ec8a9cSLinus Walleij 		seq_printf(s, " gpio-%-3d (%-20.20s) out %s",
23127ec8a9cSLinus Walleij 			   gpio, label ?: "(none)",
23227ec8a9cSLinus Walleij 			   val ? "hi" : "lo");
23327ec8a9cSLinus Walleij 	} else {
23427ec8a9cSLinus Walleij 		u8 edge_det_reg = stmpe->regs[STMPE_IDX_GPEDR_MSB] + num_banks - 1 - (offset / 8);
23527ec8a9cSLinus Walleij 		u8 rise_reg = stmpe->regs[STMPE_IDX_GPRER_LSB] - (offset / 8);
23627ec8a9cSLinus Walleij 		u8 fall_reg = stmpe->regs[STMPE_IDX_GPFER_LSB] - (offset / 8);
23727ec8a9cSLinus Walleij 		u8 irqen_reg = stmpe->regs[STMPE_IDX_IEGPIOR_LSB] - (offset / 8);
23827ec8a9cSLinus Walleij 		bool edge_det;
23927ec8a9cSLinus Walleij 		bool rise;
24027ec8a9cSLinus Walleij 		bool fall;
24127ec8a9cSLinus Walleij 		bool irqen;
24227ec8a9cSLinus Walleij 
24327ec8a9cSLinus Walleij 		ret = stmpe_reg_read(stmpe, edge_det_reg);
24427ec8a9cSLinus Walleij 		if (ret < 0)
24527ec8a9cSLinus Walleij 			return;
24627ec8a9cSLinus Walleij 		edge_det = !!(ret & mask);
24727ec8a9cSLinus Walleij 		ret = stmpe_reg_read(stmpe, rise_reg);
24827ec8a9cSLinus Walleij 		if (ret < 0)
24927ec8a9cSLinus Walleij 			return;
25027ec8a9cSLinus Walleij 		rise = !!(ret & mask);
25127ec8a9cSLinus Walleij 		ret = stmpe_reg_read(stmpe, fall_reg);
25227ec8a9cSLinus Walleij 		if (ret < 0)
25327ec8a9cSLinus Walleij 			return;
25427ec8a9cSLinus Walleij 		fall = !!(ret & mask);
25527ec8a9cSLinus Walleij 		ret = stmpe_reg_read(stmpe, irqen_reg);
25627ec8a9cSLinus Walleij 		if (ret < 0)
25727ec8a9cSLinus Walleij 			return;
25827ec8a9cSLinus Walleij 		irqen = !!(ret & mask);
25927ec8a9cSLinus Walleij 
26027ec8a9cSLinus Walleij 		seq_printf(s, " gpio-%-3d (%-20.20s) in  %s %s %s%s%s",
26127ec8a9cSLinus Walleij 			   gpio, label ?: "(none)",
26227ec8a9cSLinus Walleij 			   val ? "hi" : "lo",
26327ec8a9cSLinus Walleij 			   edge_det ? "edge-asserted" : "edge-inactive",
26427ec8a9cSLinus Walleij 			   irqen ? "IRQ-enabled" : "",
26527ec8a9cSLinus Walleij 			   rise ? " rising-edge-detection" : "",
26627ec8a9cSLinus Walleij 			   fall ? " falling-edge-detection" : "");
26727ec8a9cSLinus Walleij 	}
26827ec8a9cSLinus Walleij }
26927ec8a9cSLinus Walleij 
27027ec8a9cSLinus Walleij static void stmpe_dbg_show(struct seq_file *s, struct gpio_chip *gc)
27127ec8a9cSLinus Walleij {
27227ec8a9cSLinus Walleij 	unsigned i;
27327ec8a9cSLinus Walleij 	unsigned gpio = gc->base;
27427ec8a9cSLinus Walleij 
27527ec8a9cSLinus Walleij 	for (i = 0; i < gc->ngpio; i++, gpio++) {
27627ec8a9cSLinus Walleij 		stmpe_dbg_show_one(s, gc, i, gpio);
27727ec8a9cSLinus Walleij 		seq_printf(s, "\n");
27827ec8a9cSLinus Walleij 	}
27927ec8a9cSLinus Walleij }
28027ec8a9cSLinus Walleij 
281c103de24SGrant Likely static struct irq_chip stmpe_gpio_irq_chip = {
282c103de24SGrant Likely 	.name			= "stmpe-gpio",
283c103de24SGrant Likely 	.irq_bus_lock		= stmpe_gpio_irq_lock,
284c103de24SGrant Likely 	.irq_bus_sync_unlock	= stmpe_gpio_irq_sync_unlock,
285c103de24SGrant Likely 	.irq_mask		= stmpe_gpio_irq_mask,
286c103de24SGrant Likely 	.irq_unmask		= stmpe_gpio_irq_unmask,
287c103de24SGrant Likely 	.irq_set_type		= stmpe_gpio_irq_set_type,
288c103de24SGrant Likely };
289c103de24SGrant Likely 
290c103de24SGrant Likely static irqreturn_t stmpe_gpio_irq(int irq, void *dev)
291c103de24SGrant Likely {
292c103de24SGrant Likely 	struct stmpe_gpio *stmpe_gpio = dev;
293c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
294c103de24SGrant Likely 	u8 statmsbreg = stmpe->regs[STMPE_IDX_ISGPIOR_MSB];
295c103de24SGrant Likely 	int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
296c103de24SGrant Likely 	u8 status[num_banks];
297c103de24SGrant Likely 	int ret;
298c103de24SGrant Likely 	int i;
299c103de24SGrant Likely 
300c103de24SGrant Likely 	ret = stmpe_block_read(stmpe, statmsbreg, num_banks, status);
301c103de24SGrant Likely 	if (ret < 0)
302c103de24SGrant Likely 		return IRQ_NONE;
303c103de24SGrant Likely 
304c103de24SGrant Likely 	for (i = 0; i < num_banks; i++) {
305c103de24SGrant Likely 		int bank = num_banks - i - 1;
306c103de24SGrant Likely 		unsigned int enabled = stmpe_gpio->regs[REG_IE][bank];
307c103de24SGrant Likely 		unsigned int stat = status[i];
308c103de24SGrant Likely 
309c103de24SGrant Likely 		stat &= enabled;
310c103de24SGrant Likely 		if (!stat)
311c103de24SGrant Likely 			continue;
312c103de24SGrant Likely 
313c103de24SGrant Likely 		while (stat) {
314c103de24SGrant Likely 			int bit = __ffs(stat);
315c103de24SGrant Likely 			int line = bank * 8 + bit;
316fe44e70dSLinus Walleij 			int child_irq = irq_find_mapping(stmpe_gpio->chip.irqdomain,
317ed05e204SLinus Walleij 							 line);
318c103de24SGrant Likely 
319ed05e204SLinus Walleij 			handle_nested_irq(child_irq);
320c103de24SGrant Likely 			stat &= ~(1 << bit);
321c103de24SGrant Likely 		}
322c103de24SGrant Likely 
323c103de24SGrant Likely 		stmpe_reg_write(stmpe, statmsbreg + i, status[i]);
324cccdceb9SViresh Kumar 
325cccdceb9SViresh Kumar 		/* Edge detect register is not present on 801 */
326cccdceb9SViresh Kumar 		if (stmpe->partnum != STMPE801)
327cccdceb9SViresh Kumar 			stmpe_reg_write(stmpe, stmpe->regs[STMPE_IDX_GPEDR_MSB]
328cccdceb9SViresh Kumar 					+ i, status[i]);
329c103de24SGrant Likely 	}
330c103de24SGrant Likely 
331c103de24SGrant Likely 	return IRQ_HANDLED;
332c103de24SGrant Likely }
333c103de24SGrant Likely 
3343836309dSBill Pemberton static int stmpe_gpio_probe(struct platform_device *pdev)
335c103de24SGrant Likely {
336c103de24SGrant Likely 	struct stmpe *stmpe = dev_get_drvdata(pdev->dev.parent);
33786605cfeSVipul Kumar Samar 	struct device_node *np = pdev->dev.of_node;
338c103de24SGrant Likely 	struct stmpe_gpio *stmpe_gpio;
339c103de24SGrant Likely 	int ret;
34038040c85SChris Blair 	int irq = 0;
341c103de24SGrant Likely 
342c103de24SGrant Likely 	irq = platform_get_irq(pdev, 0);
343c103de24SGrant Likely 
344c103de24SGrant Likely 	stmpe_gpio = kzalloc(sizeof(struct stmpe_gpio), GFP_KERNEL);
345c103de24SGrant Likely 	if (!stmpe_gpio)
346c103de24SGrant Likely 		return -ENOMEM;
347c103de24SGrant Likely 
348c103de24SGrant Likely 	mutex_init(&stmpe_gpio->irq_lock);
349c103de24SGrant Likely 
350c103de24SGrant Likely 	stmpe_gpio->dev = &pdev->dev;
351c103de24SGrant Likely 	stmpe_gpio->stmpe = stmpe;
352c103de24SGrant Likely 	stmpe_gpio->chip = template_chip;
353c103de24SGrant Likely 	stmpe_gpio->chip.ngpio = stmpe->num_gpios;
35458383c78SLinus Walleij 	stmpe_gpio->chip.parent = &pdev->dev;
3559afd9b70SGabriel Fernandez 	stmpe_gpio->chip.of_node = np;
3569e9dc7d9SLinus Walleij 	stmpe_gpio->chip.base = -1;
357c103de24SGrant Likely 
35827ec8a9cSLinus Walleij 	if (IS_ENABLED(CONFIG_DEBUG_FS))
35927ec8a9cSLinus Walleij                 stmpe_gpio->chip.dbg_show = stmpe_dbg_show;
36027ec8a9cSLinus Walleij 
36186605cfeSVipul Kumar Samar 	of_property_read_u32(np, "st,norequest-mask",
36286605cfeSVipul Kumar Samar 			&stmpe_gpio->norequest_mask);
36386605cfeSVipul Kumar Samar 
3649e9dc7d9SLinus Walleij 	if (irq < 0)
36538040c85SChris Blair 		dev_info(&pdev->dev,
366fe44e70dSLinus Walleij 			"device configured in no-irq mode: "
36738040c85SChris Blair 			"irqs are not available\n");
368c103de24SGrant Likely 
369c103de24SGrant Likely 	ret = stmpe_enable(stmpe, STMPE_BLOCK_GPIO);
370c103de24SGrant Likely 	if (ret)
371c103de24SGrant Likely 		goto out_free;
372c103de24SGrant Likely 
373*b03c04a0SLinus Walleij 	ret = gpiochip_add_data(&stmpe_gpio->chip, stmpe_gpio);
3743f97d5fcSLinus Walleij 	if (ret) {
3753f97d5fcSLinus Walleij 		dev_err(&pdev->dev, "unable to add gpiochip: %d\n", ret);
3763f97d5fcSLinus Walleij 		goto out_disable;
3773f97d5fcSLinus Walleij 	}
3783f97d5fcSLinus Walleij 
379fe44e70dSLinus Walleij 	if (irq > 0) {
380fe44e70dSLinus Walleij 		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
381fe44e70dSLinus Walleij 				stmpe_gpio_irq, IRQF_ONESHOT,
382fe44e70dSLinus Walleij 				"stmpe-gpio", stmpe_gpio);
383c103de24SGrant Likely 		if (ret) {
384c103de24SGrant Likely 			dev_err(&pdev->dev, "unable to get irq: %d\n", ret);
385fc13d5a5SLee Jones 			goto out_disable;
386c103de24SGrant Likely 		}
387fe44e70dSLinus Walleij 		ret =  gpiochip_irqchip_add(&stmpe_gpio->chip,
388fe44e70dSLinus Walleij 					    &stmpe_gpio_irq_chip,
389fe44e70dSLinus Walleij 					    0,
390fe44e70dSLinus Walleij 					    handle_simple_irq,
391fe44e70dSLinus Walleij 					    IRQ_TYPE_NONE);
392fe44e70dSLinus Walleij 		if (ret) {
393fe44e70dSLinus Walleij 			dev_err(&pdev->dev,
394fe44e70dSLinus Walleij 				"could not connect irqchip to gpiochip\n");
3953f97d5fcSLinus Walleij 			goto out_disable;
39638040c85SChris Blair 		}
397c103de24SGrant Likely 
3983f97d5fcSLinus Walleij 		gpiochip_set_chained_irqchip(&stmpe_gpio->chip,
3993f97d5fcSLinus Walleij 					     &stmpe_gpio_irq_chip,
4003f97d5fcSLinus Walleij 					     irq,
4013f97d5fcSLinus Walleij 					     NULL);
402c103de24SGrant Likely 	}
403c103de24SGrant Likely 
404c103de24SGrant Likely 	platform_set_drvdata(pdev, stmpe_gpio);
405c103de24SGrant Likely 
406c103de24SGrant Likely 	return 0;
407c103de24SGrant Likely 
408c103de24SGrant Likely out_disable:
409c103de24SGrant Likely 	stmpe_disable(stmpe, STMPE_BLOCK_GPIO);
4103f97d5fcSLinus Walleij 	gpiochip_remove(&stmpe_gpio->chip);
411c103de24SGrant Likely out_free:
412c103de24SGrant Likely 	kfree(stmpe_gpio);
413c103de24SGrant Likely 	return ret;
414c103de24SGrant Likely }
415c103de24SGrant Likely 
416206210ceSBill Pemberton static int stmpe_gpio_remove(struct platform_device *pdev)
417c103de24SGrant Likely {
418c103de24SGrant Likely 	struct stmpe_gpio *stmpe_gpio = platform_get_drvdata(pdev);
419c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
420c103de24SGrant Likely 
4219f5132aeSabdoulaye berthe 	gpiochip_remove(&stmpe_gpio->chip);
422c103de24SGrant Likely 	stmpe_disable(stmpe, STMPE_BLOCK_GPIO);
423c103de24SGrant Likely 	kfree(stmpe_gpio);
424c103de24SGrant Likely 
425c103de24SGrant Likely 	return 0;
426c103de24SGrant Likely }
427c103de24SGrant Likely 
428c103de24SGrant Likely static struct platform_driver stmpe_gpio_driver = {
429c103de24SGrant Likely 	.driver.name	= "stmpe-gpio",
430c103de24SGrant Likely 	.driver.owner	= THIS_MODULE,
431c103de24SGrant Likely 	.probe		= stmpe_gpio_probe,
4328283c4ffSBill Pemberton 	.remove		= stmpe_gpio_remove,
433c103de24SGrant Likely };
434c103de24SGrant Likely 
435c103de24SGrant Likely static int __init stmpe_gpio_init(void)
436c103de24SGrant Likely {
437c103de24SGrant Likely 	return platform_driver_register(&stmpe_gpio_driver);
438c103de24SGrant Likely }
439c103de24SGrant Likely subsys_initcall(stmpe_gpio_init);
440c103de24SGrant Likely 
441c103de24SGrant Likely static void __exit stmpe_gpio_exit(void)
442c103de24SGrant Likely {
443c103de24SGrant Likely 	platform_driver_unregister(&stmpe_gpio_driver);
444c103de24SGrant Likely }
445c103de24SGrant Likely module_exit(stmpe_gpio_exit);
446c103de24SGrant Likely 
447c103de24SGrant Likely MODULE_LICENSE("GPL v2");
448c103de24SGrant Likely MODULE_DESCRIPTION("STMPExxxx GPIO driver");
449c103de24SGrant Likely MODULE_AUTHOR("Rabin Vincent <rabin.vincent@stericsson.com>");
450