1c103de24SGrant Likely /* 2c103de24SGrant Likely * Copyright (C) ST-Ericsson SA 2010 3c103de24SGrant Likely * 4c103de24SGrant Likely * License Terms: GNU General Public License, version 2 5c103de24SGrant Likely * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson 6c103de24SGrant Likely */ 7c103de24SGrant Likely 8c103de24SGrant Likely #include <linux/init.h> 9c103de24SGrant Likely #include <linux/platform_device.h> 10c103de24SGrant Likely #include <linux/slab.h> 11c103de24SGrant Likely #include <linux/gpio.h> 12c103de24SGrant Likely #include <linux/interrupt.h> 1386605cfeSVipul Kumar Samar #include <linux/of.h> 14c103de24SGrant Likely #include <linux/mfd/stmpe.h> 1527ec8a9cSLinus Walleij #include <linux/seq_file.h> 16c103de24SGrant Likely 17c103de24SGrant Likely /* 18c103de24SGrant Likely * These registers are modified under the irq bus lock and cached to avoid 19c103de24SGrant Likely * unnecessary writes in bus_sync_unlock. 20c103de24SGrant Likely */ 21c103de24SGrant Likely enum { REG_RE, REG_FE, REG_IE }; 22c103de24SGrant Likely 23c103de24SGrant Likely #define CACHE_NR_REGS 3 249e9dc7d9SLinus Walleij /* No variant has more than 24 GPIOs */ 259e9dc7d9SLinus Walleij #define CACHE_NR_BANKS (24 / 8) 26c103de24SGrant Likely 27c103de24SGrant Likely struct stmpe_gpio { 28c103de24SGrant Likely struct gpio_chip chip; 29c103de24SGrant Likely struct stmpe *stmpe; 30c103de24SGrant Likely struct device *dev; 31c103de24SGrant Likely struct mutex irq_lock; 321dfb4a0dSLinus Walleij u32 norequest_mask; 33c103de24SGrant Likely /* Caches of interrupt control registers for bus_lock */ 34c103de24SGrant Likely u8 regs[CACHE_NR_REGS][CACHE_NR_BANKS]; 35c103de24SGrant Likely u8 oldregs[CACHE_NR_REGS][CACHE_NR_BANKS]; 36c103de24SGrant Likely }; 37c103de24SGrant Likely 38c103de24SGrant Likely static int stmpe_gpio_get(struct gpio_chip *chip, unsigned offset) 39c103de24SGrant Likely { 40b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip); 41c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 42c103de24SGrant Likely u8 reg = stmpe->regs[STMPE_IDX_GPMR_LSB] - (offset / 8); 43c103de24SGrant Likely u8 mask = 1 << (offset % 8); 44c103de24SGrant Likely int ret; 45c103de24SGrant Likely 46c103de24SGrant Likely ret = stmpe_reg_read(stmpe, reg); 47c103de24SGrant Likely if (ret < 0) 48c103de24SGrant Likely return ret; 49c103de24SGrant Likely 507535b8beSBhupesh Sharma return !!(ret & mask); 51c103de24SGrant Likely } 52c103de24SGrant Likely 53c103de24SGrant Likely static void stmpe_gpio_set(struct gpio_chip *chip, unsigned offset, int val) 54c103de24SGrant Likely { 55b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip); 56c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 57c103de24SGrant Likely int which = val ? STMPE_IDX_GPSR_LSB : STMPE_IDX_GPCR_LSB; 58c103de24SGrant Likely u8 reg = stmpe->regs[which] - (offset / 8); 59c103de24SGrant Likely u8 mask = 1 << (offset % 8); 60c103de24SGrant Likely 61cccdceb9SViresh Kumar /* 62cccdceb9SViresh Kumar * Some variants have single register for gpio set/clear functionality. 63cccdceb9SViresh Kumar * For them we need to write 0 to clear and 1 to set. 64cccdceb9SViresh Kumar */ 65cccdceb9SViresh Kumar if (stmpe->regs[STMPE_IDX_GPSR_LSB] == stmpe->regs[STMPE_IDX_GPCR_LSB]) 66cccdceb9SViresh Kumar stmpe_set_bits(stmpe, reg, mask, val ? mask : 0); 67cccdceb9SViresh Kumar else 68c103de24SGrant Likely stmpe_reg_write(stmpe, reg, mask); 69c103de24SGrant Likely } 70c103de24SGrant Likely 718e293fb0SLinus Walleij static int stmpe_gpio_get_direction(struct gpio_chip *chip, 728e293fb0SLinus Walleij unsigned offset) 738e293fb0SLinus Walleij { 748e293fb0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip); 758e293fb0SLinus Walleij struct stmpe *stmpe = stmpe_gpio->stmpe; 768e293fb0SLinus Walleij u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8); 778e293fb0SLinus Walleij u8 mask = 1 << (offset % 8); 788e293fb0SLinus Walleij int ret; 798e293fb0SLinus Walleij 808e293fb0SLinus Walleij ret = stmpe_reg_read(stmpe, reg); 818e293fb0SLinus Walleij if (ret < 0) 828e293fb0SLinus Walleij return ret; 838e293fb0SLinus Walleij 848e293fb0SLinus Walleij return !(ret & mask); 858e293fb0SLinus Walleij } 868e293fb0SLinus Walleij 87c103de24SGrant Likely static int stmpe_gpio_direction_output(struct gpio_chip *chip, 88c103de24SGrant Likely unsigned offset, int val) 89c103de24SGrant Likely { 90b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip); 91c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 92c103de24SGrant Likely u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8); 93c103de24SGrant Likely u8 mask = 1 << (offset % 8); 94c103de24SGrant Likely 95c103de24SGrant Likely stmpe_gpio_set(chip, offset, val); 96c103de24SGrant Likely 97c103de24SGrant Likely return stmpe_set_bits(stmpe, reg, mask, mask); 98c103de24SGrant Likely } 99c103de24SGrant Likely 100c103de24SGrant Likely static int stmpe_gpio_direction_input(struct gpio_chip *chip, 101c103de24SGrant Likely unsigned offset) 102c103de24SGrant Likely { 103b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip); 104c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 105c103de24SGrant Likely u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8); 106c103de24SGrant Likely u8 mask = 1 << (offset % 8); 107c103de24SGrant Likely 108c103de24SGrant Likely return stmpe_set_bits(stmpe, reg, mask, 0); 109c103de24SGrant Likely } 110c103de24SGrant Likely 111c103de24SGrant Likely static int stmpe_gpio_request(struct gpio_chip *chip, unsigned offset) 112c103de24SGrant Likely { 113b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip); 114c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 115c103de24SGrant Likely 116c103de24SGrant Likely if (stmpe_gpio->norequest_mask & (1 << offset)) 117c103de24SGrant Likely return -EINVAL; 118c103de24SGrant Likely 119c103de24SGrant Likely return stmpe_set_altfunc(stmpe, 1 << offset, STMPE_BLOCK_GPIO); 120c103de24SGrant Likely } 121c103de24SGrant Likely 122c103de24SGrant Likely static struct gpio_chip template_chip = { 123c103de24SGrant Likely .label = "stmpe", 124c103de24SGrant Likely .owner = THIS_MODULE, 1258e293fb0SLinus Walleij .get_direction = stmpe_gpio_get_direction, 126c103de24SGrant Likely .direction_input = stmpe_gpio_direction_input, 127c103de24SGrant Likely .get = stmpe_gpio_get, 128c103de24SGrant Likely .direction_output = stmpe_gpio_direction_output, 129c103de24SGrant Likely .set = stmpe_gpio_set, 130c103de24SGrant Likely .request = stmpe_gpio_request, 1319fb1f39eSLinus Walleij .can_sleep = true, 132c103de24SGrant Likely }; 133c103de24SGrant Likely 134c103de24SGrant Likely static int stmpe_gpio_irq_set_type(struct irq_data *d, unsigned int type) 135c103de24SGrant Likely { 136fe44e70dSLinus Walleij struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 137b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc); 138fc13d5a5SLee Jones int offset = d->hwirq; 139c103de24SGrant Likely int regoffset = offset / 8; 140c103de24SGrant Likely int mask = 1 << (offset % 8); 141c103de24SGrant Likely 1421fe3bd9eSLinus Walleij if (type & IRQ_TYPE_LEVEL_LOW || type & IRQ_TYPE_LEVEL_HIGH) 143c103de24SGrant Likely return -EINVAL; 144c103de24SGrant Likely 145cccdceb9SViresh Kumar /* STMPE801 doesn't have RE and FE registers */ 146cccdceb9SViresh Kumar if (stmpe_gpio->stmpe->partnum == STMPE801) 147cccdceb9SViresh Kumar return 0; 148cccdceb9SViresh Kumar 1491fe3bd9eSLinus Walleij if (type & IRQ_TYPE_EDGE_RISING) 150c103de24SGrant Likely stmpe_gpio->regs[REG_RE][regoffset] |= mask; 151c103de24SGrant Likely else 152c103de24SGrant Likely stmpe_gpio->regs[REG_RE][regoffset] &= ~mask; 153c103de24SGrant Likely 1541fe3bd9eSLinus Walleij if (type & IRQ_TYPE_EDGE_FALLING) 155c103de24SGrant Likely stmpe_gpio->regs[REG_FE][regoffset] |= mask; 156c103de24SGrant Likely else 157c103de24SGrant Likely stmpe_gpio->regs[REG_FE][regoffset] &= ~mask; 158c103de24SGrant Likely 159c103de24SGrant Likely return 0; 160c103de24SGrant Likely } 161c103de24SGrant Likely 162c103de24SGrant Likely static void stmpe_gpio_irq_lock(struct irq_data *d) 163c103de24SGrant Likely { 164fe44e70dSLinus Walleij struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 165b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc); 166c103de24SGrant Likely 167c103de24SGrant Likely mutex_lock(&stmpe_gpio->irq_lock); 168c103de24SGrant Likely } 169c103de24SGrant Likely 170c103de24SGrant Likely static void stmpe_gpio_irq_sync_unlock(struct irq_data *d) 171c103de24SGrant Likely { 172fe44e70dSLinus Walleij struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 173b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc); 174c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 175c103de24SGrant Likely int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8); 176c103de24SGrant Likely static const u8 regmap[] = { 177c103de24SGrant Likely [REG_RE] = STMPE_IDX_GPRER_LSB, 178c103de24SGrant Likely [REG_FE] = STMPE_IDX_GPFER_LSB, 179c103de24SGrant Likely [REG_IE] = STMPE_IDX_IEGPIOR_LSB, 180c103de24SGrant Likely }; 181c103de24SGrant Likely int i, j; 182c103de24SGrant Likely 183c103de24SGrant Likely for (i = 0; i < CACHE_NR_REGS; i++) { 184cccdceb9SViresh Kumar /* STMPE801 doesn't have RE and FE registers */ 185cccdceb9SViresh Kumar if ((stmpe->partnum == STMPE801) && 186cccdceb9SViresh Kumar (i != REG_IE)) 187cccdceb9SViresh Kumar continue; 188cccdceb9SViresh Kumar 189c103de24SGrant Likely for (j = 0; j < num_banks; j++) { 190c103de24SGrant Likely u8 old = stmpe_gpio->oldregs[i][j]; 191c103de24SGrant Likely u8 new = stmpe_gpio->regs[i][j]; 192c103de24SGrant Likely 193c103de24SGrant Likely if (new == old) 194c103de24SGrant Likely continue; 195c103de24SGrant Likely 196c103de24SGrant Likely stmpe_gpio->oldregs[i][j] = new; 197c103de24SGrant Likely stmpe_reg_write(stmpe, stmpe->regs[regmap[i]] - j, new); 198c103de24SGrant Likely } 199c103de24SGrant Likely } 200c103de24SGrant Likely 201c103de24SGrant Likely mutex_unlock(&stmpe_gpio->irq_lock); 202c103de24SGrant Likely } 203c103de24SGrant Likely 204c103de24SGrant Likely static void stmpe_gpio_irq_mask(struct irq_data *d) 205c103de24SGrant Likely { 206fe44e70dSLinus Walleij struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 207b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc); 208fc13d5a5SLee Jones int offset = d->hwirq; 209c103de24SGrant Likely int regoffset = offset / 8; 210c103de24SGrant Likely int mask = 1 << (offset % 8); 211c103de24SGrant Likely 212c103de24SGrant Likely stmpe_gpio->regs[REG_IE][regoffset] &= ~mask; 213c103de24SGrant Likely } 214c103de24SGrant Likely 215c103de24SGrant Likely static void stmpe_gpio_irq_unmask(struct irq_data *d) 216c103de24SGrant Likely { 217fe44e70dSLinus Walleij struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 218b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc); 219fc13d5a5SLee Jones int offset = d->hwirq; 220c103de24SGrant Likely int regoffset = offset / 8; 221c103de24SGrant Likely int mask = 1 << (offset % 8); 222c103de24SGrant Likely 223c103de24SGrant Likely stmpe_gpio->regs[REG_IE][regoffset] |= mask; 224c103de24SGrant Likely } 225c103de24SGrant Likely 22627ec8a9cSLinus Walleij static void stmpe_dbg_show_one(struct seq_file *s, 22727ec8a9cSLinus Walleij struct gpio_chip *gc, 22827ec8a9cSLinus Walleij unsigned offset, unsigned gpio) 22927ec8a9cSLinus Walleij { 230b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc); 23127ec8a9cSLinus Walleij struct stmpe *stmpe = stmpe_gpio->stmpe; 23227ec8a9cSLinus Walleij const char *label = gpiochip_is_requested(gc, offset); 23327ec8a9cSLinus Walleij int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8); 23427ec8a9cSLinus Walleij bool val = !!stmpe_gpio_get(gc, offset); 23527ec8a9cSLinus Walleij u8 dir_reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8); 23627ec8a9cSLinus Walleij u8 mask = 1 << (offset % 8); 23727ec8a9cSLinus Walleij int ret; 23827ec8a9cSLinus Walleij u8 dir; 23927ec8a9cSLinus Walleij 24027ec8a9cSLinus Walleij ret = stmpe_reg_read(stmpe, dir_reg); 24127ec8a9cSLinus Walleij if (ret < 0) 24227ec8a9cSLinus Walleij return; 24327ec8a9cSLinus Walleij dir = !!(ret & mask); 24427ec8a9cSLinus Walleij 24527ec8a9cSLinus Walleij if (dir) { 24627ec8a9cSLinus Walleij seq_printf(s, " gpio-%-3d (%-20.20s) out %s", 24727ec8a9cSLinus Walleij gpio, label ?: "(none)", 24827ec8a9cSLinus Walleij val ? "hi" : "lo"); 24927ec8a9cSLinus Walleij } else { 250287849cbSPatrice Chotard u8 edge_det_reg; 251287849cbSPatrice Chotard u8 rise_reg; 252287849cbSPatrice Chotard u8 fall_reg; 253287849cbSPatrice Chotard u8 irqen_reg; 254287849cbSPatrice Chotard 255287849cbSPatrice Chotard char *edge_det_values[] = {"edge-inactive", 256287849cbSPatrice Chotard "edge-asserted", 257287849cbSPatrice Chotard "not-supported"}; 258287849cbSPatrice Chotard char *rise_values[] = {"no-rising-edge-detection", 259287849cbSPatrice Chotard "rising-edge-detection", 260287849cbSPatrice Chotard "not-supported"}; 261287849cbSPatrice Chotard char *fall_values[] = {"no-falling-edge-detection", 262287849cbSPatrice Chotard "falling-edge-detection", 263287849cbSPatrice Chotard "not-supported"}; 264287849cbSPatrice Chotard #define NOT_SUPPORTED_IDX 2 265287849cbSPatrice Chotard u8 edge_det = NOT_SUPPORTED_IDX; 266287849cbSPatrice Chotard u8 rise = NOT_SUPPORTED_IDX; 267287849cbSPatrice Chotard u8 fall = NOT_SUPPORTED_IDX; 26827ec8a9cSLinus Walleij bool irqen; 26927ec8a9cSLinus Walleij 270287849cbSPatrice Chotard switch (stmpe->partnum) { 271287849cbSPatrice Chotard case STMPE610: 272287849cbSPatrice Chotard case STMPE811: 273287849cbSPatrice Chotard case STMPE1601: 274287849cbSPatrice Chotard case STMPE2401: 275287849cbSPatrice Chotard case STMPE2403: 276287849cbSPatrice Chotard edge_det_reg = stmpe->regs[STMPE_IDX_GPEDR_MSB] + 277287849cbSPatrice Chotard num_banks - 1 - (offset / 8); 27827ec8a9cSLinus Walleij ret = stmpe_reg_read(stmpe, edge_det_reg); 27927ec8a9cSLinus Walleij if (ret < 0) 28027ec8a9cSLinus Walleij return; 28127ec8a9cSLinus Walleij edge_det = !!(ret & mask); 282287849cbSPatrice Chotard 283287849cbSPatrice Chotard case STMPE1801: 284287849cbSPatrice Chotard rise_reg = stmpe->regs[STMPE_IDX_GPRER_LSB] - 285287849cbSPatrice Chotard (offset / 8); 286287849cbSPatrice Chotard fall_reg = stmpe->regs[STMPE_IDX_GPFER_LSB] - 287287849cbSPatrice Chotard (offset / 8); 28827ec8a9cSLinus Walleij ret = stmpe_reg_read(stmpe, rise_reg); 28927ec8a9cSLinus Walleij if (ret < 0) 29027ec8a9cSLinus Walleij return; 29127ec8a9cSLinus Walleij rise = !!(ret & mask); 29227ec8a9cSLinus Walleij ret = stmpe_reg_read(stmpe, fall_reg); 29327ec8a9cSLinus Walleij if (ret < 0) 29427ec8a9cSLinus Walleij return; 29527ec8a9cSLinus Walleij fall = !!(ret & mask); 296287849cbSPatrice Chotard 297287849cbSPatrice Chotard case STMPE801: 298287849cbSPatrice Chotard irqen_reg = stmpe->regs[STMPE_IDX_IEGPIOR_LSB] - 299287849cbSPatrice Chotard (offset / 8); 300287849cbSPatrice Chotard break; 301287849cbSPatrice Chotard 302287849cbSPatrice Chotard default: 303287849cbSPatrice Chotard return; 304287849cbSPatrice Chotard } 305287849cbSPatrice Chotard 30627ec8a9cSLinus Walleij ret = stmpe_reg_read(stmpe, irqen_reg); 30727ec8a9cSLinus Walleij if (ret < 0) 30827ec8a9cSLinus Walleij return; 30927ec8a9cSLinus Walleij irqen = !!(ret & mask); 31027ec8a9cSLinus Walleij 311287849cbSPatrice Chotard seq_printf(s, " gpio-%-3d (%-20.20s) in %s %13s %13s %25s %25s", 31227ec8a9cSLinus Walleij gpio, label ?: "(none)", 31327ec8a9cSLinus Walleij val ? "hi" : "lo", 314287849cbSPatrice Chotard edge_det_values[edge_det], 315287849cbSPatrice Chotard irqen ? "IRQ-enabled" : "IRQ-disabled", 316287849cbSPatrice Chotard rise_values[rise], 317287849cbSPatrice Chotard fall_values[fall]); 31827ec8a9cSLinus Walleij } 31927ec8a9cSLinus Walleij } 32027ec8a9cSLinus Walleij 32127ec8a9cSLinus Walleij static void stmpe_dbg_show(struct seq_file *s, struct gpio_chip *gc) 32227ec8a9cSLinus Walleij { 32327ec8a9cSLinus Walleij unsigned i; 32427ec8a9cSLinus Walleij unsigned gpio = gc->base; 32527ec8a9cSLinus Walleij 32627ec8a9cSLinus Walleij for (i = 0; i < gc->ngpio; i++, gpio++) { 32727ec8a9cSLinus Walleij stmpe_dbg_show_one(s, gc, i, gpio); 32827ec8a9cSLinus Walleij seq_printf(s, "\n"); 32927ec8a9cSLinus Walleij } 33027ec8a9cSLinus Walleij } 33127ec8a9cSLinus Walleij 332c103de24SGrant Likely static struct irq_chip stmpe_gpio_irq_chip = { 333c103de24SGrant Likely .name = "stmpe-gpio", 334c103de24SGrant Likely .irq_bus_lock = stmpe_gpio_irq_lock, 335c103de24SGrant Likely .irq_bus_sync_unlock = stmpe_gpio_irq_sync_unlock, 336c103de24SGrant Likely .irq_mask = stmpe_gpio_irq_mask, 337c103de24SGrant Likely .irq_unmask = stmpe_gpio_irq_unmask, 338c103de24SGrant Likely .irq_set_type = stmpe_gpio_irq_set_type, 339c103de24SGrant Likely }; 340c103de24SGrant Likely 341c103de24SGrant Likely static irqreturn_t stmpe_gpio_irq(int irq, void *dev) 342c103de24SGrant Likely { 343c103de24SGrant Likely struct stmpe_gpio *stmpe_gpio = dev; 344c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 345c103de24SGrant Likely u8 statmsbreg = stmpe->regs[STMPE_IDX_ISGPIOR_MSB]; 346c103de24SGrant Likely int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8); 347c103de24SGrant Likely u8 status[num_banks]; 348c103de24SGrant Likely int ret; 349c103de24SGrant Likely int i; 350c103de24SGrant Likely 351c103de24SGrant Likely ret = stmpe_block_read(stmpe, statmsbreg, num_banks, status); 352c103de24SGrant Likely if (ret < 0) 353c103de24SGrant Likely return IRQ_NONE; 354c103de24SGrant Likely 355c103de24SGrant Likely for (i = 0; i < num_banks; i++) { 356c103de24SGrant Likely int bank = num_banks - i - 1; 357c103de24SGrant Likely unsigned int enabled = stmpe_gpio->regs[REG_IE][bank]; 358c103de24SGrant Likely unsigned int stat = status[i]; 359c103de24SGrant Likely 360c103de24SGrant Likely stat &= enabled; 361c103de24SGrant Likely if (!stat) 362c103de24SGrant Likely continue; 363c103de24SGrant Likely 364c103de24SGrant Likely while (stat) { 365c103de24SGrant Likely int bit = __ffs(stat); 366c103de24SGrant Likely int line = bank * 8 + bit; 367fe44e70dSLinus Walleij int child_irq = irq_find_mapping(stmpe_gpio->chip.irqdomain, 368ed05e204SLinus Walleij line); 369c103de24SGrant Likely 370ed05e204SLinus Walleij handle_nested_irq(child_irq); 371c103de24SGrant Likely stat &= ~(1 << bit); 372c103de24SGrant Likely } 373c103de24SGrant Likely 374*6936e1f8SPatrice Chotard /* 375*6936e1f8SPatrice Chotard * interrupt status register write has no effect on 376*6936e1f8SPatrice Chotard * 801 and 1801, bits are cleared when read. 377*6936e1f8SPatrice Chotard * Edge detect register is not present on 801 and 1801 378*6936e1f8SPatrice Chotard */ 379*6936e1f8SPatrice Chotard if (stmpe->partnum != STMPE801 || stmpe->partnum != STMPE1801) { 380c103de24SGrant Likely stmpe_reg_write(stmpe, statmsbreg + i, status[i]); 381cccdceb9SViresh Kumar stmpe_reg_write(stmpe, stmpe->regs[STMPE_IDX_GPEDR_MSB] 382cccdceb9SViresh Kumar + i, status[i]); 383c103de24SGrant Likely } 384*6936e1f8SPatrice Chotard } 385c103de24SGrant Likely 386c103de24SGrant Likely return IRQ_HANDLED; 387c103de24SGrant Likely } 388c103de24SGrant Likely 3893836309dSBill Pemberton static int stmpe_gpio_probe(struct platform_device *pdev) 390c103de24SGrant Likely { 391c103de24SGrant Likely struct stmpe *stmpe = dev_get_drvdata(pdev->dev.parent); 39286605cfeSVipul Kumar Samar struct device_node *np = pdev->dev.of_node; 393c103de24SGrant Likely struct stmpe_gpio *stmpe_gpio; 394c103de24SGrant Likely int ret; 39538040c85SChris Blair int irq = 0; 396c103de24SGrant Likely 397c103de24SGrant Likely irq = platform_get_irq(pdev, 0); 398c103de24SGrant Likely 399c103de24SGrant Likely stmpe_gpio = kzalloc(sizeof(struct stmpe_gpio), GFP_KERNEL); 400c103de24SGrant Likely if (!stmpe_gpio) 401c103de24SGrant Likely return -ENOMEM; 402c103de24SGrant Likely 403c103de24SGrant Likely mutex_init(&stmpe_gpio->irq_lock); 404c103de24SGrant Likely 405c103de24SGrant Likely stmpe_gpio->dev = &pdev->dev; 406c103de24SGrant Likely stmpe_gpio->stmpe = stmpe; 407c103de24SGrant Likely stmpe_gpio->chip = template_chip; 408c103de24SGrant Likely stmpe_gpio->chip.ngpio = stmpe->num_gpios; 40958383c78SLinus Walleij stmpe_gpio->chip.parent = &pdev->dev; 4109afd9b70SGabriel Fernandez stmpe_gpio->chip.of_node = np; 4119e9dc7d9SLinus Walleij stmpe_gpio->chip.base = -1; 412c103de24SGrant Likely 41327ec8a9cSLinus Walleij if (IS_ENABLED(CONFIG_DEBUG_FS)) 41427ec8a9cSLinus Walleij stmpe_gpio->chip.dbg_show = stmpe_dbg_show; 41527ec8a9cSLinus Walleij 41686605cfeSVipul Kumar Samar of_property_read_u32(np, "st,norequest-mask", 41786605cfeSVipul Kumar Samar &stmpe_gpio->norequest_mask); 41886605cfeSVipul Kumar Samar 4199e9dc7d9SLinus Walleij if (irq < 0) 42038040c85SChris Blair dev_info(&pdev->dev, 421fe44e70dSLinus Walleij "device configured in no-irq mode: " 42238040c85SChris Blair "irqs are not available\n"); 423c103de24SGrant Likely 424c103de24SGrant Likely ret = stmpe_enable(stmpe, STMPE_BLOCK_GPIO); 425c103de24SGrant Likely if (ret) 426c103de24SGrant Likely goto out_free; 427c103de24SGrant Likely 428b03c04a0SLinus Walleij ret = gpiochip_add_data(&stmpe_gpio->chip, stmpe_gpio); 4293f97d5fcSLinus Walleij if (ret) { 4303f97d5fcSLinus Walleij dev_err(&pdev->dev, "unable to add gpiochip: %d\n", ret); 4313f97d5fcSLinus Walleij goto out_disable; 4323f97d5fcSLinus Walleij } 4333f97d5fcSLinus Walleij 434fe44e70dSLinus Walleij if (irq > 0) { 435fe44e70dSLinus Walleij ret = devm_request_threaded_irq(&pdev->dev, irq, NULL, 436fe44e70dSLinus Walleij stmpe_gpio_irq, IRQF_ONESHOT, 437fe44e70dSLinus Walleij "stmpe-gpio", stmpe_gpio); 438c103de24SGrant Likely if (ret) { 439c103de24SGrant Likely dev_err(&pdev->dev, "unable to get irq: %d\n", ret); 440fc13d5a5SLee Jones goto out_disable; 441c103de24SGrant Likely } 442fe44e70dSLinus Walleij ret = gpiochip_irqchip_add(&stmpe_gpio->chip, 443fe44e70dSLinus Walleij &stmpe_gpio_irq_chip, 444fe44e70dSLinus Walleij 0, 445fe44e70dSLinus Walleij handle_simple_irq, 446fe44e70dSLinus Walleij IRQ_TYPE_NONE); 447fe44e70dSLinus Walleij if (ret) { 448fe44e70dSLinus Walleij dev_err(&pdev->dev, 449fe44e70dSLinus Walleij "could not connect irqchip to gpiochip\n"); 4503f97d5fcSLinus Walleij goto out_disable; 45138040c85SChris Blair } 452c103de24SGrant Likely 4533f97d5fcSLinus Walleij gpiochip_set_chained_irqchip(&stmpe_gpio->chip, 4543f97d5fcSLinus Walleij &stmpe_gpio_irq_chip, 4553f97d5fcSLinus Walleij irq, 4563f97d5fcSLinus Walleij NULL); 457c103de24SGrant Likely } 458c103de24SGrant Likely 459c103de24SGrant Likely platform_set_drvdata(pdev, stmpe_gpio); 460c103de24SGrant Likely 461c103de24SGrant Likely return 0; 462c103de24SGrant Likely 463c103de24SGrant Likely out_disable: 464c103de24SGrant Likely stmpe_disable(stmpe, STMPE_BLOCK_GPIO); 4653f97d5fcSLinus Walleij gpiochip_remove(&stmpe_gpio->chip); 466c103de24SGrant Likely out_free: 467c103de24SGrant Likely kfree(stmpe_gpio); 468c103de24SGrant Likely return ret; 469c103de24SGrant Likely } 470c103de24SGrant Likely 471c103de24SGrant Likely static struct platform_driver stmpe_gpio_driver = { 4723b52bb96SPaul Gortmaker .driver = { 4733b52bb96SPaul Gortmaker .suppress_bind_attrs = true, 4743b52bb96SPaul Gortmaker .name = "stmpe-gpio", 4753b52bb96SPaul Gortmaker }, 476c103de24SGrant Likely .probe = stmpe_gpio_probe, 477c103de24SGrant Likely }; 478c103de24SGrant Likely 479c103de24SGrant Likely static int __init stmpe_gpio_init(void) 480c103de24SGrant Likely { 481c103de24SGrant Likely return platform_driver_register(&stmpe_gpio_driver); 482c103de24SGrant Likely } 483c103de24SGrant Likely subsys_initcall(stmpe_gpio_init); 484