xref: /openbmc/linux/drivers/gpio/gpio-stmpe.c (revision 3b52bb960ec66f3788697e42e72ec3fa0e7f8178)
1c103de24SGrant Likely /*
2c103de24SGrant Likely  * Copyright (C) ST-Ericsson SA 2010
3c103de24SGrant Likely  *
4c103de24SGrant Likely  * License Terms: GNU General Public License, version 2
5c103de24SGrant Likely  * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
6c103de24SGrant Likely  */
7c103de24SGrant Likely 
8c103de24SGrant Likely #include <linux/init.h>
9c103de24SGrant Likely #include <linux/platform_device.h>
10c103de24SGrant Likely #include <linux/slab.h>
11c103de24SGrant Likely #include <linux/gpio.h>
12c103de24SGrant Likely #include <linux/interrupt.h>
1386605cfeSVipul Kumar Samar #include <linux/of.h>
14c103de24SGrant Likely #include <linux/mfd/stmpe.h>
1527ec8a9cSLinus Walleij #include <linux/seq_file.h>
16c103de24SGrant Likely 
17c103de24SGrant Likely /*
18c103de24SGrant Likely  * These registers are modified under the irq bus lock and cached to avoid
19c103de24SGrant Likely  * unnecessary writes in bus_sync_unlock.
20c103de24SGrant Likely  */
21c103de24SGrant Likely enum { REG_RE, REG_FE, REG_IE };
22c103de24SGrant Likely 
23c103de24SGrant Likely #define CACHE_NR_REGS	3
249e9dc7d9SLinus Walleij /* No variant has more than 24 GPIOs */
259e9dc7d9SLinus Walleij #define CACHE_NR_BANKS	(24 / 8)
26c103de24SGrant Likely 
27c103de24SGrant Likely struct stmpe_gpio {
28c103de24SGrant Likely 	struct gpio_chip chip;
29c103de24SGrant Likely 	struct stmpe *stmpe;
30c103de24SGrant Likely 	struct device *dev;
31c103de24SGrant Likely 	struct mutex irq_lock;
321dfb4a0dSLinus Walleij 	u32 norequest_mask;
33c103de24SGrant Likely 	/* Caches of interrupt control registers for bus_lock */
34c103de24SGrant Likely 	u8 regs[CACHE_NR_REGS][CACHE_NR_BANKS];
35c103de24SGrant Likely 	u8 oldregs[CACHE_NR_REGS][CACHE_NR_BANKS];
36c103de24SGrant Likely };
37c103de24SGrant Likely 
38c103de24SGrant Likely static int stmpe_gpio_get(struct gpio_chip *chip, unsigned offset)
39c103de24SGrant Likely {
40b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
41c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
42c103de24SGrant Likely 	u8 reg = stmpe->regs[STMPE_IDX_GPMR_LSB] - (offset / 8);
43c103de24SGrant Likely 	u8 mask = 1 << (offset % 8);
44c103de24SGrant Likely 	int ret;
45c103de24SGrant Likely 
46c103de24SGrant Likely 	ret = stmpe_reg_read(stmpe, reg);
47c103de24SGrant Likely 	if (ret < 0)
48c103de24SGrant Likely 		return ret;
49c103de24SGrant Likely 
507535b8beSBhupesh Sharma 	return !!(ret & mask);
51c103de24SGrant Likely }
52c103de24SGrant Likely 
53c103de24SGrant Likely static void stmpe_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
54c103de24SGrant Likely {
55b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
56c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
57c103de24SGrant Likely 	int which = val ? STMPE_IDX_GPSR_LSB : STMPE_IDX_GPCR_LSB;
58c103de24SGrant Likely 	u8 reg = stmpe->regs[which] - (offset / 8);
59c103de24SGrant Likely 	u8 mask = 1 << (offset % 8);
60c103de24SGrant Likely 
61cccdceb9SViresh Kumar 	/*
62cccdceb9SViresh Kumar 	 * Some variants have single register for gpio set/clear functionality.
63cccdceb9SViresh Kumar 	 * For them we need to write 0 to clear and 1 to set.
64cccdceb9SViresh Kumar 	 */
65cccdceb9SViresh Kumar 	if (stmpe->regs[STMPE_IDX_GPSR_LSB] == stmpe->regs[STMPE_IDX_GPCR_LSB])
66cccdceb9SViresh Kumar 		stmpe_set_bits(stmpe, reg, mask, val ? mask : 0);
67cccdceb9SViresh Kumar 	else
68c103de24SGrant Likely 		stmpe_reg_write(stmpe, reg, mask);
69c103de24SGrant Likely }
70c103de24SGrant Likely 
71c103de24SGrant Likely static int stmpe_gpio_direction_output(struct gpio_chip *chip,
72c103de24SGrant Likely 					 unsigned offset, int val)
73c103de24SGrant Likely {
74b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
75c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
76c103de24SGrant Likely 	u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
77c103de24SGrant Likely 	u8 mask = 1 << (offset % 8);
78c103de24SGrant Likely 
79c103de24SGrant Likely 	stmpe_gpio_set(chip, offset, val);
80c103de24SGrant Likely 
81c103de24SGrant Likely 	return stmpe_set_bits(stmpe, reg, mask, mask);
82c103de24SGrant Likely }
83c103de24SGrant Likely 
84c103de24SGrant Likely static int stmpe_gpio_direction_input(struct gpio_chip *chip,
85c103de24SGrant Likely 					unsigned offset)
86c103de24SGrant Likely {
87b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
88c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
89c103de24SGrant Likely 	u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
90c103de24SGrant Likely 	u8 mask = 1 << (offset % 8);
91c103de24SGrant Likely 
92c103de24SGrant Likely 	return stmpe_set_bits(stmpe, reg, mask, 0);
93c103de24SGrant Likely }
94c103de24SGrant Likely 
95c103de24SGrant Likely static int stmpe_gpio_request(struct gpio_chip *chip, unsigned offset)
96c103de24SGrant Likely {
97b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
98c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
99c103de24SGrant Likely 
100c103de24SGrant Likely 	if (stmpe_gpio->norequest_mask & (1 << offset))
101c103de24SGrant Likely 		return -EINVAL;
102c103de24SGrant Likely 
103c103de24SGrant Likely 	return stmpe_set_altfunc(stmpe, 1 << offset, STMPE_BLOCK_GPIO);
104c103de24SGrant Likely }
105c103de24SGrant Likely 
106c103de24SGrant Likely static struct gpio_chip template_chip = {
107c103de24SGrant Likely 	.label			= "stmpe",
108c103de24SGrant Likely 	.owner			= THIS_MODULE,
109c103de24SGrant Likely 	.direction_input	= stmpe_gpio_direction_input,
110c103de24SGrant Likely 	.get			= stmpe_gpio_get,
111c103de24SGrant Likely 	.direction_output	= stmpe_gpio_direction_output,
112c103de24SGrant Likely 	.set			= stmpe_gpio_set,
113c103de24SGrant Likely 	.request		= stmpe_gpio_request,
1149fb1f39eSLinus Walleij 	.can_sleep		= true,
115c103de24SGrant Likely };
116c103de24SGrant Likely 
117c103de24SGrant Likely static int stmpe_gpio_irq_set_type(struct irq_data *d, unsigned int type)
118c103de24SGrant Likely {
119fe44e70dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
120b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
121fc13d5a5SLee Jones 	int offset = d->hwirq;
122c103de24SGrant Likely 	int regoffset = offset / 8;
123c103de24SGrant Likely 	int mask = 1 << (offset % 8);
124c103de24SGrant Likely 
1251fe3bd9eSLinus Walleij 	if (type & IRQ_TYPE_LEVEL_LOW || type & IRQ_TYPE_LEVEL_HIGH)
126c103de24SGrant Likely 		return -EINVAL;
127c103de24SGrant Likely 
128cccdceb9SViresh Kumar 	/* STMPE801 doesn't have RE and FE registers */
129cccdceb9SViresh Kumar 	if (stmpe_gpio->stmpe->partnum == STMPE801)
130cccdceb9SViresh Kumar 		return 0;
131cccdceb9SViresh Kumar 
1321fe3bd9eSLinus Walleij 	if (type & IRQ_TYPE_EDGE_RISING)
133c103de24SGrant Likely 		stmpe_gpio->regs[REG_RE][regoffset] |= mask;
134c103de24SGrant Likely 	else
135c103de24SGrant Likely 		stmpe_gpio->regs[REG_RE][regoffset] &= ~mask;
136c103de24SGrant Likely 
1371fe3bd9eSLinus Walleij 	if (type & IRQ_TYPE_EDGE_FALLING)
138c103de24SGrant Likely 		stmpe_gpio->regs[REG_FE][regoffset] |= mask;
139c103de24SGrant Likely 	else
140c103de24SGrant Likely 		stmpe_gpio->regs[REG_FE][regoffset] &= ~mask;
141c103de24SGrant Likely 
142c103de24SGrant Likely 	return 0;
143c103de24SGrant Likely }
144c103de24SGrant Likely 
145c103de24SGrant Likely static void stmpe_gpio_irq_lock(struct irq_data *d)
146c103de24SGrant Likely {
147fe44e70dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
148b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
149c103de24SGrant Likely 
150c103de24SGrant Likely 	mutex_lock(&stmpe_gpio->irq_lock);
151c103de24SGrant Likely }
152c103de24SGrant Likely 
153c103de24SGrant Likely static void stmpe_gpio_irq_sync_unlock(struct irq_data *d)
154c103de24SGrant Likely {
155fe44e70dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
156b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
157c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
158c103de24SGrant Likely 	int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
159c103de24SGrant Likely 	static const u8 regmap[] = {
160c103de24SGrant Likely 		[REG_RE]	= STMPE_IDX_GPRER_LSB,
161c103de24SGrant Likely 		[REG_FE]	= STMPE_IDX_GPFER_LSB,
162c103de24SGrant Likely 		[REG_IE]	= STMPE_IDX_IEGPIOR_LSB,
163c103de24SGrant Likely 	};
164c103de24SGrant Likely 	int i, j;
165c103de24SGrant Likely 
166c103de24SGrant Likely 	for (i = 0; i < CACHE_NR_REGS; i++) {
167cccdceb9SViresh Kumar 		/* STMPE801 doesn't have RE and FE registers */
168cccdceb9SViresh Kumar 		if ((stmpe->partnum == STMPE801) &&
169cccdceb9SViresh Kumar 				(i != REG_IE))
170cccdceb9SViresh Kumar 			continue;
171cccdceb9SViresh Kumar 
172c103de24SGrant Likely 		for (j = 0; j < num_banks; j++) {
173c103de24SGrant Likely 			u8 old = stmpe_gpio->oldregs[i][j];
174c103de24SGrant Likely 			u8 new = stmpe_gpio->regs[i][j];
175c103de24SGrant Likely 
176c103de24SGrant Likely 			if (new == old)
177c103de24SGrant Likely 				continue;
178c103de24SGrant Likely 
179c103de24SGrant Likely 			stmpe_gpio->oldregs[i][j] = new;
180c103de24SGrant Likely 			stmpe_reg_write(stmpe, stmpe->regs[regmap[i]] - j, new);
181c103de24SGrant Likely 		}
182c103de24SGrant Likely 	}
183c103de24SGrant Likely 
184c103de24SGrant Likely 	mutex_unlock(&stmpe_gpio->irq_lock);
185c103de24SGrant Likely }
186c103de24SGrant Likely 
187c103de24SGrant Likely static void stmpe_gpio_irq_mask(struct irq_data *d)
188c103de24SGrant Likely {
189fe44e70dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
190b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
191fc13d5a5SLee Jones 	int offset = d->hwirq;
192c103de24SGrant Likely 	int regoffset = offset / 8;
193c103de24SGrant Likely 	int mask = 1 << (offset % 8);
194c103de24SGrant Likely 
195c103de24SGrant Likely 	stmpe_gpio->regs[REG_IE][regoffset] &= ~mask;
196c103de24SGrant Likely }
197c103de24SGrant Likely 
198c103de24SGrant Likely static void stmpe_gpio_irq_unmask(struct irq_data *d)
199c103de24SGrant Likely {
200fe44e70dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
201b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
202fc13d5a5SLee Jones 	int offset = d->hwirq;
203c103de24SGrant Likely 	int regoffset = offset / 8;
204c103de24SGrant Likely 	int mask = 1 << (offset % 8);
205c103de24SGrant Likely 
206c103de24SGrant Likely 	stmpe_gpio->regs[REG_IE][regoffset] |= mask;
207c103de24SGrant Likely }
208c103de24SGrant Likely 
20927ec8a9cSLinus Walleij static void stmpe_dbg_show_one(struct seq_file *s,
21027ec8a9cSLinus Walleij 			       struct gpio_chip *gc,
21127ec8a9cSLinus Walleij 			       unsigned offset, unsigned gpio)
21227ec8a9cSLinus Walleij {
213b03c04a0SLinus Walleij 	struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
21427ec8a9cSLinus Walleij 	struct stmpe *stmpe = stmpe_gpio->stmpe;
21527ec8a9cSLinus Walleij 	const char *label = gpiochip_is_requested(gc, offset);
21627ec8a9cSLinus Walleij 	int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
21727ec8a9cSLinus Walleij 	bool val = !!stmpe_gpio_get(gc, offset);
21827ec8a9cSLinus Walleij 	u8 dir_reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
21927ec8a9cSLinus Walleij 	u8 mask = 1 << (offset % 8);
22027ec8a9cSLinus Walleij 	int ret;
22127ec8a9cSLinus Walleij 	u8 dir;
22227ec8a9cSLinus Walleij 
22327ec8a9cSLinus Walleij 	ret = stmpe_reg_read(stmpe, dir_reg);
22427ec8a9cSLinus Walleij 	if (ret < 0)
22527ec8a9cSLinus Walleij 		return;
22627ec8a9cSLinus Walleij 	dir = !!(ret & mask);
22727ec8a9cSLinus Walleij 
22827ec8a9cSLinus Walleij 	if (dir) {
22927ec8a9cSLinus Walleij 		seq_printf(s, " gpio-%-3d (%-20.20s) out %s",
23027ec8a9cSLinus Walleij 			   gpio, label ?: "(none)",
23127ec8a9cSLinus Walleij 			   val ? "hi" : "lo");
23227ec8a9cSLinus Walleij 	} else {
23327ec8a9cSLinus Walleij 		u8 edge_det_reg = stmpe->regs[STMPE_IDX_GPEDR_MSB] + num_banks - 1 - (offset / 8);
23427ec8a9cSLinus Walleij 		u8 rise_reg = stmpe->regs[STMPE_IDX_GPRER_LSB] - (offset / 8);
23527ec8a9cSLinus Walleij 		u8 fall_reg = stmpe->regs[STMPE_IDX_GPFER_LSB] - (offset / 8);
23627ec8a9cSLinus Walleij 		u8 irqen_reg = stmpe->regs[STMPE_IDX_IEGPIOR_LSB] - (offset / 8);
23727ec8a9cSLinus Walleij 		bool edge_det;
23827ec8a9cSLinus Walleij 		bool rise;
23927ec8a9cSLinus Walleij 		bool fall;
24027ec8a9cSLinus Walleij 		bool irqen;
24127ec8a9cSLinus Walleij 
24227ec8a9cSLinus Walleij 		ret = stmpe_reg_read(stmpe, edge_det_reg);
24327ec8a9cSLinus Walleij 		if (ret < 0)
24427ec8a9cSLinus Walleij 			return;
24527ec8a9cSLinus Walleij 		edge_det = !!(ret & mask);
24627ec8a9cSLinus Walleij 		ret = stmpe_reg_read(stmpe, rise_reg);
24727ec8a9cSLinus Walleij 		if (ret < 0)
24827ec8a9cSLinus Walleij 			return;
24927ec8a9cSLinus Walleij 		rise = !!(ret & mask);
25027ec8a9cSLinus Walleij 		ret = stmpe_reg_read(stmpe, fall_reg);
25127ec8a9cSLinus Walleij 		if (ret < 0)
25227ec8a9cSLinus Walleij 			return;
25327ec8a9cSLinus Walleij 		fall = !!(ret & mask);
25427ec8a9cSLinus Walleij 		ret = stmpe_reg_read(stmpe, irqen_reg);
25527ec8a9cSLinus Walleij 		if (ret < 0)
25627ec8a9cSLinus Walleij 			return;
25727ec8a9cSLinus Walleij 		irqen = !!(ret & mask);
25827ec8a9cSLinus Walleij 
25927ec8a9cSLinus Walleij 		seq_printf(s, " gpio-%-3d (%-20.20s) in  %s %s %s%s%s",
26027ec8a9cSLinus Walleij 			   gpio, label ?: "(none)",
26127ec8a9cSLinus Walleij 			   val ? "hi" : "lo",
26227ec8a9cSLinus Walleij 			   edge_det ? "edge-asserted" : "edge-inactive",
26327ec8a9cSLinus Walleij 			   irqen ? "IRQ-enabled" : "",
26427ec8a9cSLinus Walleij 			   rise ? " rising-edge-detection" : "",
26527ec8a9cSLinus Walleij 			   fall ? " falling-edge-detection" : "");
26627ec8a9cSLinus Walleij 	}
26727ec8a9cSLinus Walleij }
26827ec8a9cSLinus Walleij 
26927ec8a9cSLinus Walleij static void stmpe_dbg_show(struct seq_file *s, struct gpio_chip *gc)
27027ec8a9cSLinus Walleij {
27127ec8a9cSLinus Walleij 	unsigned i;
27227ec8a9cSLinus Walleij 	unsigned gpio = gc->base;
27327ec8a9cSLinus Walleij 
27427ec8a9cSLinus Walleij 	for (i = 0; i < gc->ngpio; i++, gpio++) {
27527ec8a9cSLinus Walleij 		stmpe_dbg_show_one(s, gc, i, gpio);
27627ec8a9cSLinus Walleij 		seq_printf(s, "\n");
27727ec8a9cSLinus Walleij 	}
27827ec8a9cSLinus Walleij }
27927ec8a9cSLinus Walleij 
280c103de24SGrant Likely static struct irq_chip stmpe_gpio_irq_chip = {
281c103de24SGrant Likely 	.name			= "stmpe-gpio",
282c103de24SGrant Likely 	.irq_bus_lock		= stmpe_gpio_irq_lock,
283c103de24SGrant Likely 	.irq_bus_sync_unlock	= stmpe_gpio_irq_sync_unlock,
284c103de24SGrant Likely 	.irq_mask		= stmpe_gpio_irq_mask,
285c103de24SGrant Likely 	.irq_unmask		= stmpe_gpio_irq_unmask,
286c103de24SGrant Likely 	.irq_set_type		= stmpe_gpio_irq_set_type,
287c103de24SGrant Likely };
288c103de24SGrant Likely 
289c103de24SGrant Likely static irqreturn_t stmpe_gpio_irq(int irq, void *dev)
290c103de24SGrant Likely {
291c103de24SGrant Likely 	struct stmpe_gpio *stmpe_gpio = dev;
292c103de24SGrant Likely 	struct stmpe *stmpe = stmpe_gpio->stmpe;
293c103de24SGrant Likely 	u8 statmsbreg = stmpe->regs[STMPE_IDX_ISGPIOR_MSB];
294c103de24SGrant Likely 	int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
295c103de24SGrant Likely 	u8 status[num_banks];
296c103de24SGrant Likely 	int ret;
297c103de24SGrant Likely 	int i;
298c103de24SGrant Likely 
299c103de24SGrant Likely 	ret = stmpe_block_read(stmpe, statmsbreg, num_banks, status);
300c103de24SGrant Likely 	if (ret < 0)
301c103de24SGrant Likely 		return IRQ_NONE;
302c103de24SGrant Likely 
303c103de24SGrant Likely 	for (i = 0; i < num_banks; i++) {
304c103de24SGrant Likely 		int bank = num_banks - i - 1;
305c103de24SGrant Likely 		unsigned int enabled = stmpe_gpio->regs[REG_IE][bank];
306c103de24SGrant Likely 		unsigned int stat = status[i];
307c103de24SGrant Likely 
308c103de24SGrant Likely 		stat &= enabled;
309c103de24SGrant Likely 		if (!stat)
310c103de24SGrant Likely 			continue;
311c103de24SGrant Likely 
312c103de24SGrant Likely 		while (stat) {
313c103de24SGrant Likely 			int bit = __ffs(stat);
314c103de24SGrant Likely 			int line = bank * 8 + bit;
315fe44e70dSLinus Walleij 			int child_irq = irq_find_mapping(stmpe_gpio->chip.irqdomain,
316ed05e204SLinus Walleij 							 line);
317c103de24SGrant Likely 
318ed05e204SLinus Walleij 			handle_nested_irq(child_irq);
319c103de24SGrant Likely 			stat &= ~(1 << bit);
320c103de24SGrant Likely 		}
321c103de24SGrant Likely 
322c103de24SGrant Likely 		stmpe_reg_write(stmpe, statmsbreg + i, status[i]);
323cccdceb9SViresh Kumar 
324cccdceb9SViresh Kumar 		/* Edge detect register is not present on 801 */
325cccdceb9SViresh Kumar 		if (stmpe->partnum != STMPE801)
326cccdceb9SViresh Kumar 			stmpe_reg_write(stmpe, stmpe->regs[STMPE_IDX_GPEDR_MSB]
327cccdceb9SViresh Kumar 					+ i, status[i]);
328c103de24SGrant Likely 	}
329c103de24SGrant Likely 
330c103de24SGrant Likely 	return IRQ_HANDLED;
331c103de24SGrant Likely }
332c103de24SGrant Likely 
3333836309dSBill Pemberton static int stmpe_gpio_probe(struct platform_device *pdev)
334c103de24SGrant Likely {
335c103de24SGrant Likely 	struct stmpe *stmpe = dev_get_drvdata(pdev->dev.parent);
33686605cfeSVipul Kumar Samar 	struct device_node *np = pdev->dev.of_node;
337c103de24SGrant Likely 	struct stmpe_gpio *stmpe_gpio;
338c103de24SGrant Likely 	int ret;
33938040c85SChris Blair 	int irq = 0;
340c103de24SGrant Likely 
341c103de24SGrant Likely 	irq = platform_get_irq(pdev, 0);
342c103de24SGrant Likely 
343c103de24SGrant Likely 	stmpe_gpio = kzalloc(sizeof(struct stmpe_gpio), GFP_KERNEL);
344c103de24SGrant Likely 	if (!stmpe_gpio)
345c103de24SGrant Likely 		return -ENOMEM;
346c103de24SGrant Likely 
347c103de24SGrant Likely 	mutex_init(&stmpe_gpio->irq_lock);
348c103de24SGrant Likely 
349c103de24SGrant Likely 	stmpe_gpio->dev = &pdev->dev;
350c103de24SGrant Likely 	stmpe_gpio->stmpe = stmpe;
351c103de24SGrant Likely 	stmpe_gpio->chip = template_chip;
352c103de24SGrant Likely 	stmpe_gpio->chip.ngpio = stmpe->num_gpios;
35358383c78SLinus Walleij 	stmpe_gpio->chip.parent = &pdev->dev;
3549afd9b70SGabriel Fernandez 	stmpe_gpio->chip.of_node = np;
3559e9dc7d9SLinus Walleij 	stmpe_gpio->chip.base = -1;
356c103de24SGrant Likely 
35727ec8a9cSLinus Walleij 	if (IS_ENABLED(CONFIG_DEBUG_FS))
35827ec8a9cSLinus Walleij                 stmpe_gpio->chip.dbg_show = stmpe_dbg_show;
35927ec8a9cSLinus Walleij 
36086605cfeSVipul Kumar Samar 	of_property_read_u32(np, "st,norequest-mask",
36186605cfeSVipul Kumar Samar 			&stmpe_gpio->norequest_mask);
36286605cfeSVipul Kumar Samar 
3639e9dc7d9SLinus Walleij 	if (irq < 0)
36438040c85SChris Blair 		dev_info(&pdev->dev,
365fe44e70dSLinus Walleij 			"device configured in no-irq mode: "
36638040c85SChris Blair 			"irqs are not available\n");
367c103de24SGrant Likely 
368c103de24SGrant Likely 	ret = stmpe_enable(stmpe, STMPE_BLOCK_GPIO);
369c103de24SGrant Likely 	if (ret)
370c103de24SGrant Likely 		goto out_free;
371c103de24SGrant Likely 
372b03c04a0SLinus Walleij 	ret = gpiochip_add_data(&stmpe_gpio->chip, stmpe_gpio);
3733f97d5fcSLinus Walleij 	if (ret) {
3743f97d5fcSLinus Walleij 		dev_err(&pdev->dev, "unable to add gpiochip: %d\n", ret);
3753f97d5fcSLinus Walleij 		goto out_disable;
3763f97d5fcSLinus Walleij 	}
3773f97d5fcSLinus Walleij 
378fe44e70dSLinus Walleij 	if (irq > 0) {
379fe44e70dSLinus Walleij 		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
380fe44e70dSLinus Walleij 				stmpe_gpio_irq, IRQF_ONESHOT,
381fe44e70dSLinus Walleij 				"stmpe-gpio", stmpe_gpio);
382c103de24SGrant Likely 		if (ret) {
383c103de24SGrant Likely 			dev_err(&pdev->dev, "unable to get irq: %d\n", ret);
384fc13d5a5SLee Jones 			goto out_disable;
385c103de24SGrant Likely 		}
386fe44e70dSLinus Walleij 		ret =  gpiochip_irqchip_add(&stmpe_gpio->chip,
387fe44e70dSLinus Walleij 					    &stmpe_gpio_irq_chip,
388fe44e70dSLinus Walleij 					    0,
389fe44e70dSLinus Walleij 					    handle_simple_irq,
390fe44e70dSLinus Walleij 					    IRQ_TYPE_NONE);
391fe44e70dSLinus Walleij 		if (ret) {
392fe44e70dSLinus Walleij 			dev_err(&pdev->dev,
393fe44e70dSLinus Walleij 				"could not connect irqchip to gpiochip\n");
3943f97d5fcSLinus Walleij 			goto out_disable;
39538040c85SChris Blair 		}
396c103de24SGrant Likely 
3973f97d5fcSLinus Walleij 		gpiochip_set_chained_irqchip(&stmpe_gpio->chip,
3983f97d5fcSLinus Walleij 					     &stmpe_gpio_irq_chip,
3993f97d5fcSLinus Walleij 					     irq,
4003f97d5fcSLinus Walleij 					     NULL);
401c103de24SGrant Likely 	}
402c103de24SGrant Likely 
403c103de24SGrant Likely 	platform_set_drvdata(pdev, stmpe_gpio);
404c103de24SGrant Likely 
405c103de24SGrant Likely 	return 0;
406c103de24SGrant Likely 
407c103de24SGrant Likely out_disable:
408c103de24SGrant Likely 	stmpe_disable(stmpe, STMPE_BLOCK_GPIO);
4093f97d5fcSLinus Walleij 	gpiochip_remove(&stmpe_gpio->chip);
410c103de24SGrant Likely out_free:
411c103de24SGrant Likely 	kfree(stmpe_gpio);
412c103de24SGrant Likely 	return ret;
413c103de24SGrant Likely }
414c103de24SGrant Likely 
415c103de24SGrant Likely static struct platform_driver stmpe_gpio_driver = {
416*3b52bb96SPaul Gortmaker 	.driver = {
417*3b52bb96SPaul Gortmaker 		.suppress_bind_attrs	= true,
418*3b52bb96SPaul Gortmaker 		.name			= "stmpe-gpio",
419*3b52bb96SPaul Gortmaker 		.owner			= THIS_MODULE,
420*3b52bb96SPaul Gortmaker 	},
421c103de24SGrant Likely 	.probe		= stmpe_gpio_probe,
422c103de24SGrant Likely };
423c103de24SGrant Likely 
424c103de24SGrant Likely static int __init stmpe_gpio_init(void)
425c103de24SGrant Likely {
426c103de24SGrant Likely 	return platform_driver_register(&stmpe_gpio_driver);
427c103de24SGrant Likely }
428c103de24SGrant Likely subsys_initcall(stmpe_gpio_init);
429