1c103de24SGrant Likely /* 2c103de24SGrant Likely * Copyright (C) ST-Ericsson SA 2010 3c103de24SGrant Likely * 4c103de24SGrant Likely * License Terms: GNU General Public License, version 2 5c103de24SGrant Likely * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson 6c103de24SGrant Likely */ 7c103de24SGrant Likely 8c103de24SGrant Likely #include <linux/init.h> 9c103de24SGrant Likely #include <linux/platform_device.h> 10c103de24SGrant Likely #include <linux/slab.h> 11c103de24SGrant Likely #include <linux/gpio.h> 12c103de24SGrant Likely #include <linux/interrupt.h> 1386605cfeSVipul Kumar Samar #include <linux/of.h> 14c103de24SGrant Likely #include <linux/mfd/stmpe.h> 1527ec8a9cSLinus Walleij #include <linux/seq_file.h> 1696b2cca6SLinus Walleij #include <linux/bitops.h> 17c103de24SGrant Likely 18c103de24SGrant Likely /* 19c103de24SGrant Likely * These registers are modified under the irq bus lock and cached to avoid 20c103de24SGrant Likely * unnecessary writes in bus_sync_unlock. 21c103de24SGrant Likely */ 22c103de24SGrant Likely enum { REG_RE, REG_FE, REG_IE }; 23c103de24SGrant Likely 2443db289dSPatrice Chotard enum { LSB, CSB, MSB }; 2543db289dSPatrice Chotard 26c103de24SGrant Likely #define CACHE_NR_REGS 3 279e9dc7d9SLinus Walleij /* No variant has more than 24 GPIOs */ 289e9dc7d9SLinus Walleij #define CACHE_NR_BANKS (24 / 8) 29c103de24SGrant Likely 30c103de24SGrant Likely struct stmpe_gpio { 31c103de24SGrant Likely struct gpio_chip chip; 32c103de24SGrant Likely struct stmpe *stmpe; 33c103de24SGrant Likely struct device *dev; 34c103de24SGrant Likely struct mutex irq_lock; 351dfb4a0dSLinus Walleij u32 norequest_mask; 36c103de24SGrant Likely /* Caches of interrupt control registers for bus_lock */ 37c103de24SGrant Likely u8 regs[CACHE_NR_REGS][CACHE_NR_BANKS]; 38c103de24SGrant Likely u8 oldregs[CACHE_NR_REGS][CACHE_NR_BANKS]; 39c103de24SGrant Likely }; 40c103de24SGrant Likely 41c103de24SGrant Likely static int stmpe_gpio_get(struct gpio_chip *chip, unsigned offset) 42c103de24SGrant Likely { 43b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip); 44c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 4543db289dSPatrice Chotard u8 reg = stmpe->regs[STMPE_IDX_GPMR_LSB + (offset / 8)]; 464e2678b5SLinus Walleij u8 mask = BIT(offset % 8); 47c103de24SGrant Likely int ret; 48c103de24SGrant Likely 49c103de24SGrant Likely ret = stmpe_reg_read(stmpe, reg); 50c103de24SGrant Likely if (ret < 0) 51c103de24SGrant Likely return ret; 52c103de24SGrant Likely 537535b8beSBhupesh Sharma return !!(ret & mask); 54c103de24SGrant Likely } 55c103de24SGrant Likely 56c103de24SGrant Likely static void stmpe_gpio_set(struct gpio_chip *chip, unsigned offset, int val) 57c103de24SGrant Likely { 58b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip); 59c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 60c103de24SGrant Likely int which = val ? STMPE_IDX_GPSR_LSB : STMPE_IDX_GPCR_LSB; 6143db289dSPatrice Chotard u8 reg = stmpe->regs[which + (offset / 8)]; 624e2678b5SLinus Walleij u8 mask = BIT(offset % 8); 63c103de24SGrant Likely 64cccdceb9SViresh Kumar /* 65cccdceb9SViresh Kumar * Some variants have single register for gpio set/clear functionality. 66cccdceb9SViresh Kumar * For them we need to write 0 to clear and 1 to set. 67cccdceb9SViresh Kumar */ 68cccdceb9SViresh Kumar if (stmpe->regs[STMPE_IDX_GPSR_LSB] == stmpe->regs[STMPE_IDX_GPCR_LSB]) 69cccdceb9SViresh Kumar stmpe_set_bits(stmpe, reg, mask, val ? mask : 0); 70cccdceb9SViresh Kumar else 71c103de24SGrant Likely stmpe_reg_write(stmpe, reg, mask); 72c103de24SGrant Likely } 73c103de24SGrant Likely 748e293fb0SLinus Walleij static int stmpe_gpio_get_direction(struct gpio_chip *chip, 758e293fb0SLinus Walleij unsigned offset) 768e293fb0SLinus Walleij { 778e293fb0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip); 788e293fb0SLinus Walleij struct stmpe *stmpe = stmpe_gpio->stmpe; 798e293fb0SLinus Walleij u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8); 804e2678b5SLinus Walleij u8 mask = BIT(offset % 8); 818e293fb0SLinus Walleij int ret; 828e293fb0SLinus Walleij 838e293fb0SLinus Walleij ret = stmpe_reg_read(stmpe, reg); 848e293fb0SLinus Walleij if (ret < 0) 858e293fb0SLinus Walleij return ret; 868e293fb0SLinus Walleij 878e293fb0SLinus Walleij return !(ret & mask); 888e293fb0SLinus Walleij } 898e293fb0SLinus Walleij 90c103de24SGrant Likely static int stmpe_gpio_direction_output(struct gpio_chip *chip, 91c103de24SGrant Likely unsigned offset, int val) 92c103de24SGrant Likely { 93b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip); 94c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 9543db289dSPatrice Chotard u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB + (offset / 8)]; 964e2678b5SLinus Walleij u8 mask = BIT(offset % 8); 97c103de24SGrant Likely 98c103de24SGrant Likely stmpe_gpio_set(chip, offset, val); 99c103de24SGrant Likely 100c103de24SGrant Likely return stmpe_set_bits(stmpe, reg, mask, mask); 101c103de24SGrant Likely } 102c103de24SGrant Likely 103c103de24SGrant Likely static int stmpe_gpio_direction_input(struct gpio_chip *chip, 104c103de24SGrant Likely unsigned offset) 105c103de24SGrant Likely { 106b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip); 107c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 10843db289dSPatrice Chotard u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB + (offset / 8)]; 1094e2678b5SLinus Walleij u8 mask = BIT(offset % 8); 110c103de24SGrant Likely 111c103de24SGrant Likely return stmpe_set_bits(stmpe, reg, mask, 0); 112c103de24SGrant Likely } 113c103de24SGrant Likely 114c103de24SGrant Likely static int stmpe_gpio_request(struct gpio_chip *chip, unsigned offset) 115c103de24SGrant Likely { 116b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip); 117c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 118c103de24SGrant Likely 1194e2678b5SLinus Walleij if (stmpe_gpio->norequest_mask & BIT(offset)) 120c103de24SGrant Likely return -EINVAL; 121c103de24SGrant Likely 1224e2678b5SLinus Walleij return stmpe_set_altfunc(stmpe, BIT(offset), STMPE_BLOCK_GPIO); 123c103de24SGrant Likely } 124c103de24SGrant Likely 125e35b5ab0SJulia Lawall static const struct gpio_chip template_chip = { 126c103de24SGrant Likely .label = "stmpe", 127c103de24SGrant Likely .owner = THIS_MODULE, 1288e293fb0SLinus Walleij .get_direction = stmpe_gpio_get_direction, 129c103de24SGrant Likely .direction_input = stmpe_gpio_direction_input, 130c103de24SGrant Likely .get = stmpe_gpio_get, 131c103de24SGrant Likely .direction_output = stmpe_gpio_direction_output, 132c103de24SGrant Likely .set = stmpe_gpio_set, 133c103de24SGrant Likely .request = stmpe_gpio_request, 1349fb1f39eSLinus Walleij .can_sleep = true, 135c103de24SGrant Likely }; 136c103de24SGrant Likely 137c103de24SGrant Likely static int stmpe_gpio_irq_set_type(struct irq_data *d, unsigned int type) 138c103de24SGrant Likely { 139fe44e70dSLinus Walleij struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 140b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc); 141fc13d5a5SLee Jones int offset = d->hwirq; 142c103de24SGrant Likely int regoffset = offset / 8; 1434e2678b5SLinus Walleij int mask = BIT(offset % 8); 144c103de24SGrant Likely 1451fe3bd9eSLinus Walleij if (type & IRQ_TYPE_LEVEL_LOW || type & IRQ_TYPE_LEVEL_HIGH) 146c103de24SGrant Likely return -EINVAL; 147c103de24SGrant Likely 148c6a05a05SPatrice Chotard /* STMPE801 and STMPE 1600 don't have RE and FE registers */ 149c6a05a05SPatrice Chotard if (stmpe_gpio->stmpe->partnum == STMPE801 || 150c6a05a05SPatrice Chotard stmpe_gpio->stmpe->partnum == STMPE1600) 151cccdceb9SViresh Kumar return 0; 152cccdceb9SViresh Kumar 1531fe3bd9eSLinus Walleij if (type & IRQ_TYPE_EDGE_RISING) 154c103de24SGrant Likely stmpe_gpio->regs[REG_RE][regoffset] |= mask; 155c103de24SGrant Likely else 156c103de24SGrant Likely stmpe_gpio->regs[REG_RE][regoffset] &= ~mask; 157c103de24SGrant Likely 1581fe3bd9eSLinus Walleij if (type & IRQ_TYPE_EDGE_FALLING) 159c103de24SGrant Likely stmpe_gpio->regs[REG_FE][regoffset] |= mask; 160c103de24SGrant Likely else 161c103de24SGrant Likely stmpe_gpio->regs[REG_FE][regoffset] &= ~mask; 162c103de24SGrant Likely 163c103de24SGrant Likely return 0; 164c103de24SGrant Likely } 165c103de24SGrant Likely 166c103de24SGrant Likely static void stmpe_gpio_irq_lock(struct irq_data *d) 167c103de24SGrant Likely { 168fe44e70dSLinus Walleij struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 169b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc); 170c103de24SGrant Likely 171c103de24SGrant Likely mutex_lock(&stmpe_gpio->irq_lock); 172c103de24SGrant Likely } 173c103de24SGrant Likely 174c103de24SGrant Likely static void stmpe_gpio_irq_sync_unlock(struct irq_data *d) 175c103de24SGrant Likely { 176fe44e70dSLinus Walleij struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 177b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc); 178c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 179c103de24SGrant Likely int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8); 18043db289dSPatrice Chotard static const u8 regmap[CACHE_NR_REGS][CACHE_NR_BANKS] = { 18143db289dSPatrice Chotard [REG_RE][LSB] = STMPE_IDX_GPRER_LSB, 18243db289dSPatrice Chotard [REG_RE][CSB] = STMPE_IDX_GPRER_CSB, 18343db289dSPatrice Chotard [REG_RE][MSB] = STMPE_IDX_GPRER_MSB, 18443db289dSPatrice Chotard [REG_FE][LSB] = STMPE_IDX_GPFER_LSB, 18543db289dSPatrice Chotard [REG_FE][CSB] = STMPE_IDX_GPFER_CSB, 18643db289dSPatrice Chotard [REG_FE][MSB] = STMPE_IDX_GPFER_MSB, 18743db289dSPatrice Chotard [REG_IE][LSB] = STMPE_IDX_IEGPIOR_LSB, 18843db289dSPatrice Chotard [REG_IE][CSB] = STMPE_IDX_IEGPIOR_CSB, 18943db289dSPatrice Chotard [REG_IE][MSB] = STMPE_IDX_IEGPIOR_MSB, 190c103de24SGrant Likely }; 191c103de24SGrant Likely int i, j; 192c103de24SGrant Likely 193c103de24SGrant Likely for (i = 0; i < CACHE_NR_REGS; i++) { 194c6a05a05SPatrice Chotard /* STMPE801 and STMPE1600 don't have RE and FE registers */ 195c6a05a05SPatrice Chotard if ((stmpe->partnum == STMPE801 || 196c6a05a05SPatrice Chotard stmpe->partnum == STMPE1600) && 197cccdceb9SViresh Kumar (i != REG_IE)) 198cccdceb9SViresh Kumar continue; 199cccdceb9SViresh Kumar 200c103de24SGrant Likely for (j = 0; j < num_banks; j++) { 201c103de24SGrant Likely u8 old = stmpe_gpio->oldregs[i][j]; 202c103de24SGrant Likely u8 new = stmpe_gpio->regs[i][j]; 203c103de24SGrant Likely 204c103de24SGrant Likely if (new == old) 205c103de24SGrant Likely continue; 206c103de24SGrant Likely 207c103de24SGrant Likely stmpe_gpio->oldregs[i][j] = new; 20843db289dSPatrice Chotard stmpe_reg_write(stmpe, stmpe->regs[regmap[i][j]], new); 209c103de24SGrant Likely } 210c103de24SGrant Likely } 211c103de24SGrant Likely 212c103de24SGrant Likely mutex_unlock(&stmpe_gpio->irq_lock); 213c103de24SGrant Likely } 214c103de24SGrant Likely 215c103de24SGrant Likely static void stmpe_gpio_irq_mask(struct irq_data *d) 216c103de24SGrant Likely { 217fe44e70dSLinus Walleij struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 218b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc); 219fc13d5a5SLee Jones int offset = d->hwirq; 220c103de24SGrant Likely int regoffset = offset / 8; 2214e2678b5SLinus Walleij int mask = BIT(offset % 8); 222c103de24SGrant Likely 223c103de24SGrant Likely stmpe_gpio->regs[REG_IE][regoffset] &= ~mask; 224c103de24SGrant Likely } 225c103de24SGrant Likely 226c103de24SGrant Likely static void stmpe_gpio_irq_unmask(struct irq_data *d) 227c103de24SGrant Likely { 228fe44e70dSLinus Walleij struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 229b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc); 230c6a05a05SPatrice Chotard struct stmpe *stmpe = stmpe_gpio->stmpe; 231fc13d5a5SLee Jones int offset = d->hwirq; 232c103de24SGrant Likely int regoffset = offset / 8; 2334e2678b5SLinus Walleij int mask = BIT(offset % 8); 234c103de24SGrant Likely 235c103de24SGrant Likely stmpe_gpio->regs[REG_IE][regoffset] |= mask; 236c6a05a05SPatrice Chotard 237c6a05a05SPatrice Chotard /* 238c6a05a05SPatrice Chotard * STMPE1600 workaround: to be able to get IRQ from pins, 239c6a05a05SPatrice Chotard * a read must be done on GPMR register, or a write in 240c6a05a05SPatrice Chotard * GPSR or GPCR registers 241c6a05a05SPatrice Chotard */ 242c6a05a05SPatrice Chotard if (stmpe->partnum == STMPE1600) 243c6a05a05SPatrice Chotard stmpe_reg_read(stmpe, 244c6a05a05SPatrice Chotard stmpe->regs[STMPE_IDX_GPMR_LSB + regoffset]); 245c103de24SGrant Likely } 246c103de24SGrant Likely 24727ec8a9cSLinus Walleij static void stmpe_dbg_show_one(struct seq_file *s, 24827ec8a9cSLinus Walleij struct gpio_chip *gc, 24927ec8a9cSLinus Walleij unsigned offset, unsigned gpio) 25027ec8a9cSLinus Walleij { 251b03c04a0SLinus Walleij struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc); 25227ec8a9cSLinus Walleij struct stmpe *stmpe = stmpe_gpio->stmpe; 25327ec8a9cSLinus Walleij const char *label = gpiochip_is_requested(gc, offset); 25427ec8a9cSLinus Walleij bool val = !!stmpe_gpio_get(gc, offset); 25543db289dSPatrice Chotard u8 bank = offset / 8; 25643db289dSPatrice Chotard u8 dir_reg = stmpe->regs[STMPE_IDX_GPDR_LSB + bank]; 2574e2678b5SLinus Walleij u8 mask = BIT(offset % 8); 25827ec8a9cSLinus Walleij int ret; 25927ec8a9cSLinus Walleij u8 dir; 26027ec8a9cSLinus Walleij 26127ec8a9cSLinus Walleij ret = stmpe_reg_read(stmpe, dir_reg); 26227ec8a9cSLinus Walleij if (ret < 0) 26327ec8a9cSLinus Walleij return; 26427ec8a9cSLinus Walleij dir = !!(ret & mask); 26527ec8a9cSLinus Walleij 26627ec8a9cSLinus Walleij if (dir) { 26727ec8a9cSLinus Walleij seq_printf(s, " gpio-%-3d (%-20.20s) out %s", 26827ec8a9cSLinus Walleij gpio, label ?: "(none)", 26927ec8a9cSLinus Walleij val ? "hi" : "lo"); 27027ec8a9cSLinus Walleij } else { 271287849cbSPatrice Chotard u8 edge_det_reg; 272287849cbSPatrice Chotard u8 rise_reg; 273287849cbSPatrice Chotard u8 fall_reg; 274287849cbSPatrice Chotard u8 irqen_reg; 275287849cbSPatrice Chotard 276287849cbSPatrice Chotard char *edge_det_values[] = {"edge-inactive", 277287849cbSPatrice Chotard "edge-asserted", 278287849cbSPatrice Chotard "not-supported"}; 279287849cbSPatrice Chotard char *rise_values[] = {"no-rising-edge-detection", 280287849cbSPatrice Chotard "rising-edge-detection", 281287849cbSPatrice Chotard "not-supported"}; 282287849cbSPatrice Chotard char *fall_values[] = {"no-falling-edge-detection", 283287849cbSPatrice Chotard "falling-edge-detection", 284287849cbSPatrice Chotard "not-supported"}; 285287849cbSPatrice Chotard #define NOT_SUPPORTED_IDX 2 286287849cbSPatrice Chotard u8 edge_det = NOT_SUPPORTED_IDX; 287287849cbSPatrice Chotard u8 rise = NOT_SUPPORTED_IDX; 288287849cbSPatrice Chotard u8 fall = NOT_SUPPORTED_IDX; 28927ec8a9cSLinus Walleij bool irqen; 29027ec8a9cSLinus Walleij 291287849cbSPatrice Chotard switch (stmpe->partnum) { 292287849cbSPatrice Chotard case STMPE610: 293287849cbSPatrice Chotard case STMPE811: 294287849cbSPatrice Chotard case STMPE1601: 295287849cbSPatrice Chotard case STMPE2401: 296287849cbSPatrice Chotard case STMPE2403: 29743db289dSPatrice Chotard edge_det_reg = stmpe->regs[STMPE_IDX_GPEDR_LSB + bank]; 29827ec8a9cSLinus Walleij ret = stmpe_reg_read(stmpe, edge_det_reg); 29927ec8a9cSLinus Walleij if (ret < 0) 30027ec8a9cSLinus Walleij return; 30127ec8a9cSLinus Walleij edge_det = !!(ret & mask); 302287849cbSPatrice Chotard 303287849cbSPatrice Chotard case STMPE1801: 30443db289dSPatrice Chotard rise_reg = stmpe->regs[STMPE_IDX_GPRER_LSB + bank]; 30543db289dSPatrice Chotard fall_reg = stmpe->regs[STMPE_IDX_GPFER_LSB + bank]; 30643db289dSPatrice Chotard 30727ec8a9cSLinus Walleij ret = stmpe_reg_read(stmpe, rise_reg); 30827ec8a9cSLinus Walleij if (ret < 0) 30927ec8a9cSLinus Walleij return; 31027ec8a9cSLinus Walleij rise = !!(ret & mask); 31127ec8a9cSLinus Walleij ret = stmpe_reg_read(stmpe, fall_reg); 31227ec8a9cSLinus Walleij if (ret < 0) 31327ec8a9cSLinus Walleij return; 31427ec8a9cSLinus Walleij fall = !!(ret & mask); 315287849cbSPatrice Chotard 316287849cbSPatrice Chotard case STMPE801: 317c6a05a05SPatrice Chotard case STMPE1600: 31843db289dSPatrice Chotard irqen_reg = stmpe->regs[STMPE_IDX_IEGPIOR_LSB + bank]; 319287849cbSPatrice Chotard break; 320287849cbSPatrice Chotard 321287849cbSPatrice Chotard default: 322287849cbSPatrice Chotard return; 323287849cbSPatrice Chotard } 324287849cbSPatrice Chotard 32527ec8a9cSLinus Walleij ret = stmpe_reg_read(stmpe, irqen_reg); 32627ec8a9cSLinus Walleij if (ret < 0) 32727ec8a9cSLinus Walleij return; 32827ec8a9cSLinus Walleij irqen = !!(ret & mask); 32927ec8a9cSLinus Walleij 330287849cbSPatrice Chotard seq_printf(s, " gpio-%-3d (%-20.20s) in %s %13s %13s %25s %25s", 33127ec8a9cSLinus Walleij gpio, label ?: "(none)", 33227ec8a9cSLinus Walleij val ? "hi" : "lo", 333287849cbSPatrice Chotard edge_det_values[edge_det], 334287849cbSPatrice Chotard irqen ? "IRQ-enabled" : "IRQ-disabled", 335287849cbSPatrice Chotard rise_values[rise], 336287849cbSPatrice Chotard fall_values[fall]); 33727ec8a9cSLinus Walleij } 33827ec8a9cSLinus Walleij } 33927ec8a9cSLinus Walleij 34027ec8a9cSLinus Walleij static void stmpe_dbg_show(struct seq_file *s, struct gpio_chip *gc) 34127ec8a9cSLinus Walleij { 34227ec8a9cSLinus Walleij unsigned i; 34327ec8a9cSLinus Walleij unsigned gpio = gc->base; 34427ec8a9cSLinus Walleij 34527ec8a9cSLinus Walleij for (i = 0; i < gc->ngpio; i++, gpio++) { 34627ec8a9cSLinus Walleij stmpe_dbg_show_one(s, gc, i, gpio); 34727ec8a9cSLinus Walleij seq_printf(s, "\n"); 34827ec8a9cSLinus Walleij } 34927ec8a9cSLinus Walleij } 35027ec8a9cSLinus Walleij 351c103de24SGrant Likely static struct irq_chip stmpe_gpio_irq_chip = { 352c103de24SGrant Likely .name = "stmpe-gpio", 353c103de24SGrant Likely .irq_bus_lock = stmpe_gpio_irq_lock, 354c103de24SGrant Likely .irq_bus_sync_unlock = stmpe_gpio_irq_sync_unlock, 355c103de24SGrant Likely .irq_mask = stmpe_gpio_irq_mask, 356c103de24SGrant Likely .irq_unmask = stmpe_gpio_irq_unmask, 357c103de24SGrant Likely .irq_set_type = stmpe_gpio_irq_set_type, 358c103de24SGrant Likely }; 359c103de24SGrant Likely 360c103de24SGrant Likely static irqreturn_t stmpe_gpio_irq(int irq, void *dev) 361c103de24SGrant Likely { 362c103de24SGrant Likely struct stmpe_gpio *stmpe_gpio = dev; 363c103de24SGrant Likely struct stmpe *stmpe = stmpe_gpio->stmpe; 364c6a05a05SPatrice Chotard u8 statmsbreg; 365c103de24SGrant Likely int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8); 366c103de24SGrant Likely u8 status[num_banks]; 367c103de24SGrant Likely int ret; 368c103de24SGrant Likely int i; 369c103de24SGrant Likely 370c6a05a05SPatrice Chotard /* 371c6a05a05SPatrice Chotard * the stmpe_block_read() call below, imposes to set statmsbreg 372c6a05a05SPatrice Chotard * with the register located at the lowest address. As STMPE1600 373c6a05a05SPatrice Chotard * variant is the only one which respect registers address's order 374c6a05a05SPatrice Chotard * (LSB regs located at lowest address than MSB ones) whereas all 375c6a05a05SPatrice Chotard * the others have a registers layout with MSB located before the 376c6a05a05SPatrice Chotard * LSB regs. 377c6a05a05SPatrice Chotard */ 378c6a05a05SPatrice Chotard if (stmpe->partnum == STMPE1600) 379c6a05a05SPatrice Chotard statmsbreg = stmpe->regs[STMPE_IDX_ISGPIOR_LSB]; 380c6a05a05SPatrice Chotard else 381c6a05a05SPatrice Chotard statmsbreg = stmpe->regs[STMPE_IDX_ISGPIOR_MSB]; 382c6a05a05SPatrice Chotard 383c103de24SGrant Likely ret = stmpe_block_read(stmpe, statmsbreg, num_banks, status); 384c103de24SGrant Likely if (ret < 0) 385c103de24SGrant Likely return IRQ_NONE; 386c103de24SGrant Likely 387c103de24SGrant Likely for (i = 0; i < num_banks; i++) { 388c6a05a05SPatrice Chotard int bank = (stmpe_gpio->stmpe->partnum == STMPE1600) ? i : 389c6a05a05SPatrice Chotard num_banks - i - 1; 390c103de24SGrant Likely unsigned int enabled = stmpe_gpio->regs[REG_IE][bank]; 391c103de24SGrant Likely unsigned int stat = status[i]; 392c103de24SGrant Likely 393c103de24SGrant Likely stat &= enabled; 394c103de24SGrant Likely if (!stat) 395c103de24SGrant Likely continue; 396c103de24SGrant Likely 397c103de24SGrant Likely while (stat) { 398c103de24SGrant Likely int bit = __ffs(stat); 399c103de24SGrant Likely int line = bank * 8 + bit; 400fe44e70dSLinus Walleij int child_irq = irq_find_mapping(stmpe_gpio->chip.irqdomain, 401ed05e204SLinus Walleij line); 402c103de24SGrant Likely 403ed05e204SLinus Walleij handle_nested_irq(child_irq); 4044e2678b5SLinus Walleij stat &= ~BIT(bit); 405c103de24SGrant Likely } 406c103de24SGrant Likely 4076936e1f8SPatrice Chotard /* 4086936e1f8SPatrice Chotard * interrupt status register write has no effect on 409c6a05a05SPatrice Chotard * 801/1801/1600, bits are cleared when read. 410c6a05a05SPatrice Chotard * Edge detect register is not present on 801/1600/1801 4116936e1f8SPatrice Chotard */ 412c6a05a05SPatrice Chotard if (stmpe->partnum != STMPE801 || stmpe->partnum != STMPE1600 || 413c6a05a05SPatrice Chotard stmpe->partnum != STMPE1801) { 414c103de24SGrant Likely stmpe_reg_write(stmpe, statmsbreg + i, status[i]); 41543db289dSPatrice Chotard stmpe_reg_write(stmpe, 416*1516c635SLinus Walleij stmpe->regs[STMPE_IDX_GPEDR_MSB] + i, 41743db289dSPatrice Chotard status[i]); 418c103de24SGrant Likely } 4196936e1f8SPatrice Chotard } 420c103de24SGrant Likely 421c103de24SGrant Likely return IRQ_HANDLED; 422c103de24SGrant Likely } 423c103de24SGrant Likely 4243836309dSBill Pemberton static int stmpe_gpio_probe(struct platform_device *pdev) 425c103de24SGrant Likely { 426c103de24SGrant Likely struct stmpe *stmpe = dev_get_drvdata(pdev->dev.parent); 42786605cfeSVipul Kumar Samar struct device_node *np = pdev->dev.of_node; 428c103de24SGrant Likely struct stmpe_gpio *stmpe_gpio; 429c103de24SGrant Likely int ret; 43038040c85SChris Blair int irq = 0; 431c103de24SGrant Likely 432c103de24SGrant Likely irq = platform_get_irq(pdev, 0); 433c103de24SGrant Likely 434c103de24SGrant Likely stmpe_gpio = kzalloc(sizeof(struct stmpe_gpio), GFP_KERNEL); 435c103de24SGrant Likely if (!stmpe_gpio) 436c103de24SGrant Likely return -ENOMEM; 437c103de24SGrant Likely 438c103de24SGrant Likely mutex_init(&stmpe_gpio->irq_lock); 439c103de24SGrant Likely 440c103de24SGrant Likely stmpe_gpio->dev = &pdev->dev; 441c103de24SGrant Likely stmpe_gpio->stmpe = stmpe; 442c103de24SGrant Likely stmpe_gpio->chip = template_chip; 443c103de24SGrant Likely stmpe_gpio->chip.ngpio = stmpe->num_gpios; 44458383c78SLinus Walleij stmpe_gpio->chip.parent = &pdev->dev; 4459afd9b70SGabriel Fernandez stmpe_gpio->chip.of_node = np; 4469e9dc7d9SLinus Walleij stmpe_gpio->chip.base = -1; 447c103de24SGrant Likely 44827ec8a9cSLinus Walleij if (IS_ENABLED(CONFIG_DEBUG_FS)) 44927ec8a9cSLinus Walleij stmpe_gpio->chip.dbg_show = stmpe_dbg_show; 45027ec8a9cSLinus Walleij 45186605cfeSVipul Kumar Samar of_property_read_u32(np, "st,norequest-mask", 45286605cfeSVipul Kumar Samar &stmpe_gpio->norequest_mask); 45396b2cca6SLinus Walleij if (stmpe_gpio->norequest_mask) 45496b2cca6SLinus Walleij stmpe_gpio->chip.irq_need_valid_mask = true; 45586605cfeSVipul Kumar Samar 4569e9dc7d9SLinus Walleij if (irq < 0) 45738040c85SChris Blair dev_info(&pdev->dev, 458fe44e70dSLinus Walleij "device configured in no-irq mode: " 45938040c85SChris Blair "irqs are not available\n"); 460c103de24SGrant Likely 461c103de24SGrant Likely ret = stmpe_enable(stmpe, STMPE_BLOCK_GPIO); 462c103de24SGrant Likely if (ret) 463c103de24SGrant Likely goto out_free; 464c103de24SGrant Likely 465b03c04a0SLinus Walleij ret = gpiochip_add_data(&stmpe_gpio->chip, stmpe_gpio); 4663f97d5fcSLinus Walleij if (ret) { 4673f97d5fcSLinus Walleij dev_err(&pdev->dev, "unable to add gpiochip: %d\n", ret); 4683f97d5fcSLinus Walleij goto out_disable; 4693f97d5fcSLinus Walleij } 4703f97d5fcSLinus Walleij 471fe44e70dSLinus Walleij if (irq > 0) { 472fe44e70dSLinus Walleij ret = devm_request_threaded_irq(&pdev->dev, irq, NULL, 473fe44e70dSLinus Walleij stmpe_gpio_irq, IRQF_ONESHOT, 474fe44e70dSLinus Walleij "stmpe-gpio", stmpe_gpio); 475c103de24SGrant Likely if (ret) { 476c103de24SGrant Likely dev_err(&pdev->dev, "unable to get irq: %d\n", ret); 477fc13d5a5SLee Jones goto out_disable; 478c103de24SGrant Likely } 47996b2cca6SLinus Walleij if (stmpe_gpio->norequest_mask) { 48096b2cca6SLinus Walleij int i; 48196b2cca6SLinus Walleij 48296b2cca6SLinus Walleij /* Forbid unused lines to be mapped as IRQs */ 48396b2cca6SLinus Walleij for (i = 0; i < sizeof(u32); i++) 48496b2cca6SLinus Walleij if (stmpe_gpio->norequest_mask & BIT(i)) 48596b2cca6SLinus Walleij clear_bit(i, stmpe_gpio->chip.irq_valid_mask); 48696b2cca6SLinus Walleij } 487fe44e70dSLinus Walleij ret = gpiochip_irqchip_add(&stmpe_gpio->chip, 488fe44e70dSLinus Walleij &stmpe_gpio_irq_chip, 489fe44e70dSLinus Walleij 0, 490fe44e70dSLinus Walleij handle_simple_irq, 491fe44e70dSLinus Walleij IRQ_TYPE_NONE); 492fe44e70dSLinus Walleij if (ret) { 493fe44e70dSLinus Walleij dev_err(&pdev->dev, 494fe44e70dSLinus Walleij "could not connect irqchip to gpiochip\n"); 4953f97d5fcSLinus Walleij goto out_disable; 49638040c85SChris Blair } 497c103de24SGrant Likely 4983f97d5fcSLinus Walleij gpiochip_set_chained_irqchip(&stmpe_gpio->chip, 4993f97d5fcSLinus Walleij &stmpe_gpio_irq_chip, 5003f97d5fcSLinus Walleij irq, 5013f97d5fcSLinus Walleij NULL); 502c103de24SGrant Likely } 503c103de24SGrant Likely 504c103de24SGrant Likely platform_set_drvdata(pdev, stmpe_gpio); 505c103de24SGrant Likely 506c103de24SGrant Likely return 0; 507c103de24SGrant Likely 508c103de24SGrant Likely out_disable: 509c103de24SGrant Likely stmpe_disable(stmpe, STMPE_BLOCK_GPIO); 5103f97d5fcSLinus Walleij gpiochip_remove(&stmpe_gpio->chip); 511c103de24SGrant Likely out_free: 512c103de24SGrant Likely kfree(stmpe_gpio); 513c103de24SGrant Likely return ret; 514c103de24SGrant Likely } 515c103de24SGrant Likely 516c103de24SGrant Likely static struct platform_driver stmpe_gpio_driver = { 5173b52bb96SPaul Gortmaker .driver = { 5183b52bb96SPaul Gortmaker .suppress_bind_attrs = true, 5193b52bb96SPaul Gortmaker .name = "stmpe-gpio", 5203b52bb96SPaul Gortmaker }, 521c103de24SGrant Likely .probe = stmpe_gpio_probe, 522c103de24SGrant Likely }; 523c103de24SGrant Likely 524c103de24SGrant Likely static int __init stmpe_gpio_init(void) 525c103de24SGrant Likely { 526c103de24SGrant Likely return platform_driver_register(&stmpe_gpio_driver); 527c103de24SGrant Likely } 528c103de24SGrant Likely subsys_initcall(stmpe_gpio_init); 529