1*3bb16560SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2b53bc281SShiraz Hashim /*
3b53bc281SShiraz Hashim * SPEAr platform SPI chipselect abstraction over gpiolib
4b53bc281SShiraz Hashim *
5b53bc281SShiraz Hashim * Copyright (C) 2012 ST Microelectronics
69cc23682SViresh Kumar * Shiraz Hashim <shiraz.linux.kernel@gmail.com>
7b53bc281SShiraz Hashim */
8b53bc281SShiraz Hashim
9b53bc281SShiraz Hashim #include <linux/err.h>
109fc18cc5SLinus Walleij #include <linux/gpio/driver.h>
11b53bc281SShiraz Hashim #include <linux/io.h>
12b29c5ddaSPaul Gortmaker #include <linux/init.h>
13b53bc281SShiraz Hashim #include <linux/of.h>
14b53bc281SShiraz Hashim #include <linux/platform_device.h>
15b53bc281SShiraz Hashim #include <linux/types.h>
16b53bc281SShiraz Hashim
17b53bc281SShiraz Hashim /* maximum chipselects */
18b53bc281SShiraz Hashim #define NUM_OF_GPIO 4
19b53bc281SShiraz Hashim
20b53bc281SShiraz Hashim /*
21b53bc281SShiraz Hashim * Provision is available on some SPEAr SoCs to control ARM PL022 spi cs
22b53bc281SShiraz Hashim * through system registers. This register lies outside spi (pl022)
23b53bc281SShiraz Hashim * address space into system registers.
24b53bc281SShiraz Hashim *
25b53bc281SShiraz Hashim * It provides control for spi chip select lines so that any chipselect
26b53bc281SShiraz Hashim * (out of 4 possible chipselects in pl022) can be made low to select
27b53bc281SShiraz Hashim * the particular slave.
28b53bc281SShiraz Hashim */
29b53bc281SShiraz Hashim
30b53bc281SShiraz Hashim /**
31b53bc281SShiraz Hashim * struct spear_spics - represents spi chip select control
32b53bc281SShiraz Hashim * @base: base address
33b53bc281SShiraz Hashim * @perip_cfg: configuration register
34b53bc281SShiraz Hashim * @sw_enable_bit: bit to enable s/w control over chipselects
35b53bc281SShiraz Hashim * @cs_value_bit: bit to program high or low chipselect
36b53bc281SShiraz Hashim * @cs_enable_mask: mask to select bits required to select chipselect
37b53bc281SShiraz Hashim * @cs_enable_shift: bit pos of cs_enable_mask
38b53bc281SShiraz Hashim * @use_count: use count of a spi controller cs lines
39b53bc281SShiraz Hashim * @last_off: stores last offset caller of set_value()
40b53bc281SShiraz Hashim * @chip: gpio_chip abstraction
41b53bc281SShiraz Hashim */
42b53bc281SShiraz Hashim struct spear_spics {
43b53bc281SShiraz Hashim void __iomem *base;
44b53bc281SShiraz Hashim u32 perip_cfg;
45b53bc281SShiraz Hashim u32 sw_enable_bit;
46b53bc281SShiraz Hashim u32 cs_value_bit;
47b53bc281SShiraz Hashim u32 cs_enable_mask;
48b53bc281SShiraz Hashim u32 cs_enable_shift;
49b53bc281SShiraz Hashim unsigned long use_count;
50b53bc281SShiraz Hashim int last_off;
51b53bc281SShiraz Hashim struct gpio_chip chip;
52b53bc281SShiraz Hashim };
53b53bc281SShiraz Hashim
54b53bc281SShiraz Hashim /* gpio framework specific routines */
spics_get_value(struct gpio_chip * chip,unsigned offset)55b53bc281SShiraz Hashim static int spics_get_value(struct gpio_chip *chip, unsigned offset)
56b53bc281SShiraz Hashim {
57b53bc281SShiraz Hashim return -ENXIO;
58b53bc281SShiraz Hashim }
59b53bc281SShiraz Hashim
spics_set_value(struct gpio_chip * chip,unsigned offset,int value)60b53bc281SShiraz Hashim static void spics_set_value(struct gpio_chip *chip, unsigned offset, int value)
61b53bc281SShiraz Hashim {
62c0ad184aSLinus Walleij struct spear_spics *spics = gpiochip_get_data(chip);
63b53bc281SShiraz Hashim u32 tmp;
64b53bc281SShiraz Hashim
65b53bc281SShiraz Hashim /* select chip select from register */
66b53bc281SShiraz Hashim tmp = readl_relaxed(spics->base + spics->perip_cfg);
67b53bc281SShiraz Hashim if (spics->last_off != offset) {
68b53bc281SShiraz Hashim spics->last_off = offset;
69b53bc281SShiraz Hashim tmp &= ~(spics->cs_enable_mask << spics->cs_enable_shift);
70b53bc281SShiraz Hashim tmp |= offset << spics->cs_enable_shift;
71b53bc281SShiraz Hashim }
72b53bc281SShiraz Hashim
73b53bc281SShiraz Hashim /* toggle chip select line */
74b53bc281SShiraz Hashim tmp &= ~(0x1 << spics->cs_value_bit);
75b53bc281SShiraz Hashim tmp |= value << spics->cs_value_bit;
76b53bc281SShiraz Hashim writel_relaxed(tmp, spics->base + spics->perip_cfg);
77b53bc281SShiraz Hashim }
78b53bc281SShiraz Hashim
spics_direction_input(struct gpio_chip * chip,unsigned offset)79b53bc281SShiraz Hashim static int spics_direction_input(struct gpio_chip *chip, unsigned offset)
80b53bc281SShiraz Hashim {
81b53bc281SShiraz Hashim return -ENXIO;
82b53bc281SShiraz Hashim }
83b53bc281SShiraz Hashim
spics_direction_output(struct gpio_chip * chip,unsigned offset,int value)84b53bc281SShiraz Hashim static int spics_direction_output(struct gpio_chip *chip, unsigned offset,
85b53bc281SShiraz Hashim int value)
86b53bc281SShiraz Hashim {
87b53bc281SShiraz Hashim spics_set_value(chip, offset, value);
88b53bc281SShiraz Hashim return 0;
89b53bc281SShiraz Hashim }
90b53bc281SShiraz Hashim
spics_request(struct gpio_chip * chip,unsigned offset)91b53bc281SShiraz Hashim static int spics_request(struct gpio_chip *chip, unsigned offset)
92b53bc281SShiraz Hashim {
93c0ad184aSLinus Walleij struct spear_spics *spics = gpiochip_get_data(chip);
94b53bc281SShiraz Hashim u32 tmp;
95b53bc281SShiraz Hashim
96b53bc281SShiraz Hashim if (!spics->use_count++) {
97b53bc281SShiraz Hashim tmp = readl_relaxed(spics->base + spics->perip_cfg);
98b53bc281SShiraz Hashim tmp |= 0x1 << spics->sw_enable_bit;
99b53bc281SShiraz Hashim tmp |= 0x1 << spics->cs_value_bit;
100b53bc281SShiraz Hashim writel_relaxed(tmp, spics->base + spics->perip_cfg);
101b53bc281SShiraz Hashim }
102b53bc281SShiraz Hashim
103b53bc281SShiraz Hashim return 0;
104b53bc281SShiraz Hashim }
105b53bc281SShiraz Hashim
spics_free(struct gpio_chip * chip,unsigned offset)106b53bc281SShiraz Hashim static void spics_free(struct gpio_chip *chip, unsigned offset)
107b53bc281SShiraz Hashim {
108c0ad184aSLinus Walleij struct spear_spics *spics = gpiochip_get_data(chip);
109b53bc281SShiraz Hashim u32 tmp;
110b53bc281SShiraz Hashim
111b53bc281SShiraz Hashim if (!--spics->use_count) {
112b53bc281SShiraz Hashim tmp = readl_relaxed(spics->base + spics->perip_cfg);
113b53bc281SShiraz Hashim tmp &= ~(0x1 << spics->sw_enable_bit);
114b53bc281SShiraz Hashim writel_relaxed(tmp, spics->base + spics->perip_cfg);
115b53bc281SShiraz Hashim }
116b53bc281SShiraz Hashim }
117b53bc281SShiraz Hashim
spics_gpio_probe(struct platform_device * pdev)118b53bc281SShiraz Hashim static int spics_gpio_probe(struct platform_device *pdev)
119b53bc281SShiraz Hashim {
120b53bc281SShiraz Hashim struct device_node *np = pdev->dev.of_node;
121b53bc281SShiraz Hashim struct spear_spics *spics;
122b53bc281SShiraz Hashim
123b53bc281SShiraz Hashim spics = devm_kzalloc(&pdev->dev, sizeof(*spics), GFP_KERNEL);
12448b9750cSJingoo Han if (!spics)
125b53bc281SShiraz Hashim return -ENOMEM;
126b53bc281SShiraz Hashim
1277290f152SEnrico Weigelt, metux IT consult spics->base = devm_platform_ioremap_resource(pdev, 0);
128641d0342SThierry Reding if (IS_ERR(spics->base))
129641d0342SThierry Reding return PTR_ERR(spics->base);
130b53bc281SShiraz Hashim
131b53bc281SShiraz Hashim if (of_property_read_u32(np, "st-spics,peripcfg-reg",
132b53bc281SShiraz Hashim &spics->perip_cfg))
133b53bc281SShiraz Hashim goto err_dt_data;
134b53bc281SShiraz Hashim if (of_property_read_u32(np, "st-spics,sw-enable-bit",
135b53bc281SShiraz Hashim &spics->sw_enable_bit))
136b53bc281SShiraz Hashim goto err_dt_data;
137b53bc281SShiraz Hashim if (of_property_read_u32(np, "st-spics,cs-value-bit",
138b53bc281SShiraz Hashim &spics->cs_value_bit))
139b53bc281SShiraz Hashim goto err_dt_data;
140b53bc281SShiraz Hashim if (of_property_read_u32(np, "st-spics,cs-enable-mask",
141b53bc281SShiraz Hashim &spics->cs_enable_mask))
142b53bc281SShiraz Hashim goto err_dt_data;
143b53bc281SShiraz Hashim if (of_property_read_u32(np, "st-spics,cs-enable-shift",
144b53bc281SShiraz Hashim &spics->cs_enable_shift))
145b53bc281SShiraz Hashim goto err_dt_data;
146b53bc281SShiraz Hashim
147b53bc281SShiraz Hashim spics->chip.ngpio = NUM_OF_GPIO;
148b53bc281SShiraz Hashim spics->chip.base = -1;
149b53bc281SShiraz Hashim spics->chip.request = spics_request;
150b53bc281SShiraz Hashim spics->chip.free = spics_free;
151b53bc281SShiraz Hashim spics->chip.direction_input = spics_direction_input;
152b53bc281SShiraz Hashim spics->chip.direction_output = spics_direction_output;
153b53bc281SShiraz Hashim spics->chip.get = spics_get_value;
154b53bc281SShiraz Hashim spics->chip.set = spics_set_value;
155b53bc281SShiraz Hashim spics->chip.label = dev_name(&pdev->dev);
15658383c78SLinus Walleij spics->chip.parent = &pdev->dev;
157b53bc281SShiraz Hashim spics->chip.owner = THIS_MODULE;
158b53bc281SShiraz Hashim spics->last_off = -1;
159b53bc281SShiraz Hashim
16081933d3eSAlexandru Ardelean return devm_gpiochip_add_data(&pdev->dev, &spics->chip, spics);
161b53bc281SShiraz Hashim
162b53bc281SShiraz Hashim err_dt_data:
163b53bc281SShiraz Hashim dev_err(&pdev->dev, "DT probe failed\n");
164b53bc281SShiraz Hashim return -EINVAL;
165b53bc281SShiraz Hashim }
166b53bc281SShiraz Hashim
167b53bc281SShiraz Hashim static const struct of_device_id spics_gpio_of_match[] = {
168b53bc281SShiraz Hashim { .compatible = "st,spear-spics-gpio" },
169b53bc281SShiraz Hashim {}
170b53bc281SShiraz Hashim };
171b53bc281SShiraz Hashim
172b53bc281SShiraz Hashim static struct platform_driver spics_gpio_driver = {
173b53bc281SShiraz Hashim .probe = spics_gpio_probe,
174b53bc281SShiraz Hashim .driver = {
175b53bc281SShiraz Hashim .name = "spear-spics-gpio",
176b53bc281SShiraz Hashim .of_match_table = spics_gpio_of_match,
177b53bc281SShiraz Hashim },
178b53bc281SShiraz Hashim };
179b53bc281SShiraz Hashim
spics_gpio_init(void)180b53bc281SShiraz Hashim static int __init spics_gpio_init(void)
181b53bc281SShiraz Hashim {
182b53bc281SShiraz Hashim return platform_driver_register(&spics_gpio_driver);
183b53bc281SShiraz Hashim }
184b53bc281SShiraz Hashim subsys_initcall(spics_gpio_init);
185