xref: /openbmc/linux/drivers/gpio/gpio-sa1100.c (revision 2612e3bbc0386368a850140a6c9b990cd496a5ec)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
22428835fSLinus Walleij /*
32428835fSLinus Walleij  * linux/arch/arm/mach-sa1100/gpio.c
42428835fSLinus Walleij  *
52428835fSLinus Walleij  * Generic SA-1100 GPIO handling
62428835fSLinus Walleij  */
7827fb6afSLinus Walleij #include <linux/gpio/driver.h>
82428835fSLinus Walleij #include <linux/init.h>
92428835fSLinus Walleij #include <linux/module.h>
1040ca061bSLinus Walleij #include <linux/io.h>
11a0ea298dSDmitry Eremin-Solenikov #include <linux/syscore_ops.h>
129dd4819eSRussell King #include <soc/sa1100/pwer.h>
132428835fSLinus Walleij #include <mach/hardware.h>
14f314f33bSRob Herring #include <mach/irqs.h>
15*ebdffe5bSArnd Bergmann #include <mach/generic.h>
162428835fSLinus Walleij 
1707242b24SRussell King struct sa1100_gpio_chip {
1807242b24SRussell King 	struct gpio_chip chip;
1907242b24SRussell King 	void __iomem *membase;
2007242b24SRussell King 	int irqbase;
2107242b24SRussell King 	u32 irqmask;
2207242b24SRussell King 	u32 irqrising;
2307242b24SRussell King 	u32 irqfalling;
2407242b24SRussell King 	u32 irqwake;
2507242b24SRussell King };
2607242b24SRussell King 
2707242b24SRussell King #define sa1100_gpio_chip(x) container_of(x, struct sa1100_gpio_chip, chip)
2807242b24SRussell King 
2907242b24SRussell King enum {
3007242b24SRussell King 	R_GPLR = 0x00,
3107242b24SRussell King 	R_GPDR = 0x04,
3207242b24SRussell King 	R_GPSR = 0x08,
3307242b24SRussell King 	R_GPCR = 0x0c,
3407242b24SRussell King 	R_GRER = 0x10,
3507242b24SRussell King 	R_GFER = 0x14,
3607242b24SRussell King 	R_GEDR = 0x18,
3707242b24SRussell King 	R_GAFR = 0x1c,
3807242b24SRussell King };
3907242b24SRussell King 
sa1100_gpio_get(struct gpio_chip * chip,unsigned offset)402428835fSLinus Walleij static int sa1100_gpio_get(struct gpio_chip *chip, unsigned offset)
412428835fSLinus Walleij {
4207242b24SRussell King 	return readl_relaxed(sa1100_gpio_chip(chip)->membase + R_GPLR) &
4307242b24SRussell King 		BIT(offset);
442428835fSLinus Walleij }
452428835fSLinus Walleij 
sa1100_gpio_set(struct gpio_chip * chip,unsigned offset,int value)462428835fSLinus Walleij static void sa1100_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
472428835fSLinus Walleij {
4807242b24SRussell King 	int reg = value ? R_GPSR : R_GPCR;
4907242b24SRussell King 
5007242b24SRussell King 	writel_relaxed(BIT(offset), sa1100_gpio_chip(chip)->membase + reg);
512428835fSLinus Walleij }
522428835fSLinus Walleij 
sa1100_get_direction(struct gpio_chip * chip,unsigned offset)53c65d1fd3SRussell King static int sa1100_get_direction(struct gpio_chip *chip, unsigned offset)
54c65d1fd3SRussell King {
55c65d1fd3SRussell King 	void __iomem *gpdr = sa1100_gpio_chip(chip)->membase + R_GPDR;
56c65d1fd3SRussell King 
57e42615ecSMatti Vaittinen 	if (readl_relaxed(gpdr) & BIT(offset))
58e42615ecSMatti Vaittinen 		return GPIO_LINE_DIRECTION_OUT;
59e42615ecSMatti Vaittinen 
60e42615ecSMatti Vaittinen 	return GPIO_LINE_DIRECTION_IN;
61c65d1fd3SRussell King }
62c65d1fd3SRussell King 
sa1100_direction_input(struct gpio_chip * chip,unsigned offset)632428835fSLinus Walleij static int sa1100_direction_input(struct gpio_chip *chip, unsigned offset)
642428835fSLinus Walleij {
6507242b24SRussell King 	void __iomem *gpdr = sa1100_gpio_chip(chip)->membase + R_GPDR;
662428835fSLinus Walleij 	unsigned long flags;
672428835fSLinus Walleij 
682428835fSLinus Walleij 	local_irq_save(flags);
6907242b24SRussell King 	writel_relaxed(readl_relaxed(gpdr) & ~BIT(offset), gpdr);
702428835fSLinus Walleij 	local_irq_restore(flags);
7107242b24SRussell King 
722428835fSLinus Walleij 	return 0;
732428835fSLinus Walleij }
742428835fSLinus Walleij 
sa1100_direction_output(struct gpio_chip * chip,unsigned offset,int value)752428835fSLinus Walleij static int sa1100_direction_output(struct gpio_chip *chip, unsigned offset, int value)
762428835fSLinus Walleij {
7707242b24SRussell King 	void __iomem *gpdr = sa1100_gpio_chip(chip)->membase + R_GPDR;
782428835fSLinus Walleij 	unsigned long flags;
792428835fSLinus Walleij 
802428835fSLinus Walleij 	local_irq_save(flags);
812428835fSLinus Walleij 	sa1100_gpio_set(chip, offset, value);
8207242b24SRussell King 	writel_relaxed(readl_relaxed(gpdr) | BIT(offset), gpdr);
832428835fSLinus Walleij 	local_irq_restore(flags);
8407242b24SRussell King 
852428835fSLinus Walleij 	return 0;
862428835fSLinus Walleij }
872428835fSLinus Walleij 
sa1100_to_irq(struct gpio_chip * chip,unsigned offset)88f408c985SRussell King static int sa1100_to_irq(struct gpio_chip *chip, unsigned offset)
89f408c985SRussell King {
9007242b24SRussell King 	return sa1100_gpio_chip(chip)->irqbase + offset;
91f408c985SRussell King }
92f408c985SRussell King 
9307242b24SRussell King static struct sa1100_gpio_chip sa1100_gpio_chip = {
9407242b24SRussell King 	.chip = {
952428835fSLinus Walleij 		.label			= "gpio",
96c65d1fd3SRussell King 		.get_direction		= sa1100_get_direction,
972428835fSLinus Walleij 		.direction_input	= sa1100_direction_input,
982428835fSLinus Walleij 		.direction_output	= sa1100_direction_output,
992428835fSLinus Walleij 		.set			= sa1100_gpio_set,
1002428835fSLinus Walleij 		.get			= sa1100_gpio_get,
101f408c985SRussell King 		.to_irq			= sa1100_to_irq,
1022428835fSLinus Walleij 		.base			= 0,
1032428835fSLinus Walleij 		.ngpio			= GPIO_MAX + 1,
10407242b24SRussell King 	},
10507242b24SRussell King 	.membase = (void *)&GPLR,
10607242b24SRussell King 	.irqbase = IRQ_GPIO0,
1072428835fSLinus Walleij };
1082428835fSLinus Walleij 
109a0ea298dSDmitry Eremin-Solenikov /*
110a0ea298dSDmitry Eremin-Solenikov  * SA1100 GPIO edge detection for IRQs:
111a0ea298dSDmitry Eremin-Solenikov  * IRQs are generated on Falling-Edge, Rising-Edge, or both.
112a0ea298dSDmitry Eremin-Solenikov  * Use this instead of directly setting GRER/GFER.
113a0ea298dSDmitry Eremin-Solenikov  */
sa1100_update_edge_regs(struct sa1100_gpio_chip * sgc)11407242b24SRussell King static void sa1100_update_edge_regs(struct sa1100_gpio_chip *sgc)
11507242b24SRussell King {
11607242b24SRussell King 	void *base = sgc->membase;
11707242b24SRussell King 	u32 grer, gfer;
11807242b24SRussell King 
11907242b24SRussell King 	grer = sgc->irqrising & sgc->irqmask;
12007242b24SRussell King 	gfer = sgc->irqfalling & sgc->irqmask;
12107242b24SRussell King 
12207242b24SRussell King 	writel_relaxed(grer, base + R_GRER);
12307242b24SRussell King 	writel_relaxed(gfer, base + R_GFER);
12407242b24SRussell King }
125a0ea298dSDmitry Eremin-Solenikov 
sa1100_gpio_type(struct irq_data * d,unsigned int type)126a0ea298dSDmitry Eremin-Solenikov static int sa1100_gpio_type(struct irq_data *d, unsigned int type)
127a0ea298dSDmitry Eremin-Solenikov {
12807242b24SRussell King 	struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d);
12907242b24SRussell King 	unsigned int mask = BIT(d->hwirq);
130a0ea298dSDmitry Eremin-Solenikov 
131a0ea298dSDmitry Eremin-Solenikov 	if (type == IRQ_TYPE_PROBE) {
13207242b24SRussell King 		if ((sgc->irqrising | sgc->irqfalling) & mask)
133a0ea298dSDmitry Eremin-Solenikov 			return 0;
134a0ea298dSDmitry Eremin-Solenikov 		type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
135a0ea298dSDmitry Eremin-Solenikov 	}
136a0ea298dSDmitry Eremin-Solenikov 
137a0ea298dSDmitry Eremin-Solenikov 	if (type & IRQ_TYPE_EDGE_RISING)
13807242b24SRussell King 		sgc->irqrising |= mask;
139a0ea298dSDmitry Eremin-Solenikov 	else
14007242b24SRussell King 		sgc->irqrising &= ~mask;
141a0ea298dSDmitry Eremin-Solenikov 	if (type & IRQ_TYPE_EDGE_FALLING)
14207242b24SRussell King 		sgc->irqfalling |= mask;
143a0ea298dSDmitry Eremin-Solenikov 	else
14407242b24SRussell King 		sgc->irqfalling &= ~mask;
145a0ea298dSDmitry Eremin-Solenikov 
14607242b24SRussell King 	sa1100_update_edge_regs(sgc);
147a0ea298dSDmitry Eremin-Solenikov 
148a0ea298dSDmitry Eremin-Solenikov 	return 0;
149a0ea298dSDmitry Eremin-Solenikov }
150a0ea298dSDmitry Eremin-Solenikov 
151a0ea298dSDmitry Eremin-Solenikov /*
152a0ea298dSDmitry Eremin-Solenikov  * GPIO IRQs must be acknowledged.
153a0ea298dSDmitry Eremin-Solenikov  */
sa1100_gpio_ack(struct irq_data * d)154a0ea298dSDmitry Eremin-Solenikov static void sa1100_gpio_ack(struct irq_data *d)
155a0ea298dSDmitry Eremin-Solenikov {
15607242b24SRussell King 	struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d);
15707242b24SRussell King 
15807242b24SRussell King 	writel_relaxed(BIT(d->hwirq), sgc->membase + R_GEDR);
159a0ea298dSDmitry Eremin-Solenikov }
160a0ea298dSDmitry Eremin-Solenikov 
sa1100_gpio_mask(struct irq_data * d)161a0ea298dSDmitry Eremin-Solenikov static void sa1100_gpio_mask(struct irq_data *d)
162a0ea298dSDmitry Eremin-Solenikov {
16307242b24SRussell King 	struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d);
164a0ea298dSDmitry Eremin-Solenikov 	unsigned int mask = BIT(d->hwirq);
165a0ea298dSDmitry Eremin-Solenikov 
16607242b24SRussell King 	sgc->irqmask &= ~mask;
167a0ea298dSDmitry Eremin-Solenikov 
16807242b24SRussell King 	sa1100_update_edge_regs(sgc);
169a0ea298dSDmitry Eremin-Solenikov }
170a0ea298dSDmitry Eremin-Solenikov 
sa1100_gpio_unmask(struct irq_data * d)171a0ea298dSDmitry Eremin-Solenikov static void sa1100_gpio_unmask(struct irq_data *d)
172a0ea298dSDmitry Eremin-Solenikov {
17307242b24SRussell King 	struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d);
174a0ea298dSDmitry Eremin-Solenikov 	unsigned int mask = BIT(d->hwirq);
175a0ea298dSDmitry Eremin-Solenikov 
17607242b24SRussell King 	sgc->irqmask |= mask;
177a0ea298dSDmitry Eremin-Solenikov 
17807242b24SRussell King 	sa1100_update_edge_regs(sgc);
179a0ea298dSDmitry Eremin-Solenikov }
180a0ea298dSDmitry Eremin-Solenikov 
sa1100_gpio_wake(struct irq_data * d,unsigned int on)181a0ea298dSDmitry Eremin-Solenikov static int sa1100_gpio_wake(struct irq_data *d, unsigned int on)
182a0ea298dSDmitry Eremin-Solenikov {
18307242b24SRussell King 	struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d);
1849dd4819eSRussell King 	int ret = sa11x0_gpio_set_wake(d->hwirq, on);
1859dd4819eSRussell King 	if (!ret) {
186a0ea298dSDmitry Eremin-Solenikov 		if (on)
18707242b24SRussell King 			sgc->irqwake |= BIT(d->hwirq);
188a0ea298dSDmitry Eremin-Solenikov 		else
18907242b24SRussell King 			sgc->irqwake &= ~BIT(d->hwirq);
1909dd4819eSRussell King 	}
1919dd4819eSRussell King 	return ret;
192a0ea298dSDmitry Eremin-Solenikov }
193a0ea298dSDmitry Eremin-Solenikov 
194a0ea298dSDmitry Eremin-Solenikov /*
195a0ea298dSDmitry Eremin-Solenikov  * This is for GPIO IRQs
196a0ea298dSDmitry Eremin-Solenikov  */
197a0ea298dSDmitry Eremin-Solenikov static struct irq_chip sa1100_gpio_irq_chip = {
198a0ea298dSDmitry Eremin-Solenikov 	.name		= "GPIO",
199a0ea298dSDmitry Eremin-Solenikov 	.irq_ack	= sa1100_gpio_ack,
200a0ea298dSDmitry Eremin-Solenikov 	.irq_mask	= sa1100_gpio_mask,
201a0ea298dSDmitry Eremin-Solenikov 	.irq_unmask	= sa1100_gpio_unmask,
202a0ea298dSDmitry Eremin-Solenikov 	.irq_set_type	= sa1100_gpio_type,
203a0ea298dSDmitry Eremin-Solenikov 	.irq_set_wake	= sa1100_gpio_wake,
204a0ea298dSDmitry Eremin-Solenikov };
205a0ea298dSDmitry Eremin-Solenikov 
sa1100_gpio_irqdomain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)206a0ea298dSDmitry Eremin-Solenikov static int sa1100_gpio_irqdomain_map(struct irq_domain *d,
207a0ea298dSDmitry Eremin-Solenikov 		unsigned int irq, irq_hw_number_t hwirq)
208a0ea298dSDmitry Eremin-Solenikov {
20907242b24SRussell King 	struct sa1100_gpio_chip *sgc = d->host_data;
21007242b24SRussell King 
21107242b24SRussell King 	irq_set_chip_data(irq, sgc);
21207242b24SRussell King 	irq_set_chip_and_handler(irq, &sa1100_gpio_irq_chip, handle_edge_irq);
21356beac95SRussell King 	irq_set_probe(irq);
214a0ea298dSDmitry Eremin-Solenikov 
215a0ea298dSDmitry Eremin-Solenikov 	return 0;
216a0ea298dSDmitry Eremin-Solenikov }
217a0ea298dSDmitry Eremin-Solenikov 
2180b354dc4SKrzysztof Kozlowski static const struct irq_domain_ops sa1100_gpio_irqdomain_ops = {
219a0ea298dSDmitry Eremin-Solenikov 	.map = sa1100_gpio_irqdomain_map,
220a0ea298dSDmitry Eremin-Solenikov 	.xlate = irq_domain_xlate_onetwocell,
221a0ea298dSDmitry Eremin-Solenikov };
222a0ea298dSDmitry Eremin-Solenikov 
223a0ea298dSDmitry Eremin-Solenikov static struct irq_domain *sa1100_gpio_irqdomain;
224a0ea298dSDmitry Eremin-Solenikov 
225a0ea298dSDmitry Eremin-Solenikov /*
226a0ea298dSDmitry Eremin-Solenikov  * IRQ 0-11 (GPIO) handler.  We enter here with the
227a0ea298dSDmitry Eremin-Solenikov  * irq_controller_lock held, and IRQs disabled.  Decode the IRQ
228a0ea298dSDmitry Eremin-Solenikov  * and call the handler.
229a0ea298dSDmitry Eremin-Solenikov  */
sa1100_gpio_handler(struct irq_desc * desc)230bd0b9ac4SThomas Gleixner static void sa1100_gpio_handler(struct irq_desc *desc)
231a0ea298dSDmitry Eremin-Solenikov {
23207242b24SRussell King 	struct sa1100_gpio_chip *sgc = irq_desc_get_handler_data(desc);
2332951a799SThomas Gleixner 	unsigned int irq, mask;
23407242b24SRussell King 	void __iomem *gedr = sgc->membase + R_GEDR;
235a0ea298dSDmitry Eremin-Solenikov 
23607242b24SRussell King 	mask = readl_relaxed(gedr);
237a0ea298dSDmitry Eremin-Solenikov 	do {
238a0ea298dSDmitry Eremin-Solenikov 		/*
239a0ea298dSDmitry Eremin-Solenikov 		 * clear down all currently active IRQ sources.
240a0ea298dSDmitry Eremin-Solenikov 		 * We will be processing them all.
241a0ea298dSDmitry Eremin-Solenikov 		 */
24207242b24SRussell King 		writel_relaxed(mask, gedr);
243a0ea298dSDmitry Eremin-Solenikov 
24407242b24SRussell King 		irq = sgc->irqbase;
245a0ea298dSDmitry Eremin-Solenikov 		do {
246a0ea298dSDmitry Eremin-Solenikov 			if (mask & 1)
247a0ea298dSDmitry Eremin-Solenikov 				generic_handle_irq(irq);
248a0ea298dSDmitry Eremin-Solenikov 			mask >>= 1;
249a0ea298dSDmitry Eremin-Solenikov 			irq++;
250a0ea298dSDmitry Eremin-Solenikov 		} while (mask);
251a0ea298dSDmitry Eremin-Solenikov 
25207242b24SRussell King 		mask = readl_relaxed(gedr);
253a0ea298dSDmitry Eremin-Solenikov 	} while (mask);
254a0ea298dSDmitry Eremin-Solenikov }
255a0ea298dSDmitry Eremin-Solenikov 
sa1100_gpio_suspend(void)256a0ea298dSDmitry Eremin-Solenikov static int sa1100_gpio_suspend(void)
257a0ea298dSDmitry Eremin-Solenikov {
25807242b24SRussell King 	struct sa1100_gpio_chip *sgc = &sa1100_gpio_chip;
25907242b24SRussell King 
260a0ea298dSDmitry Eremin-Solenikov 	/*
261a0ea298dSDmitry Eremin-Solenikov 	 * Set the appropriate edges for wakeup.
262a0ea298dSDmitry Eremin-Solenikov 	 */
26307242b24SRussell King 	writel_relaxed(sgc->irqwake & sgc->irqrising, sgc->membase + R_GRER);
26407242b24SRussell King 	writel_relaxed(sgc->irqwake & sgc->irqfalling, sgc->membase + R_GFER);
265a0ea298dSDmitry Eremin-Solenikov 
266a0ea298dSDmitry Eremin-Solenikov 	/*
267a0ea298dSDmitry Eremin-Solenikov 	 * Clear any pending GPIO interrupts.
268a0ea298dSDmitry Eremin-Solenikov 	 */
26907242b24SRussell King 	writel_relaxed(readl_relaxed(sgc->membase + R_GEDR),
27007242b24SRussell King 		       sgc->membase + R_GEDR);
271a0ea298dSDmitry Eremin-Solenikov 
272a0ea298dSDmitry Eremin-Solenikov 	return 0;
273a0ea298dSDmitry Eremin-Solenikov }
274a0ea298dSDmitry Eremin-Solenikov 
sa1100_gpio_resume(void)275a0ea298dSDmitry Eremin-Solenikov static void sa1100_gpio_resume(void)
276a0ea298dSDmitry Eremin-Solenikov {
27707242b24SRussell King 	sa1100_update_edge_regs(&sa1100_gpio_chip);
278a0ea298dSDmitry Eremin-Solenikov }
279a0ea298dSDmitry Eremin-Solenikov 
280a0ea298dSDmitry Eremin-Solenikov static struct syscore_ops sa1100_gpio_syscore_ops = {
281a0ea298dSDmitry Eremin-Solenikov 	.suspend	= sa1100_gpio_suspend,
282a0ea298dSDmitry Eremin-Solenikov 	.resume		= sa1100_gpio_resume,
283a0ea298dSDmitry Eremin-Solenikov };
284a0ea298dSDmitry Eremin-Solenikov 
sa1100_gpio_init_devicefs(void)285a0ea298dSDmitry Eremin-Solenikov static int __init sa1100_gpio_init_devicefs(void)
286a0ea298dSDmitry Eremin-Solenikov {
287a0ea298dSDmitry Eremin-Solenikov 	register_syscore_ops(&sa1100_gpio_syscore_ops);
288a0ea298dSDmitry Eremin-Solenikov 	return 0;
289a0ea298dSDmitry Eremin-Solenikov }
290a0ea298dSDmitry Eremin-Solenikov 
291a0ea298dSDmitry Eremin-Solenikov device_initcall(sa1100_gpio_init_devicefs);
292a0ea298dSDmitry Eremin-Solenikov 
29307242b24SRussell King static const int sa1100_gpio_irqs[] __initconst = {
29407242b24SRussell King 	/* Install handlers for GPIO 0-10 edge detect interrupts */
29507242b24SRussell King 	IRQ_GPIO0_SC,
29607242b24SRussell King 	IRQ_GPIO1_SC,
29707242b24SRussell King 	IRQ_GPIO2_SC,
29807242b24SRussell King 	IRQ_GPIO3_SC,
29907242b24SRussell King 	IRQ_GPIO4_SC,
30007242b24SRussell King 	IRQ_GPIO5_SC,
30107242b24SRussell King 	IRQ_GPIO6_SC,
30207242b24SRussell King 	IRQ_GPIO7_SC,
30307242b24SRussell King 	IRQ_GPIO8_SC,
30407242b24SRussell King 	IRQ_GPIO9_SC,
30507242b24SRussell King 	IRQ_GPIO10_SC,
30607242b24SRussell King 	/* Install handler for GPIO 11-27 edge detect interrupts */
30707242b24SRussell King 	IRQ_GPIO11_27,
30807242b24SRussell King };
30907242b24SRussell King 
sa1100_init_gpio(void)3102428835fSLinus Walleij void __init sa1100_init_gpio(void)
3112428835fSLinus Walleij {
31207242b24SRussell King 	struct sa1100_gpio_chip *sgc = &sa1100_gpio_chip;
31307242b24SRussell King 	int i;
314a0ea298dSDmitry Eremin-Solenikov 
31507242b24SRussell King 	/* clear all GPIO edge detects */
31607242b24SRussell King 	writel_relaxed(0, sgc->membase + R_GFER);
31707242b24SRussell King 	writel_relaxed(0, sgc->membase + R_GRER);
31807242b24SRussell King 	writel_relaxed(-1, sgc->membase + R_GEDR);
31907242b24SRussell King 
32007242b24SRussell King 	gpiochip_add_data(&sa1100_gpio_chip.chip, NULL);
321a0ea298dSDmitry Eremin-Solenikov 
322a0ea298dSDmitry Eremin-Solenikov 	sa1100_gpio_irqdomain = irq_domain_add_simple(NULL,
323a0ea298dSDmitry Eremin-Solenikov 			28, IRQ_GPIO0,
32407242b24SRussell King 			&sa1100_gpio_irqdomain_ops, sgc);
325a0ea298dSDmitry Eremin-Solenikov 
32607242b24SRussell King 	for (i = 0; i < ARRAY_SIZE(sa1100_gpio_irqs); i++)
32707242b24SRussell King 		irq_set_chained_handler_and_data(sa1100_gpio_irqs[i],
32807242b24SRussell King 						 sa1100_gpio_handler, sgc);
3292428835fSLinus Walleij }
330