xref: /openbmc/linux/drivers/gpio/gpio-ich.c (revision e56aee1897fd27631c1cb28e12b0fb8f8f9736f7)
16ed9f9c4SPeter Tyser /*
26ed9f9c4SPeter Tyser  * Intel ICH6-10, Series 5 and 6 GPIO driver
36ed9f9c4SPeter Tyser  *
46ed9f9c4SPeter Tyser  * Copyright (C) 2010 Extreme Engineering Solutions.
56ed9f9c4SPeter Tyser  *
66ed9f9c4SPeter Tyser  * This program is free software; you can redistribute it and/or modify
76ed9f9c4SPeter Tyser  * it under the terms of the GNU General Public License as published by
86ed9f9c4SPeter Tyser  * the Free Software Foundation; either version 2 of the License, or
96ed9f9c4SPeter Tyser  * (at your option) any later version.
106ed9f9c4SPeter Tyser  *
116ed9f9c4SPeter Tyser  * This program is distributed in the hope that it will be useful,
126ed9f9c4SPeter Tyser  * but WITHOUT ANY WARRANTY; without even the implied warranty of
136ed9f9c4SPeter Tyser  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
146ed9f9c4SPeter Tyser  * GNU General Public License for more details.
156ed9f9c4SPeter Tyser  *
166ed9f9c4SPeter Tyser  * You should have received a copy of the GNU General Public License
176ed9f9c4SPeter Tyser  * along with this program; if not, write to the Free Software
186ed9f9c4SPeter Tyser  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
196ed9f9c4SPeter Tyser  */
206ed9f9c4SPeter Tyser 
216ed9f9c4SPeter Tyser #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
226ed9f9c4SPeter Tyser 
236ed9f9c4SPeter Tyser #include <linux/module.h>
246ed9f9c4SPeter Tyser #include <linux/pci.h>
256ed9f9c4SPeter Tyser #include <linux/gpio.h>
266ed9f9c4SPeter Tyser #include <linux/platform_device.h>
276ed9f9c4SPeter Tyser #include <linux/mfd/lpc_ich.h>
286ed9f9c4SPeter Tyser 
296ed9f9c4SPeter Tyser #define DRV_NAME "gpio_ich"
306ed9f9c4SPeter Tyser 
316ed9f9c4SPeter Tyser /*
326ed9f9c4SPeter Tyser  * GPIO register offsets in GPIO I/O space.
336ed9f9c4SPeter Tyser  * Each chunk of 32 GPIOs is manipulated via its own USE_SELx, IO_SELx, and
346ed9f9c4SPeter Tyser  * LVLx registers.  Logic in the read/write functions takes a register and
356ed9f9c4SPeter Tyser  * an absolute bit number and determines the proper register offset and bit
366ed9f9c4SPeter Tyser  * number in that register.  For example, to read the value of GPIO bit 50
376ed9f9c4SPeter Tyser  * the code would access offset ichx_regs[2(=GPIO_LVL)][1(=50/32)],
386ed9f9c4SPeter Tyser  * bit 18 (50%32).
396ed9f9c4SPeter Tyser  */
406ed9f9c4SPeter Tyser enum GPIO_REG {
416ed9f9c4SPeter Tyser 	GPIO_USE_SEL = 0,
426ed9f9c4SPeter Tyser 	GPIO_IO_SEL,
436ed9f9c4SPeter Tyser 	GPIO_LVL,
447f6569f5SVincent Donnefort 	GPO_BLINK
456ed9f9c4SPeter Tyser };
466ed9f9c4SPeter Tyser 
477f6569f5SVincent Donnefort static const u8 ichx_regs[4][3] = {
486ed9f9c4SPeter Tyser 	{0x00, 0x30, 0x40},	/* USE_SEL[1-3] offsets */
496ed9f9c4SPeter Tyser 	{0x04, 0x34, 0x44},	/* IO_SEL[1-3] offsets */
506ed9f9c4SPeter Tyser 	{0x0c, 0x38, 0x48},	/* LVL[1-3] offsets */
517f6569f5SVincent Donnefort 	{0x18, 0x18, 0x18},	/* BLINK offset */
526ed9f9c4SPeter Tyser };
536ed9f9c4SPeter Tyser 
544f600adaSJean Delvare static const u8 ichx_reglen[3] = {
554f600adaSJean Delvare 	0x30, 0x10, 0x10,
564f600adaSJean Delvare };
574f600adaSJean Delvare 
586ed9f9c4SPeter Tyser #define ICHX_WRITE(val, reg, base_res)	outl(val, (reg) + (base_res)->start)
596ed9f9c4SPeter Tyser #define ICHX_READ(reg, base_res)	inl((reg) + (base_res)->start)
606ed9f9c4SPeter Tyser 
616ed9f9c4SPeter Tyser struct ichx_desc {
626ed9f9c4SPeter Tyser 	/* Max GPIO pins the chipset can have */
636ed9f9c4SPeter Tyser 	uint ngpio;
646ed9f9c4SPeter Tyser 
656ed9f9c4SPeter Tyser 	/* Whether the chipset has GPIO in GPE0_STS in the PM IO region */
666ed9f9c4SPeter Tyser 	bool uses_gpe0;
676ed9f9c4SPeter Tyser 
686ed9f9c4SPeter Tyser 	/* USE_SEL is bogus on some chipsets, eg 3100 */
696ed9f9c4SPeter Tyser 	u32 use_sel_ignore[3];
706ed9f9c4SPeter Tyser 
716ed9f9c4SPeter Tyser 	/* Some chipsets have quirks, let these use their own request/get */
726ed9f9c4SPeter Tyser 	int (*request)(struct gpio_chip *chip, unsigned offset);
736ed9f9c4SPeter Tyser 	int (*get)(struct gpio_chip *chip, unsigned offset);
746ed9f9c4SPeter Tyser };
756ed9f9c4SPeter Tyser 
766ed9f9c4SPeter Tyser static struct {
776ed9f9c4SPeter Tyser 	spinlock_t lock;
786ed9f9c4SPeter Tyser 	struct platform_device *dev;
796ed9f9c4SPeter Tyser 	struct gpio_chip chip;
806ed9f9c4SPeter Tyser 	struct resource *gpio_base;	/* GPIO IO base */
816ed9f9c4SPeter Tyser 	struct resource *pm_base;	/* Power Mangagment IO base */
826ed9f9c4SPeter Tyser 	struct ichx_desc *desc;	/* Pointer to chipset-specific description */
836ed9f9c4SPeter Tyser 	u32 orig_gpio_ctrl;	/* Orig CTRL value, used to restore on exit */
844f600adaSJean Delvare 	u8 use_gpio;		/* Which GPIO groups are usable */
856ed9f9c4SPeter Tyser } ichx_priv;
866ed9f9c4SPeter Tyser 
876ed9f9c4SPeter Tyser static int modparam_gpiobase = -1;	/* dynamic */
886ed9f9c4SPeter Tyser module_param_named(gpiobase, modparam_gpiobase, int, 0444);
896ed9f9c4SPeter Tyser MODULE_PARM_DESC(gpiobase, "The GPIO number base. -1 means dynamic, "
906ed9f9c4SPeter Tyser 			   "which is the default.");
916ed9f9c4SPeter Tyser 
926ed9f9c4SPeter Tyser static int ichx_write_bit(int reg, unsigned nr, int val, int verify)
936ed9f9c4SPeter Tyser {
946ed9f9c4SPeter Tyser 	unsigned long flags;
956ed9f9c4SPeter Tyser 	u32 data, tmp;
966ed9f9c4SPeter Tyser 	int reg_nr = nr / 32;
976ed9f9c4SPeter Tyser 	int bit = nr & 0x1f;
986ed9f9c4SPeter Tyser 	int ret = 0;
996ed9f9c4SPeter Tyser 
1006ed9f9c4SPeter Tyser 	spin_lock_irqsave(&ichx_priv.lock, flags);
1016ed9f9c4SPeter Tyser 
1026ed9f9c4SPeter Tyser 	data = ICHX_READ(ichx_regs[reg][reg_nr], ichx_priv.gpio_base);
1036ed9f9c4SPeter Tyser 	if (val)
1046ed9f9c4SPeter Tyser 		data |= 1 << bit;
1056ed9f9c4SPeter Tyser 	else
1066ed9f9c4SPeter Tyser 		data &= ~(1 << bit);
1076ed9f9c4SPeter Tyser 	ICHX_WRITE(data, ichx_regs[reg][reg_nr], ichx_priv.gpio_base);
1086ed9f9c4SPeter Tyser 	tmp = ICHX_READ(ichx_regs[reg][reg_nr], ichx_priv.gpio_base);
1096ed9f9c4SPeter Tyser 	if (verify && data != tmp)
1106ed9f9c4SPeter Tyser 		ret = -EPERM;
1116ed9f9c4SPeter Tyser 
1126ed9f9c4SPeter Tyser 	spin_unlock_irqrestore(&ichx_priv.lock, flags);
1136ed9f9c4SPeter Tyser 
1146ed9f9c4SPeter Tyser 	return ret;
1156ed9f9c4SPeter Tyser }
1166ed9f9c4SPeter Tyser 
1176ed9f9c4SPeter Tyser static int ichx_read_bit(int reg, unsigned nr)
1186ed9f9c4SPeter Tyser {
1196ed9f9c4SPeter Tyser 	unsigned long flags;
1206ed9f9c4SPeter Tyser 	u32 data;
1216ed9f9c4SPeter Tyser 	int reg_nr = nr / 32;
1226ed9f9c4SPeter Tyser 	int bit = nr & 0x1f;
1236ed9f9c4SPeter Tyser 
1246ed9f9c4SPeter Tyser 	spin_lock_irqsave(&ichx_priv.lock, flags);
1256ed9f9c4SPeter Tyser 
1266ed9f9c4SPeter Tyser 	data = ICHX_READ(ichx_regs[reg][reg_nr], ichx_priv.gpio_base);
1276ed9f9c4SPeter Tyser 
1286ed9f9c4SPeter Tyser 	spin_unlock_irqrestore(&ichx_priv.lock, flags);
1296ed9f9c4SPeter Tyser 
1306ed9f9c4SPeter Tyser 	return data & (1 << bit) ? 1 : 0;
1316ed9f9c4SPeter Tyser }
1326ed9f9c4SPeter Tyser 
133e97f9b52SMika Westerberg static bool ichx_gpio_check_available(struct gpio_chip *gpio, unsigned nr)
1344f600adaSJean Delvare {
13561d793bbSMika Westerberg 	return !!(ichx_priv.use_gpio & (1 << (nr / 32)));
1364f600adaSJean Delvare }
1374f600adaSJean Delvare 
1386ed9f9c4SPeter Tyser static int ichx_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
1396ed9f9c4SPeter Tyser {
1406ed9f9c4SPeter Tyser 	/*
1416ed9f9c4SPeter Tyser 	 * Try setting pin as an input and verify it worked since many pins
1426ed9f9c4SPeter Tyser 	 * are output-only.
1436ed9f9c4SPeter Tyser 	 */
1446ed9f9c4SPeter Tyser 	if (ichx_write_bit(GPIO_IO_SEL, nr, 1, 1))
1456ed9f9c4SPeter Tyser 		return -EINVAL;
1466ed9f9c4SPeter Tyser 
1476ed9f9c4SPeter Tyser 	return 0;
1486ed9f9c4SPeter Tyser }
1496ed9f9c4SPeter Tyser 
1506ed9f9c4SPeter Tyser static int ichx_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
1516ed9f9c4SPeter Tyser 					int val)
1526ed9f9c4SPeter Tyser {
1537f6569f5SVincent Donnefort 	/* Disable blink hardware which is available for GPIOs from 0 to 31. */
1547f6569f5SVincent Donnefort 	if (nr < 32)
1557f6569f5SVincent Donnefort 		ichx_write_bit(GPO_BLINK, nr, 0, 0);
1567f6569f5SVincent Donnefort 
1576ed9f9c4SPeter Tyser 	/* Set GPIO output value. */
1586ed9f9c4SPeter Tyser 	ichx_write_bit(GPIO_LVL, nr, val, 0);
1596ed9f9c4SPeter Tyser 
1606ed9f9c4SPeter Tyser 	/*
1616ed9f9c4SPeter Tyser 	 * Try setting pin as an output and verify it worked since many pins
1626ed9f9c4SPeter Tyser 	 * are input-only.
1636ed9f9c4SPeter Tyser 	 */
1646ed9f9c4SPeter Tyser 	if (ichx_write_bit(GPIO_IO_SEL, nr, 0, 1))
1656ed9f9c4SPeter Tyser 		return -EINVAL;
1666ed9f9c4SPeter Tyser 
1676ed9f9c4SPeter Tyser 	return 0;
1686ed9f9c4SPeter Tyser }
1696ed9f9c4SPeter Tyser 
1706ed9f9c4SPeter Tyser static int ichx_gpio_get(struct gpio_chip *chip, unsigned nr)
1716ed9f9c4SPeter Tyser {
1726ed9f9c4SPeter Tyser 	return ichx_read_bit(GPIO_LVL, nr);
1736ed9f9c4SPeter Tyser }
1746ed9f9c4SPeter Tyser 
1756ed9f9c4SPeter Tyser static int ich6_gpio_get(struct gpio_chip *chip, unsigned nr)
1766ed9f9c4SPeter Tyser {
1776ed9f9c4SPeter Tyser 	unsigned long flags;
1786ed9f9c4SPeter Tyser 	u32 data;
1796ed9f9c4SPeter Tyser 
1806ed9f9c4SPeter Tyser 	/*
1816ed9f9c4SPeter Tyser 	 * GPI 0 - 15 need to be read from the power management registers on
1826ed9f9c4SPeter Tyser 	 * a ICH6/3100 bridge.
1836ed9f9c4SPeter Tyser 	 */
1846ed9f9c4SPeter Tyser 	if (nr < 16) {
1856ed9f9c4SPeter Tyser 		if (!ichx_priv.pm_base)
1866ed9f9c4SPeter Tyser 			return -ENXIO;
1876ed9f9c4SPeter Tyser 
1886ed9f9c4SPeter Tyser 		spin_lock_irqsave(&ichx_priv.lock, flags);
1896ed9f9c4SPeter Tyser 
1906ed9f9c4SPeter Tyser 		/* GPI 0 - 15 are latched, write 1 to clear*/
1916ed9f9c4SPeter Tyser 		ICHX_WRITE(1 << (16 + nr), 0, ichx_priv.pm_base);
1926ed9f9c4SPeter Tyser 		data = ICHX_READ(0, ichx_priv.pm_base);
1936ed9f9c4SPeter Tyser 
1946ed9f9c4SPeter Tyser 		spin_unlock_irqrestore(&ichx_priv.lock, flags);
1956ed9f9c4SPeter Tyser 
1966ed9f9c4SPeter Tyser 		return (data >> 16) & (1 << nr) ? 1 : 0;
1976ed9f9c4SPeter Tyser 	} else {
1986ed9f9c4SPeter Tyser 		return ichx_gpio_get(chip, nr);
1996ed9f9c4SPeter Tyser 	}
2006ed9f9c4SPeter Tyser }
2016ed9f9c4SPeter Tyser 
2026ed9f9c4SPeter Tyser static int ichx_gpio_request(struct gpio_chip *chip, unsigned nr)
2036ed9f9c4SPeter Tyser {
20425f27db4SJean Delvare 	if (!ichx_gpio_check_available(chip, nr))
20525f27db4SJean Delvare 		return -ENXIO;
20625f27db4SJean Delvare 
2076ed9f9c4SPeter Tyser 	/*
2086ed9f9c4SPeter Tyser 	 * Note we assume the BIOS properly set a bridge's USE value.  Some
2096ed9f9c4SPeter Tyser 	 * chips (eg Intel 3100) have bogus USE values though, so first see if
2106ed9f9c4SPeter Tyser 	 * the chipset's USE value can be trusted for this specific bit.
2116ed9f9c4SPeter Tyser 	 * If it can't be trusted, assume that the pin can be used as a GPIO.
2126ed9f9c4SPeter Tyser 	 */
2136ed9f9c4SPeter Tyser 	if (ichx_priv.desc->use_sel_ignore[nr / 32] & (1 << (nr & 0x1f)))
2142ab3a749SJean Delvare 		return 0;
2156ed9f9c4SPeter Tyser 
2166ed9f9c4SPeter Tyser 	return ichx_read_bit(GPIO_USE_SEL, nr) ? 0 : -ENODEV;
2176ed9f9c4SPeter Tyser }
2186ed9f9c4SPeter Tyser 
2196ed9f9c4SPeter Tyser static int ich6_gpio_request(struct gpio_chip *chip, unsigned nr)
2206ed9f9c4SPeter Tyser {
2216ed9f9c4SPeter Tyser 	/*
2226ed9f9c4SPeter Tyser 	 * Fixups for bits 16 and 17 are necessary on the Intel ICH6/3100
2236ed9f9c4SPeter Tyser 	 * bridge as they are controlled by USE register bits 0 and 1.  See
2246ed9f9c4SPeter Tyser 	 * "Table 704 GPIO_USE_SEL1 register" in the i3100 datasheet for
2256ed9f9c4SPeter Tyser 	 * additional info.
2266ed9f9c4SPeter Tyser 	 */
2276ed9f9c4SPeter Tyser 	if (nr == 16 || nr == 17)
2286ed9f9c4SPeter Tyser 		nr -= 16;
2296ed9f9c4SPeter Tyser 
2306ed9f9c4SPeter Tyser 	return ichx_gpio_request(chip, nr);
2316ed9f9c4SPeter Tyser }
2326ed9f9c4SPeter Tyser 
2336ed9f9c4SPeter Tyser static void ichx_gpio_set(struct gpio_chip *chip, unsigned nr, int val)
2346ed9f9c4SPeter Tyser {
2356ed9f9c4SPeter Tyser 	ichx_write_bit(GPIO_LVL, nr, val, 0);
2366ed9f9c4SPeter Tyser }
2376ed9f9c4SPeter Tyser 
2383836309dSBill Pemberton static void ichx_gpiolib_setup(struct gpio_chip *chip)
2396ed9f9c4SPeter Tyser {
2406ed9f9c4SPeter Tyser 	chip->owner = THIS_MODULE;
2416ed9f9c4SPeter Tyser 	chip->label = DRV_NAME;
2426ed9f9c4SPeter Tyser 	chip->dev = &ichx_priv.dev->dev;
2436ed9f9c4SPeter Tyser 
2446ed9f9c4SPeter Tyser 	/* Allow chip-specific overrides of request()/get() */
2456ed9f9c4SPeter Tyser 	chip->request = ichx_priv.desc->request ?
2466ed9f9c4SPeter Tyser 		ichx_priv.desc->request : ichx_gpio_request;
2476ed9f9c4SPeter Tyser 	chip->get = ichx_priv.desc->get ?
2486ed9f9c4SPeter Tyser 		ichx_priv.desc->get : ichx_gpio_get;
2496ed9f9c4SPeter Tyser 
2506ed9f9c4SPeter Tyser 	chip->set = ichx_gpio_set;
2516ed9f9c4SPeter Tyser 	chip->direction_input = ichx_gpio_direction_input;
2526ed9f9c4SPeter Tyser 	chip->direction_output = ichx_gpio_direction_output;
2536ed9f9c4SPeter Tyser 	chip->base = modparam_gpiobase;
2546ed9f9c4SPeter Tyser 	chip->ngpio = ichx_priv.desc->ngpio;
2556ed9f9c4SPeter Tyser 	chip->can_sleep = 0;
2566ed9f9c4SPeter Tyser 	chip->dbg_show = NULL;
2576ed9f9c4SPeter Tyser }
2586ed9f9c4SPeter Tyser 
2596ed9f9c4SPeter Tyser /* ICH6-based, 631xesb-based */
2606ed9f9c4SPeter Tyser static struct ichx_desc ich6_desc = {
2616ed9f9c4SPeter Tyser 	/* Bridges using the ICH6 controller need fixups for GPIO 0 - 17 */
2626ed9f9c4SPeter Tyser 	.request = ich6_gpio_request,
2636ed9f9c4SPeter Tyser 	.get = ich6_gpio_get,
2646ed9f9c4SPeter Tyser 
2656ed9f9c4SPeter Tyser 	/* GPIO 0-15 are read in the GPE0_STS PM register */
2666ed9f9c4SPeter Tyser 	.uses_gpe0 = true,
2676ed9f9c4SPeter Tyser 
2686ed9f9c4SPeter Tyser 	.ngpio = 50,
2696ed9f9c4SPeter Tyser };
2706ed9f9c4SPeter Tyser 
2716ed9f9c4SPeter Tyser /* Intel 3100 */
2726ed9f9c4SPeter Tyser static struct ichx_desc i3100_desc = {
2736ed9f9c4SPeter Tyser 	/*
2746ed9f9c4SPeter Tyser 	 * Bits 16,17, 20 of USE_SEL and bit 16 of USE_SEL2 always read 0 on
2756ed9f9c4SPeter Tyser 	 * the Intel 3100.  See "Table 712. GPIO Summary Table" of 3100
2766ed9f9c4SPeter Tyser 	 * Datasheet for more info.
2776ed9f9c4SPeter Tyser 	 */
2786ed9f9c4SPeter Tyser 	.use_sel_ignore = {0x00130000, 0x00010000, 0x0},
2796ed9f9c4SPeter Tyser 
2806ed9f9c4SPeter Tyser 	/* The 3100 needs fixups for GPIO 0 - 17 */
2816ed9f9c4SPeter Tyser 	.request = ich6_gpio_request,
2826ed9f9c4SPeter Tyser 	.get = ich6_gpio_get,
2836ed9f9c4SPeter Tyser 
2846ed9f9c4SPeter Tyser 	/* GPIO 0-15 are read in the GPE0_STS PM register */
2856ed9f9c4SPeter Tyser 	.uses_gpe0 = true,
2866ed9f9c4SPeter Tyser 
2876ed9f9c4SPeter Tyser 	.ngpio = 50,
2886ed9f9c4SPeter Tyser };
2896ed9f9c4SPeter Tyser 
2906ed9f9c4SPeter Tyser /* ICH7 and ICH8-based */
2916ed9f9c4SPeter Tyser static struct ichx_desc ich7_desc = {
2926ed9f9c4SPeter Tyser 	.ngpio = 50,
2936ed9f9c4SPeter Tyser };
2946ed9f9c4SPeter Tyser 
2956ed9f9c4SPeter Tyser /* ICH9-based */
2966ed9f9c4SPeter Tyser static struct ichx_desc ich9_desc = {
2976ed9f9c4SPeter Tyser 	.ngpio = 61,
2986ed9f9c4SPeter Tyser };
2996ed9f9c4SPeter Tyser 
3006ed9f9c4SPeter Tyser /* ICH10-based - Consumer/corporate versions have different amount of GPIO */
3016ed9f9c4SPeter Tyser static struct ichx_desc ich10_cons_desc = {
3026ed9f9c4SPeter Tyser 	.ngpio = 61,
3036ed9f9c4SPeter Tyser };
3046ed9f9c4SPeter Tyser static struct ichx_desc ich10_corp_desc = {
3056ed9f9c4SPeter Tyser 	.ngpio = 72,
3066ed9f9c4SPeter Tyser };
3076ed9f9c4SPeter Tyser 
3086ed9f9c4SPeter Tyser /* Intel 5 series, 6 series, 3400 series, and C200 series */
3096ed9f9c4SPeter Tyser static struct ichx_desc intel5_desc = {
3106ed9f9c4SPeter Tyser 	.ngpio = 76,
3116ed9f9c4SPeter Tyser };
3126ed9f9c4SPeter Tyser 
3133836309dSBill Pemberton static int ichx_gpio_request_regions(struct resource *res_base,
3144f600adaSJean Delvare 						const char *name, u8 use_gpio)
3154f600adaSJean Delvare {
3164f600adaSJean Delvare 	int i;
3174f600adaSJean Delvare 
3184f600adaSJean Delvare 	if (!res_base || !res_base->start || !res_base->end)
3194f600adaSJean Delvare 		return -ENODEV;
3204f600adaSJean Delvare 
3214f600adaSJean Delvare 	for (i = 0; i < ARRAY_SIZE(ichx_regs[0]); i++) {
3224f600adaSJean Delvare 		if (!(use_gpio & (1 << i)))
3234f600adaSJean Delvare 			continue;
3244f600adaSJean Delvare 		if (!request_region(res_base->start + ichx_regs[0][i],
3254f600adaSJean Delvare 				    ichx_reglen[i], name))
3264f600adaSJean Delvare 			goto request_err;
3274f600adaSJean Delvare 	}
3284f600adaSJean Delvare 	return 0;
3294f600adaSJean Delvare 
3304f600adaSJean Delvare request_err:
3314f600adaSJean Delvare 	/* Clean up: release already requested regions, if any */
3324f600adaSJean Delvare 	for (i--; i >= 0; i--) {
3334f600adaSJean Delvare 		if (!(use_gpio & (1 << i)))
3344f600adaSJean Delvare 			continue;
3354f600adaSJean Delvare 		release_region(res_base->start + ichx_regs[0][i],
3364f600adaSJean Delvare 			       ichx_reglen[i]);
3374f600adaSJean Delvare 	}
3384f600adaSJean Delvare 	return -EBUSY;
3394f600adaSJean Delvare }
3404f600adaSJean Delvare 
3414f600adaSJean Delvare static void ichx_gpio_release_regions(struct resource *res_base, u8 use_gpio)
3424f600adaSJean Delvare {
3434f600adaSJean Delvare 	int i;
3444f600adaSJean Delvare 
3454f600adaSJean Delvare 	for (i = 0; i < ARRAY_SIZE(ichx_regs[0]); i++) {
3464f600adaSJean Delvare 		if (!(use_gpio & (1 << i)))
3474f600adaSJean Delvare 			continue;
3484f600adaSJean Delvare 		release_region(res_base->start + ichx_regs[0][i],
3494f600adaSJean Delvare 			       ichx_reglen[i]);
3504f600adaSJean Delvare 	}
3514f600adaSJean Delvare }
3524f600adaSJean Delvare 
3533836309dSBill Pemberton static int ichx_gpio_probe(struct platform_device *pdev)
3546ed9f9c4SPeter Tyser {
3556ed9f9c4SPeter Tyser 	struct resource *res_base, *res_pm;
3566ed9f9c4SPeter Tyser 	int err;
357*e56aee18SJingoo Han 	struct lpc_ich_info *ich_info = dev_get_platdata(&pdev->dev);
3586ed9f9c4SPeter Tyser 
3596ed9f9c4SPeter Tyser 	if (!ich_info)
3606ed9f9c4SPeter Tyser 		return -ENODEV;
3616ed9f9c4SPeter Tyser 
3626ed9f9c4SPeter Tyser 	ichx_priv.dev = pdev;
3636ed9f9c4SPeter Tyser 
3646ed9f9c4SPeter Tyser 	switch (ich_info->gpio_version) {
3656ed9f9c4SPeter Tyser 	case ICH_I3100_GPIO:
3666ed9f9c4SPeter Tyser 		ichx_priv.desc = &i3100_desc;
3676ed9f9c4SPeter Tyser 		break;
3686ed9f9c4SPeter Tyser 	case ICH_V5_GPIO:
3696ed9f9c4SPeter Tyser 		ichx_priv.desc = &intel5_desc;
3706ed9f9c4SPeter Tyser 		break;
3716ed9f9c4SPeter Tyser 	case ICH_V6_GPIO:
3726ed9f9c4SPeter Tyser 		ichx_priv.desc = &ich6_desc;
3736ed9f9c4SPeter Tyser 		break;
3746ed9f9c4SPeter Tyser 	case ICH_V7_GPIO:
3756ed9f9c4SPeter Tyser 		ichx_priv.desc = &ich7_desc;
3766ed9f9c4SPeter Tyser 		break;
3776ed9f9c4SPeter Tyser 	case ICH_V9_GPIO:
3786ed9f9c4SPeter Tyser 		ichx_priv.desc = &ich9_desc;
3796ed9f9c4SPeter Tyser 		break;
3806ed9f9c4SPeter Tyser 	case ICH_V10CORP_GPIO:
3816ed9f9c4SPeter Tyser 		ichx_priv.desc = &ich10_corp_desc;
3826ed9f9c4SPeter Tyser 		break;
3836ed9f9c4SPeter Tyser 	case ICH_V10CONS_GPIO:
3846ed9f9c4SPeter Tyser 		ichx_priv.desc = &ich10_cons_desc;
3856ed9f9c4SPeter Tyser 		break;
3866ed9f9c4SPeter Tyser 	default:
3876ed9f9c4SPeter Tyser 		return -ENODEV;
3886ed9f9c4SPeter Tyser 	}
3896ed9f9c4SPeter Tyser 
390d39a948fSJean Delvare 	spin_lock_init(&ichx_priv.lock);
3916ed9f9c4SPeter Tyser 	res_base = platform_get_resource(pdev, IORESOURCE_IO, ICH_RES_GPIO);
3924f600adaSJean Delvare 	ichx_priv.use_gpio = ich_info->use_gpio;
3934f600adaSJean Delvare 	err = ichx_gpio_request_regions(res_base, pdev->name,
3944f600adaSJean Delvare 					ichx_priv.use_gpio);
3954f600adaSJean Delvare 	if (err)
3964f600adaSJean Delvare 		return err;
3976ed9f9c4SPeter Tyser 
3986ed9f9c4SPeter Tyser 	ichx_priv.gpio_base = res_base;
3996ed9f9c4SPeter Tyser 
4006ed9f9c4SPeter Tyser 	/*
4016ed9f9c4SPeter Tyser 	 * If necessary, determine the I/O address of ACPI/power management
4026ed9f9c4SPeter Tyser 	 * registers which are needed to read the the GPE0 register for GPI pins
4036ed9f9c4SPeter Tyser 	 * 0 - 15 on some chipsets.
4046ed9f9c4SPeter Tyser 	 */
4056ed9f9c4SPeter Tyser 	if (!ichx_priv.desc->uses_gpe0)
4066ed9f9c4SPeter Tyser 		goto init;
4076ed9f9c4SPeter Tyser 
4086ed9f9c4SPeter Tyser 	res_pm = platform_get_resource(pdev, IORESOURCE_IO, ICH_RES_GPE0);
4096ed9f9c4SPeter Tyser 	if (!res_pm) {
4106ed9f9c4SPeter Tyser 		pr_warn("ACPI BAR is unavailable, GPI 0 - 15 unavailable\n");
4116ed9f9c4SPeter Tyser 		goto init;
4126ed9f9c4SPeter Tyser 	}
4136ed9f9c4SPeter Tyser 
4146ed9f9c4SPeter Tyser 	if (!request_region(res_pm->start, resource_size(res_pm),
4156ed9f9c4SPeter Tyser 			pdev->name)) {
4166ed9f9c4SPeter Tyser 		pr_warn("ACPI BAR is busy, GPI 0 - 15 unavailable\n");
4176ed9f9c4SPeter Tyser 		goto init;
4186ed9f9c4SPeter Tyser 	}
4196ed9f9c4SPeter Tyser 
4206ed9f9c4SPeter Tyser 	ichx_priv.pm_base = res_pm;
4216ed9f9c4SPeter Tyser 
4226ed9f9c4SPeter Tyser init:
4236ed9f9c4SPeter Tyser 	ichx_gpiolib_setup(&ichx_priv.chip);
4246ed9f9c4SPeter Tyser 	err = gpiochip_add(&ichx_priv.chip);
4256ed9f9c4SPeter Tyser 	if (err) {
4266ed9f9c4SPeter Tyser 		pr_err("Failed to register GPIOs\n");
4276ed9f9c4SPeter Tyser 		goto add_err;
4286ed9f9c4SPeter Tyser 	}
4296ed9f9c4SPeter Tyser 
4306ed9f9c4SPeter Tyser 	pr_info("GPIO from %d to %d on %s\n", ichx_priv.chip.base,
4316ed9f9c4SPeter Tyser 	       ichx_priv.chip.base + ichx_priv.chip.ngpio - 1, DRV_NAME);
4326ed9f9c4SPeter Tyser 
4336ed9f9c4SPeter Tyser 	return 0;
4346ed9f9c4SPeter Tyser 
4356ed9f9c4SPeter Tyser add_err:
4364f600adaSJean Delvare 	ichx_gpio_release_regions(ichx_priv.gpio_base, ichx_priv.use_gpio);
4376ed9f9c4SPeter Tyser 	if (ichx_priv.pm_base)
4386ed9f9c4SPeter Tyser 		release_region(ichx_priv.pm_base->start,
4396ed9f9c4SPeter Tyser 				resource_size(ichx_priv.pm_base));
4406ed9f9c4SPeter Tyser 	return err;
4416ed9f9c4SPeter Tyser }
4426ed9f9c4SPeter Tyser 
443206210ceSBill Pemberton static int ichx_gpio_remove(struct platform_device *pdev)
4446ed9f9c4SPeter Tyser {
4456ed9f9c4SPeter Tyser 	int err;
4466ed9f9c4SPeter Tyser 
4476ed9f9c4SPeter Tyser 	err = gpiochip_remove(&ichx_priv.chip);
4486ed9f9c4SPeter Tyser 	if (err) {
4496ed9f9c4SPeter Tyser 		dev_err(&pdev->dev, "%s failed, %d\n",
4506ed9f9c4SPeter Tyser 				"gpiochip_remove()", err);
4516ed9f9c4SPeter Tyser 		return err;
4526ed9f9c4SPeter Tyser 	}
4536ed9f9c4SPeter Tyser 
4544f600adaSJean Delvare 	ichx_gpio_release_regions(ichx_priv.gpio_base, ichx_priv.use_gpio);
4556ed9f9c4SPeter Tyser 	if (ichx_priv.pm_base)
4566ed9f9c4SPeter Tyser 		release_region(ichx_priv.pm_base->start,
4576ed9f9c4SPeter Tyser 				resource_size(ichx_priv.pm_base));
4586ed9f9c4SPeter Tyser 
4596ed9f9c4SPeter Tyser 	return 0;
4606ed9f9c4SPeter Tyser }
4616ed9f9c4SPeter Tyser 
4626ed9f9c4SPeter Tyser static struct platform_driver ichx_gpio_driver = {
4636ed9f9c4SPeter Tyser 	.driver		= {
4646ed9f9c4SPeter Tyser 		.owner	= THIS_MODULE,
4656ed9f9c4SPeter Tyser 		.name	= DRV_NAME,
4666ed9f9c4SPeter Tyser 	},
4676ed9f9c4SPeter Tyser 	.probe		= ichx_gpio_probe,
4688283c4ffSBill Pemberton 	.remove		= ichx_gpio_remove,
4696ed9f9c4SPeter Tyser };
4706ed9f9c4SPeter Tyser 
4716ed9f9c4SPeter Tyser module_platform_driver(ichx_gpio_driver);
4726ed9f9c4SPeter Tyser 
4736ed9f9c4SPeter Tyser MODULE_AUTHOR("Peter Tyser <ptyser@xes-inc.com>");
4746ed9f9c4SPeter Tyser MODULE_DESCRIPTION("GPIO interface for Intel ICH series");
4756ed9f9c4SPeter Tyser MODULE_LICENSE("GPL");
4766ed9f9c4SPeter Tyser MODULE_ALIAS("platform:"DRV_NAME);
477