xref: /openbmc/linux/drivers/gpio/gpio-ich.c (revision 7a8fd1f5cc3fd0a8fd06634b9dc6750f8c5b2354)
16ed9f9c4SPeter Tyser /*
23b923189SVincent Donnefort  * Intel ICH6-10, Series 5 and 6, Atom C2000 (Avoton/Rangeley) GPIO driver
36ed9f9c4SPeter Tyser  *
46ed9f9c4SPeter Tyser  * Copyright (C) 2010 Extreme Engineering Solutions.
56ed9f9c4SPeter Tyser  *
66ed9f9c4SPeter Tyser  * This program is free software; you can redistribute it and/or modify
76ed9f9c4SPeter Tyser  * it under the terms of the GNU General Public License as published by
86ed9f9c4SPeter Tyser  * the Free Software Foundation; either version 2 of the License, or
96ed9f9c4SPeter Tyser  * (at your option) any later version.
106ed9f9c4SPeter Tyser  *
116ed9f9c4SPeter Tyser  * This program is distributed in the hope that it will be useful,
126ed9f9c4SPeter Tyser  * but WITHOUT ANY WARRANTY; without even the implied warranty of
136ed9f9c4SPeter Tyser  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
146ed9f9c4SPeter Tyser  * GNU General Public License for more details.
156ed9f9c4SPeter Tyser  *
166ed9f9c4SPeter Tyser  * You should have received a copy of the GNU General Public License
176ed9f9c4SPeter Tyser  * along with this program; if not, write to the Free Software
186ed9f9c4SPeter Tyser  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
196ed9f9c4SPeter Tyser  */
206ed9f9c4SPeter Tyser 
216ed9f9c4SPeter Tyser #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
226ed9f9c4SPeter Tyser 
238a06b08eSWilliam Breathitt Gray #include <linux/ioport.h>
246ed9f9c4SPeter Tyser #include <linux/module.h>
256ed9f9c4SPeter Tyser #include <linux/pci.h>
263f4290d4SLinus Walleij #include <linux/gpio/driver.h>
276ed9f9c4SPeter Tyser #include <linux/platform_device.h>
286ed9f9c4SPeter Tyser #include <linux/mfd/lpc_ich.h>
29*7a8fd1f5SLinus Walleij #include <linux/bitops.h>
306ed9f9c4SPeter Tyser 
316ed9f9c4SPeter Tyser #define DRV_NAME "gpio_ich"
326ed9f9c4SPeter Tyser 
336ed9f9c4SPeter Tyser /*
346ed9f9c4SPeter Tyser  * GPIO register offsets in GPIO I/O space.
356ed9f9c4SPeter Tyser  * Each chunk of 32 GPIOs is manipulated via its own USE_SELx, IO_SELx, and
366ed9f9c4SPeter Tyser  * LVLx registers.  Logic in the read/write functions takes a register and
376ed9f9c4SPeter Tyser  * an absolute bit number and determines the proper register offset and bit
386ed9f9c4SPeter Tyser  * number in that register.  For example, to read the value of GPIO bit 50
396ed9f9c4SPeter Tyser  * the code would access offset ichx_regs[2(=GPIO_LVL)][1(=50/32)],
406ed9f9c4SPeter Tyser  * bit 18 (50%32).
416ed9f9c4SPeter Tyser  */
426ed9f9c4SPeter Tyser enum GPIO_REG {
436ed9f9c4SPeter Tyser 	GPIO_USE_SEL = 0,
446ed9f9c4SPeter Tyser 	GPIO_IO_SEL,
456ed9f9c4SPeter Tyser 	GPIO_LVL,
467f6569f5SVincent Donnefort 	GPO_BLINK
476ed9f9c4SPeter Tyser };
486ed9f9c4SPeter Tyser 
497f6569f5SVincent Donnefort static const u8 ichx_regs[4][3] = {
506ed9f9c4SPeter Tyser 	{0x00, 0x30, 0x40},	/* USE_SEL[1-3] offsets */
516ed9f9c4SPeter Tyser 	{0x04, 0x34, 0x44},	/* IO_SEL[1-3] offsets */
526ed9f9c4SPeter Tyser 	{0x0c, 0x38, 0x48},	/* LVL[1-3] offsets */
537f6569f5SVincent Donnefort 	{0x18, 0x18, 0x18},	/* BLINK offset */
546ed9f9c4SPeter Tyser };
556ed9f9c4SPeter Tyser 
564f600adaSJean Delvare static const u8 ichx_reglen[3] = {
574f600adaSJean Delvare 	0x30, 0x10, 0x10,
584f600adaSJean Delvare };
594f600adaSJean Delvare 
603b923189SVincent Donnefort static const u8 avoton_regs[4][3] = {
613b923189SVincent Donnefort 	{0x00, 0x80, 0x00},
623b923189SVincent Donnefort 	{0x04, 0x84, 0x00},
633b923189SVincent Donnefort 	{0x08, 0x88, 0x00},
643b923189SVincent Donnefort };
653b923189SVincent Donnefort 
663b923189SVincent Donnefort static const u8 avoton_reglen[3] = {
673b923189SVincent Donnefort 	0x10, 0x10, 0x00,
683b923189SVincent Donnefort };
693b923189SVincent Donnefort 
706ed9f9c4SPeter Tyser #define ICHX_WRITE(val, reg, base_res)	outl(val, (reg) + (base_res)->start)
716ed9f9c4SPeter Tyser #define ICHX_READ(reg, base_res)	inl((reg) + (base_res)->start)
726ed9f9c4SPeter Tyser 
736ed9f9c4SPeter Tyser struct ichx_desc {
746ed9f9c4SPeter Tyser 	/* Max GPIO pins the chipset can have */
756ed9f9c4SPeter Tyser 	uint ngpio;
766ed9f9c4SPeter Tyser 
77bb62a35bSVincent Donnefort 	/* chipset registers */
78bb62a35bSVincent Donnefort 	const u8 (*regs)[3];
79bb62a35bSVincent Donnefort 	const u8 *reglen;
80bb62a35bSVincent Donnefort 
81ba7f74feSVincent Donnefort 	/* GPO_BLINK is available on this chipset */
82ba7f74feSVincent Donnefort 	bool have_blink;
83ba7f74feSVincent Donnefort 
846ed9f9c4SPeter Tyser 	/* Whether the chipset has GPIO in GPE0_STS in the PM IO region */
856ed9f9c4SPeter Tyser 	bool uses_gpe0;
866ed9f9c4SPeter Tyser 
876ed9f9c4SPeter Tyser 	/* USE_SEL is bogus on some chipsets, eg 3100 */
886ed9f9c4SPeter Tyser 	u32 use_sel_ignore[3];
896ed9f9c4SPeter Tyser 
906ed9f9c4SPeter Tyser 	/* Some chipsets have quirks, let these use their own request/get */
916ed9f9c4SPeter Tyser 	int (*request)(struct gpio_chip *chip, unsigned offset);
926ed9f9c4SPeter Tyser 	int (*get)(struct gpio_chip *chip, unsigned offset);
93e6540f33SVincent Donnefort 
94e6540f33SVincent Donnefort 	/*
95e6540f33SVincent Donnefort 	 * Some chipsets don't let reading output values on GPIO_LVL register
96e6540f33SVincent Donnefort 	 * this option allows driver caching written output values
97e6540f33SVincent Donnefort 	 */
98e6540f33SVincent Donnefort 	bool use_outlvl_cache;
996ed9f9c4SPeter Tyser };
1006ed9f9c4SPeter Tyser 
1016ed9f9c4SPeter Tyser static struct {
1026ed9f9c4SPeter Tyser 	spinlock_t lock;
1036ed9f9c4SPeter Tyser 	struct platform_device *dev;
1046ed9f9c4SPeter Tyser 	struct gpio_chip chip;
1056ed9f9c4SPeter Tyser 	struct resource *gpio_base;	/* GPIO IO base */
1066ed9f9c4SPeter Tyser 	struct resource *pm_base;	/* Power Mangagment IO base */
1076ed9f9c4SPeter Tyser 	struct ichx_desc *desc;	/* Pointer to chipset-specific description */
1086ed9f9c4SPeter Tyser 	u32 orig_gpio_ctrl;	/* Orig CTRL value, used to restore on exit */
1094f600adaSJean Delvare 	u8 use_gpio;		/* Which GPIO groups are usable */
110e6540f33SVincent Donnefort 	int outlvl_cache[3];	/* cached output values */
1116ed9f9c4SPeter Tyser } ichx_priv;
1126ed9f9c4SPeter Tyser 
1136ed9f9c4SPeter Tyser static int modparam_gpiobase = -1;	/* dynamic */
1146ed9f9c4SPeter Tyser module_param_named(gpiobase, modparam_gpiobase, int, 0444);
1156ed9f9c4SPeter Tyser MODULE_PARM_DESC(gpiobase, "The GPIO number base. -1 means dynamic, "
1166ed9f9c4SPeter Tyser 			   "which is the default.");
1176ed9f9c4SPeter Tyser 
1186ed9f9c4SPeter Tyser static int ichx_write_bit(int reg, unsigned nr, int val, int verify)
1196ed9f9c4SPeter Tyser {
1206ed9f9c4SPeter Tyser 	unsigned long flags;
1216ed9f9c4SPeter Tyser 	u32 data, tmp;
1226ed9f9c4SPeter Tyser 	int reg_nr = nr / 32;
1236ed9f9c4SPeter Tyser 	int bit = nr & 0x1f;
1246ed9f9c4SPeter Tyser 	int ret = 0;
1256ed9f9c4SPeter Tyser 
1266ed9f9c4SPeter Tyser 	spin_lock_irqsave(&ichx_priv.lock, flags);
1276ed9f9c4SPeter Tyser 
128e6540f33SVincent Donnefort 	if (reg == GPIO_LVL && ichx_priv.desc->use_outlvl_cache)
129e6540f33SVincent Donnefort 		data = ichx_priv.outlvl_cache[reg_nr];
130e6540f33SVincent Donnefort 	else
131bb62a35bSVincent Donnefort 		data = ICHX_READ(ichx_priv.desc->regs[reg][reg_nr],
132bb62a35bSVincent Donnefort 				 ichx_priv.gpio_base);
133e6540f33SVincent Donnefort 
1346ed9f9c4SPeter Tyser 	if (val)
135*7a8fd1f5SLinus Walleij 		data |= BIT(bit);
1366ed9f9c4SPeter Tyser 	else
137*7a8fd1f5SLinus Walleij 		data &= ~BIT(bit);
138bb62a35bSVincent Donnefort 	ICHX_WRITE(data, ichx_priv.desc->regs[reg][reg_nr],
139bb62a35bSVincent Donnefort 			 ichx_priv.gpio_base);
140e6540f33SVincent Donnefort 	if (reg == GPIO_LVL && ichx_priv.desc->use_outlvl_cache)
141e6540f33SVincent Donnefort 		ichx_priv.outlvl_cache[reg_nr] = data;
142e6540f33SVincent Donnefort 
143bb62a35bSVincent Donnefort 	tmp = ICHX_READ(ichx_priv.desc->regs[reg][reg_nr],
144bb62a35bSVincent Donnefort 			ichx_priv.gpio_base);
1456ed9f9c4SPeter Tyser 	if (verify && data != tmp)
1466ed9f9c4SPeter Tyser 		ret = -EPERM;
1476ed9f9c4SPeter Tyser 
1486ed9f9c4SPeter Tyser 	spin_unlock_irqrestore(&ichx_priv.lock, flags);
1496ed9f9c4SPeter Tyser 
1506ed9f9c4SPeter Tyser 	return ret;
1516ed9f9c4SPeter Tyser }
1526ed9f9c4SPeter Tyser 
1536ed9f9c4SPeter Tyser static int ichx_read_bit(int reg, unsigned nr)
1546ed9f9c4SPeter Tyser {
1556ed9f9c4SPeter Tyser 	unsigned long flags;
1566ed9f9c4SPeter Tyser 	u32 data;
1576ed9f9c4SPeter Tyser 	int reg_nr = nr / 32;
1586ed9f9c4SPeter Tyser 	int bit = nr & 0x1f;
1596ed9f9c4SPeter Tyser 
1606ed9f9c4SPeter Tyser 	spin_lock_irqsave(&ichx_priv.lock, flags);
1616ed9f9c4SPeter Tyser 
162bb62a35bSVincent Donnefort 	data = ICHX_READ(ichx_priv.desc->regs[reg][reg_nr],
163bb62a35bSVincent Donnefort 			 ichx_priv.gpio_base);
1646ed9f9c4SPeter Tyser 
165e6540f33SVincent Donnefort 	if (reg == GPIO_LVL && ichx_priv.desc->use_outlvl_cache)
166e6540f33SVincent Donnefort 		data = ichx_priv.outlvl_cache[reg_nr] | data;
167e6540f33SVincent Donnefort 
1686ed9f9c4SPeter Tyser 	spin_unlock_irqrestore(&ichx_priv.lock, flags);
1696ed9f9c4SPeter Tyser 
170*7a8fd1f5SLinus Walleij 	return !!(data & BIT(bit));
1716ed9f9c4SPeter Tyser }
1726ed9f9c4SPeter Tyser 
173e97f9b52SMika Westerberg static bool ichx_gpio_check_available(struct gpio_chip *gpio, unsigned nr)
1744f600adaSJean Delvare {
175*7a8fd1f5SLinus Walleij 	return !!(ichx_priv.use_gpio & BIT(nr / 32));
1764f600adaSJean Delvare }
1774f600adaSJean Delvare 
17862e08f25SAaron Sierra static int ichx_gpio_get_direction(struct gpio_chip *gpio, unsigned nr)
17962e08f25SAaron Sierra {
1803f4290d4SLinus Walleij 	return ichx_read_bit(GPIO_IO_SEL, nr);
18162e08f25SAaron Sierra }
18262e08f25SAaron Sierra 
1836ed9f9c4SPeter Tyser static int ichx_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
1846ed9f9c4SPeter Tyser {
1856ed9f9c4SPeter Tyser 	/*
1866ed9f9c4SPeter Tyser 	 * Try setting pin as an input and verify it worked since many pins
1876ed9f9c4SPeter Tyser 	 * are output-only.
1886ed9f9c4SPeter Tyser 	 */
1896ed9f9c4SPeter Tyser 	if (ichx_write_bit(GPIO_IO_SEL, nr, 1, 1))
1906ed9f9c4SPeter Tyser 		return -EINVAL;
1916ed9f9c4SPeter Tyser 
1926ed9f9c4SPeter Tyser 	return 0;
1936ed9f9c4SPeter Tyser }
1946ed9f9c4SPeter Tyser 
1956ed9f9c4SPeter Tyser static int ichx_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
1966ed9f9c4SPeter Tyser 					int val)
1976ed9f9c4SPeter Tyser {
1987f6569f5SVincent Donnefort 	/* Disable blink hardware which is available for GPIOs from 0 to 31. */
199ba7f74feSVincent Donnefort 	if (nr < 32 && ichx_priv.desc->have_blink)
2007f6569f5SVincent Donnefort 		ichx_write_bit(GPO_BLINK, nr, 0, 0);
2017f6569f5SVincent Donnefort 
2026ed9f9c4SPeter Tyser 	/* Set GPIO output value. */
2036ed9f9c4SPeter Tyser 	ichx_write_bit(GPIO_LVL, nr, val, 0);
2046ed9f9c4SPeter Tyser 
2056ed9f9c4SPeter Tyser 	/*
2066ed9f9c4SPeter Tyser 	 * Try setting pin as an output and verify it worked since many pins
2076ed9f9c4SPeter Tyser 	 * are input-only.
2086ed9f9c4SPeter Tyser 	 */
2096ed9f9c4SPeter Tyser 	if (ichx_write_bit(GPIO_IO_SEL, nr, 0, 1))
2106ed9f9c4SPeter Tyser 		return -EINVAL;
2116ed9f9c4SPeter Tyser 
2126ed9f9c4SPeter Tyser 	return 0;
2136ed9f9c4SPeter Tyser }
2146ed9f9c4SPeter Tyser 
2156ed9f9c4SPeter Tyser static int ichx_gpio_get(struct gpio_chip *chip, unsigned nr)
2166ed9f9c4SPeter Tyser {
2176ed9f9c4SPeter Tyser 	return ichx_read_bit(GPIO_LVL, nr);
2186ed9f9c4SPeter Tyser }
2196ed9f9c4SPeter Tyser 
2206ed9f9c4SPeter Tyser static int ich6_gpio_get(struct gpio_chip *chip, unsigned nr)
2216ed9f9c4SPeter Tyser {
2226ed9f9c4SPeter Tyser 	unsigned long flags;
2236ed9f9c4SPeter Tyser 	u32 data;
2246ed9f9c4SPeter Tyser 
2256ed9f9c4SPeter Tyser 	/*
2266ed9f9c4SPeter Tyser 	 * GPI 0 - 15 need to be read from the power management registers on
2276ed9f9c4SPeter Tyser 	 * a ICH6/3100 bridge.
2286ed9f9c4SPeter Tyser 	 */
2296ed9f9c4SPeter Tyser 	if (nr < 16) {
2306ed9f9c4SPeter Tyser 		if (!ichx_priv.pm_base)
2316ed9f9c4SPeter Tyser 			return -ENXIO;
2326ed9f9c4SPeter Tyser 
2336ed9f9c4SPeter Tyser 		spin_lock_irqsave(&ichx_priv.lock, flags);
2346ed9f9c4SPeter Tyser 
2356ed9f9c4SPeter Tyser 		/* GPI 0 - 15 are latched, write 1 to clear*/
236*7a8fd1f5SLinus Walleij 		ICHX_WRITE(BIT(16 + nr), 0, ichx_priv.pm_base);
2376ed9f9c4SPeter Tyser 		data = ICHX_READ(0, ichx_priv.pm_base);
2386ed9f9c4SPeter Tyser 
2396ed9f9c4SPeter Tyser 		spin_unlock_irqrestore(&ichx_priv.lock, flags);
2406ed9f9c4SPeter Tyser 
241*7a8fd1f5SLinus Walleij 		return !!((data >> 16) & BIT(nr));
2426ed9f9c4SPeter Tyser 	} else {
2436ed9f9c4SPeter Tyser 		return ichx_gpio_get(chip, nr);
2446ed9f9c4SPeter Tyser 	}
2456ed9f9c4SPeter Tyser }
2466ed9f9c4SPeter Tyser 
2476ed9f9c4SPeter Tyser static int ichx_gpio_request(struct gpio_chip *chip, unsigned nr)
2486ed9f9c4SPeter Tyser {
24925f27db4SJean Delvare 	if (!ichx_gpio_check_available(chip, nr))
25025f27db4SJean Delvare 		return -ENXIO;
25125f27db4SJean Delvare 
2526ed9f9c4SPeter Tyser 	/*
2536ed9f9c4SPeter Tyser 	 * Note we assume the BIOS properly set a bridge's USE value.  Some
2546ed9f9c4SPeter Tyser 	 * chips (eg Intel 3100) have bogus USE values though, so first see if
2556ed9f9c4SPeter Tyser 	 * the chipset's USE value can be trusted for this specific bit.
2566ed9f9c4SPeter Tyser 	 * If it can't be trusted, assume that the pin can be used as a GPIO.
2576ed9f9c4SPeter Tyser 	 */
258*7a8fd1f5SLinus Walleij 	if (ichx_priv.desc->use_sel_ignore[nr / 32] & BIT(nr & 0x1f))
2592ab3a749SJean Delvare 		return 0;
2606ed9f9c4SPeter Tyser 
2616ed9f9c4SPeter Tyser 	return ichx_read_bit(GPIO_USE_SEL, nr) ? 0 : -ENODEV;
2626ed9f9c4SPeter Tyser }
2636ed9f9c4SPeter Tyser 
2646ed9f9c4SPeter Tyser static int ich6_gpio_request(struct gpio_chip *chip, unsigned nr)
2656ed9f9c4SPeter Tyser {
2666ed9f9c4SPeter Tyser 	/*
2676ed9f9c4SPeter Tyser 	 * Fixups for bits 16 and 17 are necessary on the Intel ICH6/3100
2686ed9f9c4SPeter Tyser 	 * bridge as they are controlled by USE register bits 0 and 1.  See
2696ed9f9c4SPeter Tyser 	 * "Table 704 GPIO_USE_SEL1 register" in the i3100 datasheet for
2706ed9f9c4SPeter Tyser 	 * additional info.
2716ed9f9c4SPeter Tyser 	 */
2726ed9f9c4SPeter Tyser 	if (nr == 16 || nr == 17)
2736ed9f9c4SPeter Tyser 		nr -= 16;
2746ed9f9c4SPeter Tyser 
2756ed9f9c4SPeter Tyser 	return ichx_gpio_request(chip, nr);
2766ed9f9c4SPeter Tyser }
2776ed9f9c4SPeter Tyser 
2786ed9f9c4SPeter Tyser static void ichx_gpio_set(struct gpio_chip *chip, unsigned nr, int val)
2796ed9f9c4SPeter Tyser {
2806ed9f9c4SPeter Tyser 	ichx_write_bit(GPIO_LVL, nr, val, 0);
2816ed9f9c4SPeter Tyser }
2826ed9f9c4SPeter Tyser 
2833836309dSBill Pemberton static void ichx_gpiolib_setup(struct gpio_chip *chip)
2846ed9f9c4SPeter Tyser {
2856ed9f9c4SPeter Tyser 	chip->owner = THIS_MODULE;
2866ed9f9c4SPeter Tyser 	chip->label = DRV_NAME;
28758383c78SLinus Walleij 	chip->parent = &ichx_priv.dev->dev;
2886ed9f9c4SPeter Tyser 
2896ed9f9c4SPeter Tyser 	/* Allow chip-specific overrides of request()/get() */
2906ed9f9c4SPeter Tyser 	chip->request = ichx_priv.desc->request ?
2916ed9f9c4SPeter Tyser 		ichx_priv.desc->request : ichx_gpio_request;
2926ed9f9c4SPeter Tyser 	chip->get = ichx_priv.desc->get ?
2936ed9f9c4SPeter Tyser 		ichx_priv.desc->get : ichx_gpio_get;
2946ed9f9c4SPeter Tyser 
2956ed9f9c4SPeter Tyser 	chip->set = ichx_gpio_set;
29662e08f25SAaron Sierra 	chip->get_direction = ichx_gpio_get_direction;
2976ed9f9c4SPeter Tyser 	chip->direction_input = ichx_gpio_direction_input;
2986ed9f9c4SPeter Tyser 	chip->direction_output = ichx_gpio_direction_output;
2996ed9f9c4SPeter Tyser 	chip->base = modparam_gpiobase;
3006ed9f9c4SPeter Tyser 	chip->ngpio = ichx_priv.desc->ngpio;
3019fb1f39eSLinus Walleij 	chip->can_sleep = false;
3026ed9f9c4SPeter Tyser 	chip->dbg_show = NULL;
3036ed9f9c4SPeter Tyser }
3046ed9f9c4SPeter Tyser 
3056ed9f9c4SPeter Tyser /* ICH6-based, 631xesb-based */
3066ed9f9c4SPeter Tyser static struct ichx_desc ich6_desc = {
3076ed9f9c4SPeter Tyser 	/* Bridges using the ICH6 controller need fixups for GPIO 0 - 17 */
3086ed9f9c4SPeter Tyser 	.request = ich6_gpio_request,
3096ed9f9c4SPeter Tyser 	.get = ich6_gpio_get,
3106ed9f9c4SPeter Tyser 
3116ed9f9c4SPeter Tyser 	/* GPIO 0-15 are read in the GPE0_STS PM register */
3126ed9f9c4SPeter Tyser 	.uses_gpe0 = true,
3136ed9f9c4SPeter Tyser 
3146ed9f9c4SPeter Tyser 	.ngpio = 50,
315ba7f74feSVincent Donnefort 	.have_blink = true,
316a7008ee1SVincent Donnefort 	.regs = ichx_regs,
317a7008ee1SVincent Donnefort 	.reglen = ichx_reglen,
3186ed9f9c4SPeter Tyser };
3196ed9f9c4SPeter Tyser 
3206ed9f9c4SPeter Tyser /* Intel 3100 */
3216ed9f9c4SPeter Tyser static struct ichx_desc i3100_desc = {
3226ed9f9c4SPeter Tyser 	/*
3236ed9f9c4SPeter Tyser 	 * Bits 16,17, 20 of USE_SEL and bit 16 of USE_SEL2 always read 0 on
3246ed9f9c4SPeter Tyser 	 * the Intel 3100.  See "Table 712. GPIO Summary Table" of 3100
3256ed9f9c4SPeter Tyser 	 * Datasheet for more info.
3266ed9f9c4SPeter Tyser 	 */
3276ed9f9c4SPeter Tyser 	.use_sel_ignore = {0x00130000, 0x00010000, 0x0},
3286ed9f9c4SPeter Tyser 
3296ed9f9c4SPeter Tyser 	/* The 3100 needs fixups for GPIO 0 - 17 */
3306ed9f9c4SPeter Tyser 	.request = ich6_gpio_request,
3316ed9f9c4SPeter Tyser 	.get = ich6_gpio_get,
3326ed9f9c4SPeter Tyser 
3336ed9f9c4SPeter Tyser 	/* GPIO 0-15 are read in the GPE0_STS PM register */
3346ed9f9c4SPeter Tyser 	.uses_gpe0 = true,
3356ed9f9c4SPeter Tyser 
3366ed9f9c4SPeter Tyser 	.ngpio = 50,
337a7008ee1SVincent Donnefort 	.regs = ichx_regs,
338a7008ee1SVincent Donnefort 	.reglen = ichx_reglen,
3396ed9f9c4SPeter Tyser };
3406ed9f9c4SPeter Tyser 
3416ed9f9c4SPeter Tyser /* ICH7 and ICH8-based */
3426ed9f9c4SPeter Tyser static struct ichx_desc ich7_desc = {
3436ed9f9c4SPeter Tyser 	.ngpio = 50,
344ba7f74feSVincent Donnefort 	.have_blink = true,
345bb62a35bSVincent Donnefort 	.regs = ichx_regs,
346bb62a35bSVincent Donnefort 	.reglen = ichx_reglen,
3476ed9f9c4SPeter Tyser };
3486ed9f9c4SPeter Tyser 
3496ed9f9c4SPeter Tyser /* ICH9-based */
3506ed9f9c4SPeter Tyser static struct ichx_desc ich9_desc = {
3516ed9f9c4SPeter Tyser 	.ngpio = 61,
352ba7f74feSVincent Donnefort 	.have_blink = true,
353bb62a35bSVincent Donnefort 	.regs = ichx_regs,
354bb62a35bSVincent Donnefort 	.reglen = ichx_reglen,
3556ed9f9c4SPeter Tyser };
3566ed9f9c4SPeter Tyser 
3576ed9f9c4SPeter Tyser /* ICH10-based - Consumer/corporate versions have different amount of GPIO */
3586ed9f9c4SPeter Tyser static struct ichx_desc ich10_cons_desc = {
3596ed9f9c4SPeter Tyser 	.ngpio = 61,
360ba7f74feSVincent Donnefort 	.have_blink = true,
361bb62a35bSVincent Donnefort 	.regs = ichx_regs,
362bb62a35bSVincent Donnefort 	.reglen = ichx_reglen,
3636ed9f9c4SPeter Tyser };
3646ed9f9c4SPeter Tyser static struct ichx_desc ich10_corp_desc = {
3656ed9f9c4SPeter Tyser 	.ngpio = 72,
366ba7f74feSVincent Donnefort 	.have_blink = true,
367bb62a35bSVincent Donnefort 	.regs = ichx_regs,
368bb62a35bSVincent Donnefort 	.reglen = ichx_reglen,
3696ed9f9c4SPeter Tyser };
3706ed9f9c4SPeter Tyser 
3716ed9f9c4SPeter Tyser /* Intel 5 series, 6 series, 3400 series, and C200 series */
3726ed9f9c4SPeter Tyser static struct ichx_desc intel5_desc = {
3736ed9f9c4SPeter Tyser 	.ngpio = 76,
374bb62a35bSVincent Donnefort 	.regs = ichx_regs,
375bb62a35bSVincent Donnefort 	.reglen = ichx_reglen,
3766ed9f9c4SPeter Tyser };
3776ed9f9c4SPeter Tyser 
3783b923189SVincent Donnefort /* Avoton */
3793b923189SVincent Donnefort static struct ichx_desc avoton_desc = {
3803b923189SVincent Donnefort 	/* Avoton has only 59 GPIOs, but we assume the first set of register
3813b923189SVincent Donnefort 	 * (Core) has 32 instead of 31 to keep gpio-ich compliance
3823b923189SVincent Donnefort 	 */
3833b923189SVincent Donnefort 	.ngpio = 60,
3843b923189SVincent Donnefort 	.regs = avoton_regs,
3853b923189SVincent Donnefort 	.reglen = avoton_reglen,
3863b923189SVincent Donnefort 	.use_outlvl_cache = true,
3873b923189SVincent Donnefort };
3883b923189SVincent Donnefort 
3898a06b08eSWilliam Breathitt Gray static int ichx_gpio_request_regions(struct device *dev,
3908a06b08eSWilliam Breathitt Gray 	struct resource *res_base, const char *name, u8 use_gpio)
3914f600adaSJean Delvare {
3924f600adaSJean Delvare 	int i;
3934f600adaSJean Delvare 
3944f600adaSJean Delvare 	if (!res_base || !res_base->start || !res_base->end)
3954f600adaSJean Delvare 		return -ENODEV;
3964f600adaSJean Delvare 
397bb62a35bSVincent Donnefort 	for (i = 0; i < ARRAY_SIZE(ichx_priv.desc->regs[0]); i++) {
398*7a8fd1f5SLinus Walleij 		if (!(use_gpio & BIT(i)))
3994f600adaSJean Delvare 			continue;
4008a06b08eSWilliam Breathitt Gray 		if (!devm_request_region(dev,
401bb62a35bSVincent Donnefort 				res_base->start + ichx_priv.desc->regs[0][i],
402bb62a35bSVincent Donnefort 				ichx_priv.desc->reglen[i], name))
4034f600adaSJean Delvare 			return -EBUSY;
4044f600adaSJean Delvare 	}
4058a06b08eSWilliam Breathitt Gray 	return 0;
4064f600adaSJean Delvare }
4074f600adaSJean Delvare 
4083836309dSBill Pemberton static int ichx_gpio_probe(struct platform_device *pdev)
4096ed9f9c4SPeter Tyser {
4106ed9f9c4SPeter Tyser 	struct resource *res_base, *res_pm;
4116ed9f9c4SPeter Tyser 	int err;
412e56aee18SJingoo Han 	struct lpc_ich_info *ich_info = dev_get_platdata(&pdev->dev);
4136ed9f9c4SPeter Tyser 
4146ed9f9c4SPeter Tyser 	if (!ich_info)
4156ed9f9c4SPeter Tyser 		return -ENODEV;
4166ed9f9c4SPeter Tyser 
4176ed9f9c4SPeter Tyser 	ichx_priv.dev = pdev;
4186ed9f9c4SPeter Tyser 
4196ed9f9c4SPeter Tyser 	switch (ich_info->gpio_version) {
4206ed9f9c4SPeter Tyser 	case ICH_I3100_GPIO:
4216ed9f9c4SPeter Tyser 		ichx_priv.desc = &i3100_desc;
4226ed9f9c4SPeter Tyser 		break;
4236ed9f9c4SPeter Tyser 	case ICH_V5_GPIO:
4246ed9f9c4SPeter Tyser 		ichx_priv.desc = &intel5_desc;
4256ed9f9c4SPeter Tyser 		break;
4266ed9f9c4SPeter Tyser 	case ICH_V6_GPIO:
4276ed9f9c4SPeter Tyser 		ichx_priv.desc = &ich6_desc;
4286ed9f9c4SPeter Tyser 		break;
4296ed9f9c4SPeter Tyser 	case ICH_V7_GPIO:
4306ed9f9c4SPeter Tyser 		ichx_priv.desc = &ich7_desc;
4316ed9f9c4SPeter Tyser 		break;
4326ed9f9c4SPeter Tyser 	case ICH_V9_GPIO:
4336ed9f9c4SPeter Tyser 		ichx_priv.desc = &ich9_desc;
4346ed9f9c4SPeter Tyser 		break;
4356ed9f9c4SPeter Tyser 	case ICH_V10CORP_GPIO:
4366ed9f9c4SPeter Tyser 		ichx_priv.desc = &ich10_corp_desc;
4376ed9f9c4SPeter Tyser 		break;
4386ed9f9c4SPeter Tyser 	case ICH_V10CONS_GPIO:
4396ed9f9c4SPeter Tyser 		ichx_priv.desc = &ich10_cons_desc;
4406ed9f9c4SPeter Tyser 		break;
4413b923189SVincent Donnefort 	case AVOTON_GPIO:
4423b923189SVincent Donnefort 		ichx_priv.desc = &avoton_desc;
4433b923189SVincent Donnefort 		break;
4446ed9f9c4SPeter Tyser 	default:
4456ed9f9c4SPeter Tyser 		return -ENODEV;
4466ed9f9c4SPeter Tyser 	}
4476ed9f9c4SPeter Tyser 
448d39a948fSJean Delvare 	spin_lock_init(&ichx_priv.lock);
4496ed9f9c4SPeter Tyser 	res_base = platform_get_resource(pdev, IORESOURCE_IO, ICH_RES_GPIO);
4504f600adaSJean Delvare 	ichx_priv.use_gpio = ich_info->use_gpio;
4518a06b08eSWilliam Breathitt Gray 	err = ichx_gpio_request_regions(&pdev->dev, res_base, pdev->name,
4524f600adaSJean Delvare 					ichx_priv.use_gpio);
4534f600adaSJean Delvare 	if (err)
4544f600adaSJean Delvare 		return err;
4556ed9f9c4SPeter Tyser 
4566ed9f9c4SPeter Tyser 	ichx_priv.gpio_base = res_base;
4576ed9f9c4SPeter Tyser 
4586ed9f9c4SPeter Tyser 	/*
4596ed9f9c4SPeter Tyser 	 * If necessary, determine the I/O address of ACPI/power management
4606ed9f9c4SPeter Tyser 	 * registers which are needed to read the the GPE0 register for GPI pins
4616ed9f9c4SPeter Tyser 	 * 0 - 15 on some chipsets.
4626ed9f9c4SPeter Tyser 	 */
4636ed9f9c4SPeter Tyser 	if (!ichx_priv.desc->uses_gpe0)
4646ed9f9c4SPeter Tyser 		goto init;
4656ed9f9c4SPeter Tyser 
4666ed9f9c4SPeter Tyser 	res_pm = platform_get_resource(pdev, IORESOURCE_IO, ICH_RES_GPE0);
4676ed9f9c4SPeter Tyser 	if (!res_pm) {
4686ed9f9c4SPeter Tyser 		pr_warn("ACPI BAR is unavailable, GPI 0 - 15 unavailable\n");
4696ed9f9c4SPeter Tyser 		goto init;
4706ed9f9c4SPeter Tyser 	}
4716ed9f9c4SPeter Tyser 
4728a06b08eSWilliam Breathitt Gray 	if (!devm_request_region(&pdev->dev, res_pm->start,
4738a06b08eSWilliam Breathitt Gray 			resource_size(res_pm), pdev->name)) {
4746ed9f9c4SPeter Tyser 		pr_warn("ACPI BAR is busy, GPI 0 - 15 unavailable\n");
4756ed9f9c4SPeter Tyser 		goto init;
4766ed9f9c4SPeter Tyser 	}
4776ed9f9c4SPeter Tyser 
4786ed9f9c4SPeter Tyser 	ichx_priv.pm_base = res_pm;
4796ed9f9c4SPeter Tyser 
4806ed9f9c4SPeter Tyser init:
4816ed9f9c4SPeter Tyser 	ichx_gpiolib_setup(&ichx_priv.chip);
4824eab22e7SLinus Walleij 	err = gpiochip_add_data(&ichx_priv.chip, NULL);
4836ed9f9c4SPeter Tyser 	if (err) {
4846ed9f9c4SPeter Tyser 		pr_err("Failed to register GPIOs\n");
4858a06b08eSWilliam Breathitt Gray 		return err;
4866ed9f9c4SPeter Tyser 	}
4876ed9f9c4SPeter Tyser 
4886ed9f9c4SPeter Tyser 	pr_info("GPIO from %d to %d on %s\n", ichx_priv.chip.base,
4896ed9f9c4SPeter Tyser 	       ichx_priv.chip.base + ichx_priv.chip.ngpio - 1, DRV_NAME);
4906ed9f9c4SPeter Tyser 
4916ed9f9c4SPeter Tyser 	return 0;
4926ed9f9c4SPeter Tyser }
4936ed9f9c4SPeter Tyser 
494206210ceSBill Pemberton static int ichx_gpio_remove(struct platform_device *pdev)
4956ed9f9c4SPeter Tyser {
4969f5132aeSabdoulaye berthe 	gpiochip_remove(&ichx_priv.chip);
4976ed9f9c4SPeter Tyser 
4986ed9f9c4SPeter Tyser 	return 0;
4996ed9f9c4SPeter Tyser }
5006ed9f9c4SPeter Tyser 
5016ed9f9c4SPeter Tyser static struct platform_driver ichx_gpio_driver = {
5026ed9f9c4SPeter Tyser 	.driver		= {
5036ed9f9c4SPeter Tyser 		.name	= DRV_NAME,
5046ed9f9c4SPeter Tyser 	},
5056ed9f9c4SPeter Tyser 	.probe		= ichx_gpio_probe,
5068283c4ffSBill Pemberton 	.remove		= ichx_gpio_remove,
5076ed9f9c4SPeter Tyser };
5086ed9f9c4SPeter Tyser 
5096ed9f9c4SPeter Tyser module_platform_driver(ichx_gpio_driver);
5106ed9f9c4SPeter Tyser 
5116ed9f9c4SPeter Tyser MODULE_AUTHOR("Peter Tyser <ptyser@xes-inc.com>");
5126ed9f9c4SPeter Tyser MODULE_DESCRIPTION("GPIO interface for Intel ICH series");
5136ed9f9c4SPeter Tyser MODULE_LICENSE("GPL");
5146ed9f9c4SPeter Tyser MODULE_ALIAS("platform:"DRV_NAME);
515