1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
27779b345SJamie Iles /*
37779b345SJamie Iles * Copyright (c) 2011 Jamie Iles
47779b345SJamie Iles *
57779b345SJamie Iles * All enquiries to support@picochip.com
67779b345SJamie Iles */
7e6cb3486SJiang Qiu #include <linux/acpi.h>
8e6bf3773SPhil Edworthy #include <linux/clk.h>
97779b345SJamie Iles #include <linux/err.h>
10e6bf3773SPhil Edworthy #include <linux/gpio/driver.h>
117779b345SJamie Iles #include <linux/init.h>
127779b345SJamie Iles #include <linux/interrupt.h>
137779b345SJamie Iles #include <linux/io.h>
147779b345SJamie Iles #include <linux/ioport.h>
157779b345SJamie Iles #include <linux/irq.h>
16043a0c9fSAndy Shevchenko #include <linux/mod_devicetable.h>
177779b345SJamie Iles #include <linux/module.h>
187779b345SJamie Iles #include <linux/platform_device.h>
194ba8cfa7SJiang Qiu #include <linux/property.h>
2007901a94SAlan Tull #include <linux/reset.h>
213d2613c4SWeike Chen #include <linux/slab.h>
22043a0c9fSAndy Shevchenko #include <linux/spinlock.h>
237779b345SJamie Iles
24e6cb3486SJiang Qiu #include "gpiolib.h"
2577cb907aSAndy Shevchenko #include "gpiolib-acpi.h"
26e6cb3486SJiang Qiu
277779b345SJamie Iles #define GPIO_SWPORTA_DR 0x00
287779b345SJamie Iles #define GPIO_SWPORTA_DDR 0x04
297779b345SJamie Iles #define GPIO_SWPORTB_DR 0x0c
307779b345SJamie Iles #define GPIO_SWPORTB_DDR 0x10
317779b345SJamie Iles #define GPIO_SWPORTC_DR 0x18
327779b345SJamie Iles #define GPIO_SWPORTC_DDR 0x1c
337779b345SJamie Iles #define GPIO_SWPORTD_DR 0x24
347779b345SJamie Iles #define GPIO_SWPORTD_DDR 0x28
357779b345SJamie Iles #define GPIO_INTEN 0x30
367779b345SJamie Iles #define GPIO_INTMASK 0x34
377779b345SJamie Iles #define GPIO_INTTYPE_LEVEL 0x38
387779b345SJamie Iles #define GPIO_INT_POLARITY 0x3c
397779b345SJamie Iles #define GPIO_INTSTATUS 0x40
405d60d9efSWeike Chen #define GPIO_PORTA_DEBOUNCE 0x48
417779b345SJamie Iles #define GPIO_PORTA_EOI 0x4c
427779b345SJamie Iles #define GPIO_EXT_PORTA 0x50
437779b345SJamie Iles #define GPIO_EXT_PORTB 0x54
447779b345SJamie Iles #define GPIO_EXT_PORTC 0x58
457779b345SJamie Iles #define GPIO_EXT_PORTD 0x5c
467779b345SJamie Iles
47c58220cbSAndy Shevchenko #define DWAPB_DRIVER_NAME "gpio-dwapb"
487779b345SJamie Iles #define DWAPB_MAX_PORTS 4
495111c2b6SAndy Shevchenko #define DWAPB_MAX_GPIOS 32
50c58220cbSAndy Shevchenko
5189f99febSLinus Walleij #define GPIO_EXT_PORT_STRIDE 0x04 /* register stride 32 bits */
5289f99febSLinus Walleij #define GPIO_SWPORT_DR_STRIDE 0x0c /* register stride 3*32 bits */
5389f99febSLinus Walleij #define GPIO_SWPORT_DDR_STRIDE 0x0c /* register stride 3*32 bits */
547779b345SJamie Iles
55e1610431SAndy Shevchenko #define GPIO_REG_OFFSET_V1 0
56a72b8c4aSHoan Tran #define GPIO_REG_OFFSET_V2 1
57e1610431SAndy Shevchenko #define GPIO_REG_OFFSET_MASK BIT(0)
58a72b8c4aSHoan Tran
59a72b8c4aSHoan Tran #define GPIO_INTMASK_V2 0x44
60a72b8c4aSHoan Tran #define GPIO_INTTYPE_LEVEL_V2 0x34
61a72b8c4aSHoan Tran #define GPIO_INT_POLARITY_V2 0x38
62a72b8c4aSHoan Tran #define GPIO_INTSTATUS_V2 0x3c
63a72b8c4aSHoan Tran #define GPIO_PORTA_EOI_V2 0x40
64a72b8c4aSHoan Tran
655c544c92SSerge Semin #define DWAPB_NR_CLOCKS 2
665c544c92SSerge Semin
677779b345SJamie Iles struct dwapb_gpio;
687779b345SJamie Iles
695111c2b6SAndy Shevchenko struct dwapb_port_property {
705111c2b6SAndy Shevchenko struct fwnode_handle *fwnode;
715111c2b6SAndy Shevchenko unsigned int idx;
725111c2b6SAndy Shevchenko unsigned int ngpio;
735111c2b6SAndy Shevchenko unsigned int gpio_base;
745111c2b6SAndy Shevchenko int irq[DWAPB_MAX_GPIOS];
755111c2b6SAndy Shevchenko };
765111c2b6SAndy Shevchenko
775111c2b6SAndy Shevchenko struct dwapb_platform_data {
785111c2b6SAndy Shevchenko struct dwapb_port_property *properties;
795111c2b6SAndy Shevchenko unsigned int nports;
805111c2b6SAndy Shevchenko };
815111c2b6SAndy Shevchenko
821e960dbbSWeike Chen #ifdef CONFIG_PM_SLEEP
831e960dbbSWeike Chen /* Store GPIO context across system-wide suspend/resume transitions */
841e960dbbSWeike Chen struct dwapb_context {
851e960dbbSWeike Chen u32 data;
861e960dbbSWeike Chen u32 dir;
871e960dbbSWeike Chen u32 ext;
881e960dbbSWeike Chen u32 int_en;
891e960dbbSWeike Chen u32 int_mask;
901e960dbbSWeike Chen u32 int_type;
911e960dbbSWeike Chen u32 int_pol;
921e960dbbSWeike Chen u32 int_deb;
936437c7baSHoan Tran u32 wake_en;
941e960dbbSWeike Chen };
951e960dbbSWeike Chen #endif
961e960dbbSWeike Chen
970ea68393SSerge Semin struct dwapb_gpio_port_irqchip {
980ea68393SSerge Semin unsigned int nr_irqs;
990ea68393SSerge Semin unsigned int irq[DWAPB_MAX_GPIOS];
1000ea68393SSerge Semin };
1010ea68393SSerge Semin
1027779b345SJamie Iles struct dwapb_gpio_port {
1030f4630f3SLinus Walleij struct gpio_chip gc;
1040ea68393SSerge Semin struct dwapb_gpio_port_irqchip *pirq;
1057779b345SJamie Iles struct dwapb_gpio *gpio;
1061e960dbbSWeike Chen #ifdef CONFIG_PM_SLEEP
1071e960dbbSWeike Chen struct dwapb_context *ctx;
1081e960dbbSWeike Chen #endif
1091e960dbbSWeike Chen unsigned int idx;
1107779b345SJamie Iles };
1110ea68393SSerge Semin #define to_dwapb_gpio(_gc) \
1120ea68393SSerge Semin (container_of(_gc, struct dwapb_gpio_port, gc)->gpio)
1137779b345SJamie Iles
1147779b345SJamie Iles struct dwapb_gpio {
1157779b345SJamie Iles struct device *dev;
1167779b345SJamie Iles void __iomem *regs;
1177779b345SJamie Iles struct dwapb_gpio_port *ports;
1187779b345SJamie Iles unsigned int nr_ports;
119a72b8c4aSHoan Tran unsigned int flags;
12007901a94SAlan Tull struct reset_control *rst;
1215c544c92SSerge Semin struct clk_bulk_data clks[DWAPB_NR_CLOCKS];
1227779b345SJamie Iles };
1237779b345SJamie Iles
gpio_reg_v2_convert(unsigned int offset)124a72b8c4aSHoan Tran static inline u32 gpio_reg_v2_convert(unsigned int offset)
125a72b8c4aSHoan Tran {
126a72b8c4aSHoan Tran switch (offset) {
127a72b8c4aSHoan Tran case GPIO_INTMASK:
128a72b8c4aSHoan Tran return GPIO_INTMASK_V2;
129a72b8c4aSHoan Tran case GPIO_INTTYPE_LEVEL:
130a72b8c4aSHoan Tran return GPIO_INTTYPE_LEVEL_V2;
131a72b8c4aSHoan Tran case GPIO_INT_POLARITY:
132a72b8c4aSHoan Tran return GPIO_INT_POLARITY_V2;
133a72b8c4aSHoan Tran case GPIO_INTSTATUS:
134a72b8c4aSHoan Tran return GPIO_INTSTATUS_V2;
135a72b8c4aSHoan Tran case GPIO_PORTA_EOI:
136a72b8c4aSHoan Tran return GPIO_PORTA_EOI_V2;
137a72b8c4aSHoan Tran }
138a72b8c4aSHoan Tran
139a72b8c4aSHoan Tran return offset;
140a72b8c4aSHoan Tran }
141a72b8c4aSHoan Tran
gpio_reg_convert(struct dwapb_gpio * gpio,unsigned int offset)142a72b8c4aSHoan Tran static inline u32 gpio_reg_convert(struct dwapb_gpio *gpio, unsigned int offset)
143a72b8c4aSHoan Tran {
144e1610431SAndy Shevchenko if ((gpio->flags & GPIO_REG_OFFSET_MASK) == GPIO_REG_OFFSET_V2)
145a72b8c4aSHoan Tran return gpio_reg_v2_convert(offset);
146a72b8c4aSHoan Tran
147a72b8c4aSHoan Tran return offset;
148a72b8c4aSHoan Tran }
149a72b8c4aSHoan Tran
dwapb_read(struct dwapb_gpio * gpio,unsigned int offset)15067809b97SWeike Chen static inline u32 dwapb_read(struct dwapb_gpio *gpio, unsigned int offset)
15167809b97SWeike Chen {
1520f4630f3SLinus Walleij struct gpio_chip *gc = &gpio->ports[0].gc;
15367809b97SWeike Chen void __iomem *reg_base = gpio->regs;
15467809b97SWeike Chen
155a72b8c4aSHoan Tran return gc->read_reg(reg_base + gpio_reg_convert(gpio, offset));
15667809b97SWeike Chen }
15767809b97SWeike Chen
dwapb_write(struct dwapb_gpio * gpio,unsigned int offset,u32 val)15867809b97SWeike Chen static inline void dwapb_write(struct dwapb_gpio *gpio, unsigned int offset,
15967809b97SWeike Chen u32 val)
16067809b97SWeike Chen {
1610f4630f3SLinus Walleij struct gpio_chip *gc = &gpio->ports[0].gc;
16267809b97SWeike Chen void __iomem *reg_base = gpio->regs;
16367809b97SWeike Chen
164a72b8c4aSHoan Tran gc->write_reg(reg_base + gpio_reg_convert(gpio, offset), val);
16567809b97SWeike Chen }
16667809b97SWeike Chen
dwapb_offs_to_port(struct dwapb_gpio * gpio,unsigned int offs)16762c16234SLinus Walleij static struct dwapb_gpio_port *dwapb_offs_to_port(struct dwapb_gpio *gpio, unsigned int offs)
16862c16234SLinus Walleij {
16962c16234SLinus Walleij struct dwapb_gpio_port *port;
17062c16234SLinus Walleij int i;
17162c16234SLinus Walleij
17262c16234SLinus Walleij for (i = 0; i < gpio->nr_ports; i++) {
17362c16234SLinus Walleij port = &gpio->ports[i];
174f9f890baSSerge Semin if (port->idx == offs / DWAPB_MAX_GPIOS)
17562c16234SLinus Walleij return port;
17662c16234SLinus Walleij }
17762c16234SLinus Walleij
17862c16234SLinus Walleij return NULL;
17962c16234SLinus Walleij }
18062c16234SLinus Walleij
dwapb_toggle_trigger(struct dwapb_gpio * gpio,unsigned int offs)1817779b345SJamie Iles static void dwapb_toggle_trigger(struct dwapb_gpio *gpio, unsigned int offs)
1827779b345SJamie Iles {
18362c16234SLinus Walleij struct dwapb_gpio_port *port = dwapb_offs_to_port(gpio, offs);
18462c16234SLinus Walleij struct gpio_chip *gc;
18562c16234SLinus Walleij u32 pol;
18662c16234SLinus Walleij int val;
1877779b345SJamie Iles
18862c16234SLinus Walleij if (!port)
18962c16234SLinus Walleij return;
19062c16234SLinus Walleij gc = &port->gc;
19162c16234SLinus Walleij
19262c16234SLinus Walleij pol = dwapb_read(gpio, GPIO_INT_POLARITY);
19362c16234SLinus Walleij /* Just read the current value right out of the data register */
194f9f890baSSerge Semin val = gc->get(gc, offs % DWAPB_MAX_GPIOS);
19562c16234SLinus Walleij if (val)
19662c16234SLinus Walleij pol &= ~BIT(offs);
1977779b345SJamie Iles else
19862c16234SLinus Walleij pol |= BIT(offs);
1997779b345SJamie Iles
20062c16234SLinus Walleij dwapb_write(gpio, GPIO_INT_POLARITY, pol);
2017779b345SJamie Iles }
2027779b345SJamie Iles
dwapb_do_irq(struct dwapb_gpio * gpio)2033d2613c4SWeike Chen static u32 dwapb_do_irq(struct dwapb_gpio *gpio)
2047779b345SJamie Iles {
2050ea68393SSerge Semin struct gpio_chip *gc = &gpio->ports[0].gc;
206038aa1f0SAndy Shevchenko unsigned long irq_status;
207e092bc50SAndy Shevchenko irq_hw_number_t hwirq;
2087779b345SJamie Iles
209038aa1f0SAndy Shevchenko irq_status = dwapb_read(gpio, GPIO_INTSTATUS);
210f9f890baSSerge Semin for_each_set_bit(hwirq, &irq_status, DWAPB_MAX_GPIOS) {
2110ea68393SSerge Semin int gpio_irq = irq_find_mapping(gc->irq.domain, hwirq);
212038aa1f0SAndy Shevchenko u32 irq_type = irq_get_trigger_type(gpio_irq);
2137779b345SJamie Iles
2147779b345SJamie Iles generic_handle_irq(gpio_irq);
2157779b345SJamie Iles
216038aa1f0SAndy Shevchenko if ((irq_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
2177779b345SJamie Iles dwapb_toggle_trigger(gpio, hwirq);
2187779b345SJamie Iles }
2197779b345SJamie Iles
220038aa1f0SAndy Shevchenko return irq_status;
2213d2613c4SWeike Chen }
2223d2613c4SWeike Chen
dwapb_irq_handler(struct irq_desc * desc)223bd0b9ac4SThomas Gleixner static void dwapb_irq_handler(struct irq_desc *desc)
2243d2613c4SWeike Chen {
225476f8b4cSJiang Liu struct dwapb_gpio *gpio = irq_desc_get_handler_data(desc);
2263d2613c4SWeike Chen struct irq_chip *chip = irq_desc_get_chip(desc);
2273d2613c4SWeike Chen
2289b0aef32SAndy Shevchenko chained_irq_enter(chip, desc);
2293d2613c4SWeike Chen dwapb_do_irq(gpio);
2309b0aef32SAndy Shevchenko chained_irq_exit(chip, desc);
2317779b345SJamie Iles }
2327779b345SJamie Iles
dwapb_irq_handler_mfd(int irq,void * dev_id)23375c1236aSSerge Semin static irqreturn_t dwapb_irq_handler_mfd(int irq, void *dev_id)
23475c1236aSSerge Semin {
23575c1236aSSerge Semin return IRQ_RETVAL(dwapb_do_irq(dev_id));
23675c1236aSSerge Semin }
23775c1236aSSerge Semin
dwapb_irq_ack(struct irq_data * d)2380ea68393SSerge Semin static void dwapb_irq_ack(struct irq_data *d)
2390ea68393SSerge Semin {
2400ea68393SSerge Semin struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
2410ea68393SSerge Semin struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
2420ea68393SSerge Semin u32 val = BIT(irqd_to_hwirq(d));
2430ea68393SSerge Semin unsigned long flags;
2440ea68393SSerge Semin
2453c938cc5SSchspa Shi raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
2460ea68393SSerge Semin dwapb_write(gpio, GPIO_PORTA_EOI, val);
2473c938cc5SSchspa Shi raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
2480ea68393SSerge Semin }
2490ea68393SSerge Semin
dwapb_irq_mask(struct irq_data * d)2500ea68393SSerge Semin static void dwapb_irq_mask(struct irq_data *d)
2510ea68393SSerge Semin {
2520ea68393SSerge Semin struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
2530ea68393SSerge Semin struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
254cfc2b00eSGeert Uytterhoeven irq_hw_number_t hwirq = irqd_to_hwirq(d);
2550ea68393SSerge Semin unsigned long flags;
2560ea68393SSerge Semin u32 val;
2570ea68393SSerge Semin
2583c938cc5SSchspa Shi raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
259cfc2b00eSGeert Uytterhoeven val = dwapb_read(gpio, GPIO_INTMASK) | BIT(hwirq);
2600ea68393SSerge Semin dwapb_write(gpio, GPIO_INTMASK, val);
2613c938cc5SSchspa Shi raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
262cfc2b00eSGeert Uytterhoeven
263cfc2b00eSGeert Uytterhoeven gpiochip_disable_irq(gc, hwirq);
2640ea68393SSerge Semin }
2650ea68393SSerge Semin
dwapb_irq_unmask(struct irq_data * d)2660ea68393SSerge Semin static void dwapb_irq_unmask(struct irq_data *d)
2670ea68393SSerge Semin {
2680ea68393SSerge Semin struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
2690ea68393SSerge Semin struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
270cfc2b00eSGeert Uytterhoeven irq_hw_number_t hwirq = irqd_to_hwirq(d);
2710ea68393SSerge Semin unsigned long flags;
2720ea68393SSerge Semin u32 val;
2730ea68393SSerge Semin
274cfc2b00eSGeert Uytterhoeven gpiochip_enable_irq(gc, hwirq);
275cfc2b00eSGeert Uytterhoeven
2763c938cc5SSchspa Shi raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
277cfc2b00eSGeert Uytterhoeven val = dwapb_read(gpio, GPIO_INTMASK) & ~BIT(hwirq);
2780ea68393SSerge Semin dwapb_write(gpio, GPIO_INTMASK, val);
2793c938cc5SSchspa Shi raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
2800ea68393SSerge Semin }
2810ea68393SSerge Semin
dwapb_irq_enable(struct irq_data * d)2827779b345SJamie Iles static void dwapb_irq_enable(struct irq_data *d)
2837779b345SJamie Iles {
2840ea68393SSerge Semin struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
2850ea68393SSerge Semin struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
286*9a6ed4eaSxiongxin irq_hw_number_t hwirq = irqd_to_hwirq(d);
2877779b345SJamie Iles unsigned long flags;
2887779b345SJamie Iles u32 val;
2897779b345SJamie Iles
2903c938cc5SSchspa Shi raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
291*9a6ed4eaSxiongxin val = dwapb_read(gpio, GPIO_INTEN) | BIT(hwirq);
29267809b97SWeike Chen dwapb_write(gpio, GPIO_INTEN, val);
293*9a6ed4eaSxiongxin val = dwapb_read(gpio, GPIO_INTMASK) & ~BIT(hwirq);
294*9a6ed4eaSxiongxin dwapb_write(gpio, GPIO_INTMASK, val);
2953c938cc5SSchspa Shi raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
2967779b345SJamie Iles }
2977779b345SJamie Iles
dwapb_irq_disable(struct irq_data * d)2987779b345SJamie Iles static void dwapb_irq_disable(struct irq_data *d)
2997779b345SJamie Iles {
3000ea68393SSerge Semin struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
3010ea68393SSerge Semin struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
302*9a6ed4eaSxiongxin irq_hw_number_t hwirq = irqd_to_hwirq(d);
3037779b345SJamie Iles unsigned long flags;
3047779b345SJamie Iles u32 val;
3057779b345SJamie Iles
3063c938cc5SSchspa Shi raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
307*9a6ed4eaSxiongxin val = dwapb_read(gpio, GPIO_INTMASK) | BIT(hwirq);
308*9a6ed4eaSxiongxin dwapb_write(gpio, GPIO_INTMASK, val);
309*9a6ed4eaSxiongxin val = dwapb_read(gpio, GPIO_INTEN) & ~BIT(hwirq);
31067809b97SWeike Chen dwapb_write(gpio, GPIO_INTEN, val);
3113c938cc5SSchspa Shi raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
3127779b345SJamie Iles }
3137779b345SJamie Iles
dwapb_irq_set_type(struct irq_data * d,u32 type)3147779b345SJamie Iles static int dwapb_irq_set_type(struct irq_data *d, u32 type)
3157779b345SJamie Iles {
3160ea68393SSerge Semin struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
3170ea68393SSerge Semin struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
318e092bc50SAndy Shevchenko irq_hw_number_t bit = irqd_to_hwirq(d);
3197779b345SJamie Iles unsigned long level, polarity, flags;
3207779b345SJamie Iles
3213c938cc5SSchspa Shi raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
32267809b97SWeike Chen level = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
32367809b97SWeike Chen polarity = dwapb_read(gpio, GPIO_INT_POLARITY);
3247779b345SJamie Iles
3257779b345SJamie Iles switch (type) {
3267779b345SJamie Iles case IRQ_TYPE_EDGE_BOTH:
3277779b345SJamie Iles level |= BIT(bit);
3287779b345SJamie Iles dwapb_toggle_trigger(gpio, bit);
3297779b345SJamie Iles break;
3307779b345SJamie Iles case IRQ_TYPE_EDGE_RISING:
3317779b345SJamie Iles level |= BIT(bit);
3327779b345SJamie Iles polarity |= BIT(bit);
3337779b345SJamie Iles break;
3347779b345SJamie Iles case IRQ_TYPE_EDGE_FALLING:
3357779b345SJamie Iles level |= BIT(bit);
3367779b345SJamie Iles polarity &= ~BIT(bit);
3377779b345SJamie Iles break;
3387779b345SJamie Iles case IRQ_TYPE_LEVEL_HIGH:
3397779b345SJamie Iles level &= ~BIT(bit);
3407779b345SJamie Iles polarity |= BIT(bit);
3417779b345SJamie Iles break;
3427779b345SJamie Iles case IRQ_TYPE_LEVEL_LOW:
3437779b345SJamie Iles level &= ~BIT(bit);
3447779b345SJamie Iles polarity &= ~BIT(bit);
3457779b345SJamie Iles break;
3467779b345SJamie Iles }
3477779b345SJamie Iles
3480ea68393SSerge Semin if (type & IRQ_TYPE_LEVEL_MASK)
3490ea68393SSerge Semin irq_set_handler_locked(d, handle_level_irq);
3500ea68393SSerge Semin else if (type & IRQ_TYPE_EDGE_BOTH)
3510ea68393SSerge Semin irq_set_handler_locked(d, handle_edge_irq);
3526a2f4b7dSSebastian Andrzej Siewior
35367809b97SWeike Chen dwapb_write(gpio, GPIO_INTTYPE_LEVEL, level);
354edadced2SXiaoguang Chen if (type != IRQ_TYPE_EDGE_BOTH)
35567809b97SWeike Chen dwapb_write(gpio, GPIO_INT_POLARITY, polarity);
3563c938cc5SSchspa Shi raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
3577779b345SJamie Iles
3587779b345SJamie Iles return 0;
3597779b345SJamie Iles }
3607779b345SJamie Iles
3616437c7baSHoan Tran #ifdef CONFIG_PM_SLEEP
dwapb_irq_set_wake(struct irq_data * d,unsigned int enable)3626437c7baSHoan Tran static int dwapb_irq_set_wake(struct irq_data *d, unsigned int enable)
3636437c7baSHoan Tran {
3643fe37204SJia He struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
3653fe37204SJia He struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
3666437c7baSHoan Tran struct dwapb_context *ctx = gpio->ports[0].ctx;
367e092bc50SAndy Shevchenko irq_hw_number_t bit = irqd_to_hwirq(d);
3686437c7baSHoan Tran
3696437c7baSHoan Tran if (enable)
370e092bc50SAndy Shevchenko ctx->wake_en |= BIT(bit);
3716437c7baSHoan Tran else
372e092bc50SAndy Shevchenko ctx->wake_en &= ~BIT(bit);
3736437c7baSHoan Tran
3746437c7baSHoan Tran return 0;
3756437c7baSHoan Tran }
376cfc2b00eSGeert Uytterhoeven #else
377cfc2b00eSGeert Uytterhoeven #define dwapb_irq_set_wake NULL
3786437c7baSHoan Tran #endif
3796437c7baSHoan Tran
380cfc2b00eSGeert Uytterhoeven static const struct irq_chip dwapb_irq_chip = {
381cfc2b00eSGeert Uytterhoeven .name = DWAPB_DRIVER_NAME,
382cfc2b00eSGeert Uytterhoeven .irq_ack = dwapb_irq_ack,
383cfc2b00eSGeert Uytterhoeven .irq_mask = dwapb_irq_mask,
384cfc2b00eSGeert Uytterhoeven .irq_unmask = dwapb_irq_unmask,
385cfc2b00eSGeert Uytterhoeven .irq_set_type = dwapb_irq_set_type,
386cfc2b00eSGeert Uytterhoeven .irq_enable = dwapb_irq_enable,
387cfc2b00eSGeert Uytterhoeven .irq_disable = dwapb_irq_disable,
388cfc2b00eSGeert Uytterhoeven .irq_set_wake = dwapb_irq_set_wake,
389cfc2b00eSGeert Uytterhoeven .flags = IRQCHIP_IMMUTABLE,
390cfc2b00eSGeert Uytterhoeven GPIOCHIP_IRQ_RESOURCE_HELPERS,
391cfc2b00eSGeert Uytterhoeven };
392cfc2b00eSGeert Uytterhoeven
dwapb_gpio_set_debounce(struct gpio_chip * gc,unsigned offset,unsigned debounce)3935d60d9efSWeike Chen static int dwapb_gpio_set_debounce(struct gpio_chip *gc,
3945d60d9efSWeike Chen unsigned offset, unsigned debounce)
3955d60d9efSWeike Chen {
3960f4630f3SLinus Walleij struct dwapb_gpio_port *port = gpiochip_get_data(gc);
3975d60d9efSWeike Chen struct dwapb_gpio *gpio = port->gpio;
3985d60d9efSWeike Chen unsigned long flags, val_deb;
399d97a1b56SLinus Walleij unsigned long mask = BIT(offset);
4005d60d9efSWeike Chen
4013c938cc5SSchspa Shi raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
4025d60d9efSWeike Chen
4035d60d9efSWeike Chen val_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
4045d60d9efSWeike Chen if (debounce)
40548ce8056SAndy Shevchenko val_deb |= mask;
4065d60d9efSWeike Chen else
40748ce8056SAndy Shevchenko val_deb &= ~mask;
40848ce8056SAndy Shevchenko dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb);
4095d60d9efSWeike Chen
4103c938cc5SSchspa Shi raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
4115d60d9efSWeike Chen
4125d60d9efSWeike Chen return 0;
4135d60d9efSWeike Chen }
4145d60d9efSWeike Chen
dwapb_gpio_set_config(struct gpio_chip * gc,unsigned offset,unsigned long config)4152956b5d9SMika Westerberg static int dwapb_gpio_set_config(struct gpio_chip *gc, unsigned offset,
4162956b5d9SMika Westerberg unsigned long config)
4172956b5d9SMika Westerberg {
4182956b5d9SMika Westerberg u32 debounce;
4192956b5d9SMika Westerberg
4202956b5d9SMika Westerberg if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
4212956b5d9SMika Westerberg return -ENOTSUPP;
4222956b5d9SMika Westerberg
4232956b5d9SMika Westerberg debounce = pinconf_to_config_argument(config);
4242956b5d9SMika Westerberg return dwapb_gpio_set_debounce(gc, offset, debounce);
4252956b5d9SMika Westerberg }
4262956b5d9SMika Westerberg
dwapb_convert_irqs(struct dwapb_gpio_port_irqchip * pirq,struct dwapb_port_property * pp)4270ea68393SSerge Semin static int dwapb_convert_irqs(struct dwapb_gpio_port_irqchip *pirq,
4280ea68393SSerge Semin struct dwapb_port_property *pp)
4290ea68393SSerge Semin {
4300ea68393SSerge Semin int i;
4310ea68393SSerge Semin
4320ea68393SSerge Semin /* Group all available IRQs into an array of parental IRQs. */
4330ea68393SSerge Semin for (i = 0; i < pp->ngpio; ++i) {
4340ea68393SSerge Semin if (!pp->irq[i])
4350ea68393SSerge Semin continue;
4360ea68393SSerge Semin
4370ea68393SSerge Semin pirq->irq[pirq->nr_irqs++] = pp->irq[i];
4380ea68393SSerge Semin }
4390ea68393SSerge Semin
4400ea68393SSerge Semin return pirq->nr_irqs ? 0 : -ENOENT;
4410ea68393SSerge Semin }
4420ea68393SSerge Semin
dwapb_configure_irqs(struct dwapb_gpio * gpio,struct dwapb_gpio_port * port,struct dwapb_port_property * pp)4437779b345SJamie Iles static void dwapb_configure_irqs(struct dwapb_gpio *gpio,
4443d2613c4SWeike Chen struct dwapb_gpio_port *port,
4453d2613c4SWeike Chen struct dwapb_port_property *pp)
4467779b345SJamie Iles {
4470ea68393SSerge Semin struct dwapb_gpio_port_irqchip *pirq;
4480f4630f3SLinus Walleij struct gpio_chip *gc = &port->gc;
4490ea68393SSerge Semin struct gpio_irq_chip *girq;
4500ea68393SSerge Semin int err;
4517779b345SJamie Iles
4520ea68393SSerge Semin pirq = devm_kzalloc(gpio->dev, sizeof(*pirq), GFP_KERNEL);
4530ea68393SSerge Semin if (!pirq)
4540ea68393SSerge Semin return;
4550ea68393SSerge Semin
4560ea68393SSerge Semin if (dwapb_convert_irqs(pirq, pp)) {
457551cb86cSAndy Shevchenko dev_warn(gpio->dev, "no IRQ for port%d\n", pp->idx);
4580ea68393SSerge Semin goto err_kfree_pirq;
459551cb86cSAndy Shevchenko }
460551cb86cSAndy Shevchenko
4610ea68393SSerge Semin girq = &gc->irq;
4620ea68393SSerge Semin girq->handler = handle_bad_irq;
4630ea68393SSerge Semin girq->default_type = IRQ_TYPE_NONE;
4647779b345SJamie Iles
4650ea68393SSerge Semin port->pirq = pirq;
4667779b345SJamie Iles
467c1b291e9SAndy Shevchenko /*
468c1b291e9SAndy Shevchenko * Intel ACPI-based platforms mostly have the DesignWare APB GPIO
469c1b291e9SAndy Shevchenko * IRQ lane shared between several devices. In that case the parental
470c1b291e9SAndy Shevchenko * IRQ has to be handled in the shared way so to be properly delivered
471c1b291e9SAndy Shevchenko * to all the connected devices.
472c1b291e9SAndy Shevchenko */
473c1b291e9SAndy Shevchenko if (has_acpi_companion(gpio->dev)) {
4740ea68393SSerge Semin girq->num_parents = 0;
4750ea68393SSerge Semin girq->parents = NULL;
4760ea68393SSerge Semin girq->parent_handler = NULL;
4770ea68393SSerge Semin
478e6ca26abSPhil Edworthy err = devm_request_irq(gpio->dev, pp->irq[0],
4793d2613c4SWeike Chen dwapb_irq_handler_mfd,
480c58220cbSAndy Shevchenko IRQF_SHARED, DWAPB_DRIVER_NAME, gpio);
4813d2613c4SWeike Chen if (err) {
4823d2613c4SWeike Chen dev_err(gpio->dev, "error requesting IRQ\n");
4830ea68393SSerge Semin goto err_kfree_pirq;
4843d2613c4SWeike Chen }
485c1b291e9SAndy Shevchenko } else {
486c1b291e9SAndy Shevchenko girq->num_parents = pirq->nr_irqs;
487c1b291e9SAndy Shevchenko girq->parents = pirq->irq;
488c1b291e9SAndy Shevchenko girq->parent_handler_data = gpio;
489c1b291e9SAndy Shevchenko girq->parent_handler = dwapb_irq_handler;
4903d2613c4SWeike Chen }
4917779b345SJamie Iles
492cfc2b00eSGeert Uytterhoeven gpio_irq_chip_set_chip(girq, &dwapb_irq_chip);
4937779b345SJamie Iles
4947779b345SJamie Iles return;
4957779b345SJamie Iles
4960ea68393SSerge Semin err_kfree_pirq:
4970ea68393SSerge Semin devm_kfree(gpio->dev, pirq);
4987779b345SJamie Iles }
4997779b345SJamie Iles
dwapb_gpio_add_port(struct dwapb_gpio * gpio,struct dwapb_port_property * pp,unsigned int offs)5007779b345SJamie Iles static int dwapb_gpio_add_port(struct dwapb_gpio *gpio,
5013d2613c4SWeike Chen struct dwapb_port_property *pp,
5027779b345SJamie Iles unsigned int offs)
5037779b345SJamie Iles {
5047779b345SJamie Iles struct dwapb_gpio_port *port;
5057779b345SJamie Iles void __iomem *dat, *set, *dirout;
5067779b345SJamie Iles int err;
5077779b345SJamie Iles
5087779b345SJamie Iles port = &gpio->ports[offs];
5097779b345SJamie Iles port->gpio = gpio;
5101e960dbbSWeike Chen port->idx = pp->idx;
5111e960dbbSWeike Chen
5121e960dbbSWeike Chen #ifdef CONFIG_PM_SLEEP
5131e960dbbSWeike Chen port->ctx = devm_kzalloc(gpio->dev, sizeof(*port->ctx), GFP_KERNEL);
5141e960dbbSWeike Chen if (!port->ctx)
5151e960dbbSWeike Chen return -ENOMEM;
5161e960dbbSWeike Chen #endif
5177779b345SJamie Iles
5181475b629SAndy Shevchenko dat = gpio->regs + GPIO_EXT_PORTA + pp->idx * GPIO_EXT_PORT_STRIDE;
5191475b629SAndy Shevchenko set = gpio->regs + GPIO_SWPORTA_DR + pp->idx * GPIO_SWPORT_DR_STRIDE;
5201475b629SAndy Shevchenko dirout = gpio->regs + GPIO_SWPORTA_DDR + pp->idx * GPIO_SWPORT_DDR_STRIDE;
5217779b345SJamie Iles
52262c16234SLinus Walleij /* This registers 32 GPIO lines per port */
5230f4630f3SLinus Walleij err = bgpio_init(&port->gc, gpio->dev, 4, dat, set, NULL, dirout,
524d97a1b56SLinus Walleij NULL, 0);
5257779b345SJamie Iles if (err) {
526e8159181SJiang Qiu dev_err(gpio->dev, "failed to init gpio chip for port%d\n",
527e8159181SJiang Qiu port->idx);
5287779b345SJamie Iles return err;
5297779b345SJamie Iles }
5307779b345SJamie Iles
53180f60ebaSAndy Shevchenko port->gc.fwnode = pp->fwnode;
5320f4630f3SLinus Walleij port->gc.ngpio = pp->ngpio;
5330f4630f3SLinus Walleij port->gc.base = pp->gpio_base;
5347779b345SJamie Iles
5355d60d9efSWeike Chen /* Only port A support debounce */
5365d60d9efSWeike Chen if (pp->idx == 0)
5372956b5d9SMika Westerberg port->gc.set_config = dwapb_gpio_set_config;
5385d60d9efSWeike Chen
539551cb86cSAndy Shevchenko /* Only port A can provide interrupts in all configurations of the IP */
540551cb86cSAndy Shevchenko if (pp->idx == 0)
5413d2613c4SWeike Chen dwapb_configure_irqs(gpio, port, pp);
5427779b345SJamie Iles
543feeaefd3SSerge Semin err = devm_gpiochip_add_data(gpio->dev, &port->gc, port);
544494a94e3SAndy Shevchenko if (err) {
545e8159181SJiang Qiu dev_err(gpio->dev, "failed to register gpiochip for port%d\n",
546e8159181SJiang Qiu port->idx);
547494a94e3SAndy Shevchenko return err;
548494a94e3SAndy Shevchenko }
5497779b345SJamie Iles
550494a94e3SAndy Shevchenko return 0;
5517779b345SJamie Iles }
5527779b345SJamie Iles
dwapb_get_irq(struct device * dev,struct fwnode_handle * fwnode,struct dwapb_port_property * pp)5534c2b54f7SAndy Shevchenko static void dwapb_get_irq(struct device *dev, struct fwnode_handle *fwnode,
5544c2b54f7SAndy Shevchenko struct dwapb_port_property *pp)
5554c2b54f7SAndy Shevchenko {
556bd56b051SAndy Shevchenko int irq, j;
5574c2b54f7SAndy Shevchenko
5584c2b54f7SAndy Shevchenko for (j = 0; j < pp->ngpio; j++) {
559bd56b051SAndy Shevchenko if (has_acpi_companion(dev))
560aa90939dSAndy Shevchenko irq = platform_get_irq_optional(to_platform_device(dev), j);
561bd56b051SAndy Shevchenko else
562bd56b051SAndy Shevchenko irq = fwnode_irq_get(fwnode, j);
563aa90939dSAndy Shevchenko if (irq > 0)
564aa90939dSAndy Shevchenko pp->irq[j] = irq;
5654c2b54f7SAndy Shevchenko }
5664c2b54f7SAndy Shevchenko }
5674c2b54f7SAndy Shevchenko
dwapb_gpio_get_pdata(struct device * dev)5684c2b54f7SAndy Shevchenko static struct dwapb_platform_data *dwapb_gpio_get_pdata(struct device *dev)
5693d2613c4SWeike Chen {
5704ba8cfa7SJiang Qiu struct fwnode_handle *fwnode;
5713d2613c4SWeike Chen struct dwapb_platform_data *pdata;
5723d2613c4SWeike Chen struct dwapb_port_property *pp;
5733d2613c4SWeike Chen int nports;
5744c2b54f7SAndy Shevchenko int i;
5753d2613c4SWeike Chen
5764ba8cfa7SJiang Qiu nports = device_get_child_node_count(dev);
5773d2613c4SWeike Chen if (nports == 0)
5783d2613c4SWeike Chen return ERR_PTR(-ENODEV);
5793d2613c4SWeike Chen
580da9df93eSAxel Lin pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
5813d2613c4SWeike Chen if (!pdata)
5823d2613c4SWeike Chen return ERR_PTR(-ENOMEM);
5833d2613c4SWeike Chen
584da9df93eSAxel Lin pdata->properties = devm_kcalloc(dev, nports, sizeof(*pp), GFP_KERNEL);
585da9df93eSAxel Lin if (!pdata->properties)
5863d2613c4SWeike Chen return ERR_PTR(-ENOMEM);
5873d2613c4SWeike Chen
5883d2613c4SWeike Chen pdata->nports = nports;
5893d2613c4SWeike Chen
5903d2613c4SWeike Chen i = 0;
5914ba8cfa7SJiang Qiu device_for_each_child_node(dev, fwnode) {
5923d2613c4SWeike Chen pp = &pdata->properties[i++];
5934ba8cfa7SJiang Qiu pp->fwnode = fwnode;
5943d2613c4SWeike Chen
5954ba8cfa7SJiang Qiu if (fwnode_property_read_u32(fwnode, "reg", &pp->idx) ||
5963d2613c4SWeike Chen pp->idx >= DWAPB_MAX_PORTS) {
597e8159181SJiang Qiu dev_err(dev,
598e8159181SJiang Qiu "missing/invalid port index for port%d\n", i);
599bfab7c8fSWei Yongjun fwnode_handle_put(fwnode);
6003d2613c4SWeike Chen return ERR_PTR(-EINVAL);
6013d2613c4SWeike Chen }
6023d2613c4SWeike Chen
6037569486dSSerge Semin if (fwnode_property_read_u32(fwnode, "ngpios", &pp->ngpio) &&
6047569486dSSerge Semin fwnode_property_read_u32(fwnode, "snps,nr-gpios", &pp->ngpio)) {
605e8159181SJiang Qiu dev_info(dev,
606e8159181SJiang Qiu "failed to get number of gpios for port%d\n",
607e8159181SJiang Qiu i);
608f9f890baSSerge Semin pp->ngpio = DWAPB_MAX_GPIOS;
6093d2613c4SWeike Chen }
6103d2613c4SWeike Chen
611da069d5dSPhil Edworthy pp->gpio_base = -1;
612da069d5dSPhil Edworthy
613f973be8aSAndy Shevchenko /* For internal use only, new platforms mustn't exercise this */
614f973be8aSAndy Shevchenko if (is_software_node(fwnode))
615f973be8aSAndy Shevchenko fwnode_property_read_u32(fwnode, "gpio-base", &pp->gpio_base);
616f973be8aSAndy Shevchenko
6173d2613c4SWeike Chen /*
6183d2613c4SWeike Chen * Only port A can provide interrupts in all configurations of
6193d2613c4SWeike Chen * the IP.
6203d2613c4SWeike Chen */
6214c2b54f7SAndy Shevchenko if (pp->idx == 0)
6224c2b54f7SAndy Shevchenko dwapb_get_irq(dev, fwnode, pp);
6233d2613c4SWeike Chen }
6243d2613c4SWeike Chen
6253d2613c4SWeike Chen return pdata;
6263d2613c4SWeike Chen }
6273d2613c4SWeike Chen
dwapb_assert_reset(void * data)6284731d80fSSerge Semin static void dwapb_assert_reset(void *data)
6294731d80fSSerge Semin {
6304731d80fSSerge Semin struct dwapb_gpio *gpio = data;
6314731d80fSSerge Semin
6324731d80fSSerge Semin reset_control_assert(gpio->rst);
6334731d80fSSerge Semin }
6344731d80fSSerge Semin
dwapb_get_reset(struct dwapb_gpio * gpio)6354731d80fSSerge Semin static int dwapb_get_reset(struct dwapb_gpio *gpio)
6364731d80fSSerge Semin {
6374731d80fSSerge Semin int err;
6384731d80fSSerge Semin
6394731d80fSSerge Semin gpio->rst = devm_reset_control_get_optional_shared(gpio->dev, NULL);
6407d3615aeSDamien Le Moal if (IS_ERR(gpio->rst))
6417d3615aeSDamien Le Moal return dev_err_probe(gpio->dev, PTR_ERR(gpio->rst),
6427d3615aeSDamien Le Moal "Cannot get reset descriptor\n");
6434731d80fSSerge Semin
6444731d80fSSerge Semin err = reset_control_deassert(gpio->rst);
6454731d80fSSerge Semin if (err) {
6464731d80fSSerge Semin dev_err(gpio->dev, "Cannot deassert reset lane\n");
6474731d80fSSerge Semin return err;
6484731d80fSSerge Semin }
6494731d80fSSerge Semin
6504731d80fSSerge Semin return devm_add_action_or_reset(gpio->dev, dwapb_assert_reset, gpio);
6514731d80fSSerge Semin }
6524731d80fSSerge Semin
dwapb_disable_clks(void * data)653daa3f58dSSerge Semin static void dwapb_disable_clks(void *data)
654daa3f58dSSerge Semin {
655daa3f58dSSerge Semin struct dwapb_gpio *gpio = data;
656daa3f58dSSerge Semin
657daa3f58dSSerge Semin clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks);
658daa3f58dSSerge Semin }
659daa3f58dSSerge Semin
dwapb_get_clks(struct dwapb_gpio * gpio)660daa3f58dSSerge Semin static int dwapb_get_clks(struct dwapb_gpio *gpio)
661daa3f58dSSerge Semin {
662daa3f58dSSerge Semin int err;
663daa3f58dSSerge Semin
664daa3f58dSSerge Semin /* Optional bus and debounce clocks */
665daa3f58dSSerge Semin gpio->clks[0].id = "bus";
666daa3f58dSSerge Semin gpio->clks[1].id = "db";
667daa3f58dSSerge Semin err = devm_clk_bulk_get_optional(gpio->dev, DWAPB_NR_CLOCKS,
668daa3f58dSSerge Semin gpio->clks);
66977006f6eSSerge Semin if (err)
67077006f6eSSerge Semin return dev_err_probe(gpio->dev, err,
67177006f6eSSerge Semin "Cannot get APB/Debounce clocks\n");
672daa3f58dSSerge Semin
673daa3f58dSSerge Semin err = clk_bulk_prepare_enable(DWAPB_NR_CLOCKS, gpio->clks);
674daa3f58dSSerge Semin if (err) {
675daa3f58dSSerge Semin dev_err(gpio->dev, "Cannot enable APB/Debounce clocks\n");
676daa3f58dSSerge Semin return err;
677daa3f58dSSerge Semin }
678daa3f58dSSerge Semin
679daa3f58dSSerge Semin return devm_add_action_or_reset(gpio->dev, dwapb_disable_clks, gpio);
680daa3f58dSSerge Semin }
681daa3f58dSSerge Semin
682a72b8c4aSHoan Tran static const struct of_device_id dwapb_of_match[] = {
683e1610431SAndy Shevchenko { .compatible = "snps,dw-apb-gpio", .data = (void *)GPIO_REG_OFFSET_V1},
684a72b8c4aSHoan Tran { .compatible = "apm,xgene-gpio-v2", .data = (void *)GPIO_REG_OFFSET_V2},
685a72b8c4aSHoan Tran { /* Sentinel */ }
686a72b8c4aSHoan Tran };
687a72b8c4aSHoan Tran MODULE_DEVICE_TABLE(of, dwapb_of_match);
688a72b8c4aSHoan Tran
689a72b8c4aSHoan Tran static const struct acpi_device_id dwapb_acpi_match[] = {
690e1610431SAndy Shevchenko {"HISI0181", GPIO_REG_OFFSET_V1},
691e1610431SAndy Shevchenko {"APMC0D07", GPIO_REG_OFFSET_V1},
692a72b8c4aSHoan Tran {"APMC0D81", GPIO_REG_OFFSET_V2},
693a72b8c4aSHoan Tran { }
694a72b8c4aSHoan Tran };
695a72b8c4aSHoan Tran MODULE_DEVICE_TABLE(acpi, dwapb_acpi_match);
696a72b8c4aSHoan Tran
dwapb_gpio_probe(struct platform_device * pdev)6977779b345SJamie Iles static int dwapb_gpio_probe(struct platform_device *pdev)
6987779b345SJamie Iles {
6993d2613c4SWeike Chen unsigned int i;
7007779b345SJamie Iles struct dwapb_gpio *gpio;
7017779b345SJamie Iles int err;
7025111c2b6SAndy Shevchenko struct dwapb_platform_data *pdata;
7033d2613c4SWeike Chen struct device *dev = &pdev->dev;
7047779b345SJamie Iles
7054ba8cfa7SJiang Qiu pdata = dwapb_gpio_get_pdata(dev);
7063d2613c4SWeike Chen if (IS_ERR(pdata))
7073d2613c4SWeike Chen return PTR_ERR(pdata);
7083d2613c4SWeike Chen
7093d2613c4SWeike Chen gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
710da9df93eSAxel Lin if (!gpio)
711da9df93eSAxel Lin return -ENOMEM;
712da9df93eSAxel Lin
7133d2613c4SWeike Chen gpio->dev = &pdev->dev;
7143d2613c4SWeike Chen gpio->nr_ports = pdata->nports;
7153d2613c4SWeike Chen
7164731d80fSSerge Semin err = dwapb_get_reset(gpio);
7174731d80fSSerge Semin if (err)
7184731d80fSSerge Semin return err;
71907901a94SAlan Tull
7203d2613c4SWeike Chen gpio->ports = devm_kcalloc(&pdev->dev, gpio->nr_ports,
7217779b345SJamie Iles sizeof(*gpio->ports), GFP_KERNEL);
722da9df93eSAxel Lin if (!gpio->ports)
723da9df93eSAxel Lin return -ENOMEM;
7247779b345SJamie Iles
7252a7194e9SEnrico Weigelt, metux IT consult gpio->regs = devm_platform_ioremap_resource(pdev, 0);
726da9df93eSAxel Lin if (IS_ERR(gpio->regs))
727da9df93eSAxel Lin return PTR_ERR(gpio->regs);
7287779b345SJamie Iles
729daa3f58dSSerge Semin err = dwapb_get_clks(gpio);
730daa3f58dSSerge Semin if (err)
7315c544c92SSerge Semin return err;
732e6bf3773SPhil Edworthy
7339826bbe1SAndy Shevchenko gpio->flags = (uintptr_t)device_get_match_data(dev);
734a72b8c4aSHoan Tran
7353d2613c4SWeike Chen for (i = 0; i < gpio->nr_ports; i++) {
7363d2613c4SWeike Chen err = dwapb_gpio_add_port(gpio, &pdata->properties[i], i);
7377779b345SJamie Iles if (err)
7387779b345SJamie Iles return err;
7397779b345SJamie Iles }
7407779b345SJamie Iles
74160593df6SLuo Jiaxing platform_set_drvdata(pdev, gpio);
74260593df6SLuo Jiaxing
7437779b345SJamie Iles return 0;
7447779b345SJamie Iles }
7457779b345SJamie Iles
7461e960dbbSWeike Chen #ifdef CONFIG_PM_SLEEP
dwapb_gpio_suspend(struct device * dev)7471e960dbbSWeike Chen static int dwapb_gpio_suspend(struct device *dev)
7481e960dbbSWeike Chen {
749deb19ac5SWolfram Sang struct dwapb_gpio *gpio = dev_get_drvdata(dev);
7500f4630f3SLinus Walleij struct gpio_chip *gc = &gpio->ports[0].gc;
7511e960dbbSWeike Chen unsigned long flags;
7521e960dbbSWeike Chen int i;
7531e960dbbSWeike Chen
7543c938cc5SSchspa Shi raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
7551e960dbbSWeike Chen for (i = 0; i < gpio->nr_ports; i++) {
7561e960dbbSWeike Chen unsigned int offset;
7571e960dbbSWeike Chen unsigned int idx = gpio->ports[i].idx;
7581e960dbbSWeike Chen struct dwapb_context *ctx = gpio->ports[i].ctx;
7591e960dbbSWeike Chen
76089f99febSLinus Walleij offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
7611e960dbbSWeike Chen ctx->dir = dwapb_read(gpio, offset);
7621e960dbbSWeike Chen
76389f99febSLinus Walleij offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
7641e960dbbSWeike Chen ctx->data = dwapb_read(gpio, offset);
7651e960dbbSWeike Chen
76689f99febSLinus Walleij offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
7671e960dbbSWeike Chen ctx->ext = dwapb_read(gpio, offset);
7681e960dbbSWeike Chen
7691e960dbbSWeike Chen /* Only port A can provide interrupts */
7701e960dbbSWeike Chen if (idx == 0) {
7711e960dbbSWeike Chen ctx->int_mask = dwapb_read(gpio, GPIO_INTMASK);
7721e960dbbSWeike Chen ctx->int_en = dwapb_read(gpio, GPIO_INTEN);
7731e960dbbSWeike Chen ctx->int_pol = dwapb_read(gpio, GPIO_INT_POLARITY);
7741e960dbbSWeike Chen ctx->int_type = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
7751e960dbbSWeike Chen ctx->int_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
7761e960dbbSWeike Chen
7771e960dbbSWeike Chen /* Mask out interrupts */
7781afbc80cSAndy Shevchenko dwapb_write(gpio, GPIO_INTMASK, ~ctx->wake_en);
7791e960dbbSWeike Chen }
7801e960dbbSWeike Chen }
7813c938cc5SSchspa Shi raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
7821e960dbbSWeike Chen
7835c544c92SSerge Semin clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks);
784e6bf3773SPhil Edworthy
7851e960dbbSWeike Chen return 0;
7861e960dbbSWeike Chen }
7871e960dbbSWeike Chen
dwapb_gpio_resume(struct device * dev)7881e960dbbSWeike Chen static int dwapb_gpio_resume(struct device *dev)
7891e960dbbSWeike Chen {
790deb19ac5SWolfram Sang struct dwapb_gpio *gpio = dev_get_drvdata(dev);
7910f4630f3SLinus Walleij struct gpio_chip *gc = &gpio->ports[0].gc;
7921e960dbbSWeike Chen unsigned long flags;
7935c544c92SSerge Semin int i, err;
7941e960dbbSWeike Chen
7955c544c92SSerge Semin err = clk_bulk_prepare_enable(DWAPB_NR_CLOCKS, gpio->clks);
7965c544c92SSerge Semin if (err) {
7975c544c92SSerge Semin dev_err(gpio->dev, "Cannot reenable APB/Debounce clocks\n");
7985c544c92SSerge Semin return err;
7995c544c92SSerge Semin }
800e6bf3773SPhil Edworthy
8013c938cc5SSchspa Shi raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
8021e960dbbSWeike Chen for (i = 0; i < gpio->nr_ports; i++) {
8031e960dbbSWeike Chen unsigned int offset;
8041e960dbbSWeike Chen unsigned int idx = gpio->ports[i].idx;
8051e960dbbSWeike Chen struct dwapb_context *ctx = gpio->ports[i].ctx;
8061e960dbbSWeike Chen
80789f99febSLinus Walleij offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
8081e960dbbSWeike Chen dwapb_write(gpio, offset, ctx->data);
8091e960dbbSWeike Chen
81089f99febSLinus Walleij offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
8111e960dbbSWeike Chen dwapb_write(gpio, offset, ctx->dir);
8121e960dbbSWeike Chen
81389f99febSLinus Walleij offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
8141e960dbbSWeike Chen dwapb_write(gpio, offset, ctx->ext);
8151e960dbbSWeike Chen
8161e960dbbSWeike Chen /* Only port A can provide interrupts */
8171e960dbbSWeike Chen if (idx == 0) {
8181e960dbbSWeike Chen dwapb_write(gpio, GPIO_INTTYPE_LEVEL, ctx->int_type);
8191e960dbbSWeike Chen dwapb_write(gpio, GPIO_INT_POLARITY, ctx->int_pol);
8201e960dbbSWeike Chen dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, ctx->int_deb);
8211e960dbbSWeike Chen dwapb_write(gpio, GPIO_INTEN, ctx->int_en);
8221e960dbbSWeike Chen dwapb_write(gpio, GPIO_INTMASK, ctx->int_mask);
8231e960dbbSWeike Chen
8241e960dbbSWeike Chen /* Clear out spurious interrupts */
8251e960dbbSWeike Chen dwapb_write(gpio, GPIO_PORTA_EOI, 0xffffffff);
8261e960dbbSWeike Chen }
8271e960dbbSWeike Chen }
8283c938cc5SSchspa Shi raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
8291e960dbbSWeike Chen
8301e960dbbSWeike Chen return 0;
8311e960dbbSWeike Chen }
8321e960dbbSWeike Chen #endif
8331e960dbbSWeike Chen
8341e960dbbSWeike Chen static SIMPLE_DEV_PM_OPS(dwapb_gpio_pm_ops, dwapb_gpio_suspend,
8351e960dbbSWeike Chen dwapb_gpio_resume);
8361e960dbbSWeike Chen
8377779b345SJamie Iles static struct platform_driver dwapb_gpio_driver = {
8387779b345SJamie Iles .driver = {
839c58220cbSAndy Shevchenko .name = DWAPB_DRIVER_NAME,
8401e960dbbSWeike Chen .pm = &dwapb_gpio_pm_ops,
841c59042edSAndy Shevchenko .of_match_table = dwapb_of_match,
842c59042edSAndy Shevchenko .acpi_match_table = dwapb_acpi_match,
8437779b345SJamie Iles },
8447779b345SJamie Iles .probe = dwapb_gpio_probe,
8457779b345SJamie Iles };
8467779b345SJamie Iles
8477779b345SJamie Iles module_platform_driver(dwapb_gpio_driver);
8487779b345SJamie Iles
8497779b345SJamie Iles MODULE_LICENSE("GPL");
8507779b345SJamie Iles MODULE_AUTHOR("Jamie Iles");
8517779b345SJamie Iles MODULE_DESCRIPTION("Synopsys DesignWare APB GPIO driver");
852c58220cbSAndy Shevchenko MODULE_ALIAS("platform:" DWAPB_DRIVER_NAME);
853