12aec85b2SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
22aec85b2SThomas Gleixner // Copyright (C) 2015-2017 Broadcom
33b0213d5SGregory Fong
43b0213d5SGregory Fong #include <linux/bitops.h>
53b0213d5SGregory Fong #include <linux/gpio/driver.h>
6e91d0f05SRob Herring #include <linux/of.h>
73b0213d5SGregory Fong #include <linux/module.h>
819a7b694SGregory Fong #include <linux/irqdomain.h>
919a7b694SGregory Fong #include <linux/irqchip/chained_irq.h>
1019a7b694SGregory Fong #include <linux/interrupt.h>
11e91d0f05SRob Herring #include <linux/platform_device.h>
123b0213d5SGregory Fong
134714221bSDoug Berger enum gio_reg_index {
144714221bSDoug Berger GIO_REG_ODEN = 0,
154714221bSDoug Berger GIO_REG_DATA,
164714221bSDoug Berger GIO_REG_IODIR,
174714221bSDoug Berger GIO_REG_EC,
184714221bSDoug Berger GIO_REG_EI,
194714221bSDoug Berger GIO_REG_MASK,
204714221bSDoug Berger GIO_REG_LEVEL,
214714221bSDoug Berger GIO_REG_STAT,
224714221bSDoug Berger NUMBER_OF_GIO_REGISTERS
234714221bSDoug Berger };
244714221bSDoug Berger
254714221bSDoug Berger #define GIO_BANK_SIZE (NUMBER_OF_GIO_REGISTERS * sizeof(u32))
264714221bSDoug Berger #define GIO_BANK_OFF(bank, off) (((bank) * GIO_BANK_SIZE) + (off * sizeof(u32)))
274714221bSDoug Berger #define GIO_ODEN(bank) GIO_BANK_OFF(bank, GIO_REG_ODEN)
284714221bSDoug Berger #define GIO_DATA(bank) GIO_BANK_OFF(bank, GIO_REG_DATA)
294714221bSDoug Berger #define GIO_IODIR(bank) GIO_BANK_OFF(bank, GIO_REG_IODIR)
304714221bSDoug Berger #define GIO_EC(bank) GIO_BANK_OFF(bank, GIO_REG_EC)
314714221bSDoug Berger #define GIO_EI(bank) GIO_BANK_OFF(bank, GIO_REG_EI)
324714221bSDoug Berger #define GIO_MASK(bank) GIO_BANK_OFF(bank, GIO_REG_MASK)
334714221bSDoug Berger #define GIO_LEVEL(bank) GIO_BANK_OFF(bank, GIO_REG_LEVEL)
344714221bSDoug Berger #define GIO_STAT(bank) GIO_BANK_OFF(bank, GIO_REG_STAT)
353b0213d5SGregory Fong
363b0213d5SGregory Fong struct brcmstb_gpio_bank {
373b0213d5SGregory Fong struct list_head node;
383b0213d5SGregory Fong int id;
390f4630f3SLinus Walleij struct gpio_chip gc;
403b0213d5SGregory Fong struct brcmstb_gpio_priv *parent_priv;
413b0213d5SGregory Fong u32 width;
424714221bSDoug Berger u32 wake_active;
434714221bSDoug Berger u32 saved_regs[GIO_REG_STAT]; /* Don't save and restore GIO_REG_STAT */
443b0213d5SGregory Fong };
453b0213d5SGregory Fong
463b0213d5SGregory Fong struct brcmstb_gpio_priv {
473b0213d5SGregory Fong struct list_head bank_list;
483b0213d5SGregory Fong void __iomem *reg_base;
493b0213d5SGregory Fong struct platform_device *pdev;
500ba31dc2SDoug Berger struct irq_domain *irq_domain;
510ba31dc2SDoug Berger struct irq_chip irq_chip;
5219a7b694SGregory Fong int parent_irq;
533b0213d5SGregory Fong int gpio_base;
540ba31dc2SDoug Berger int num_gpios;
5519a7b694SGregory Fong int parent_wake_irq;
563b0213d5SGregory Fong };
573b0213d5SGregory Fong
583b0213d5SGregory Fong #define MAX_GPIO_PER_BANK 32
593b0213d5SGregory Fong #define GPIO_BANK(gpio) ((gpio) >> 5)
603b0213d5SGregory Fong /* assumes MAX_GPIO_PER_BANK is a multiple of 2 */
613b0213d5SGregory Fong #define GPIO_BIT(gpio) ((gpio) & (MAX_GPIO_PER_BANK - 1))
623b0213d5SGregory Fong
633b0213d5SGregory Fong static inline struct brcmstb_gpio_priv *
brcmstb_gpio_gc_to_priv(struct gpio_chip * gc)643b0213d5SGregory Fong brcmstb_gpio_gc_to_priv(struct gpio_chip *gc)
653b0213d5SGregory Fong {
660f4630f3SLinus Walleij struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
673b0213d5SGregory Fong return bank->parent_priv;
683b0213d5SGregory Fong }
693b0213d5SGregory Fong
70142c168eSDoug Berger static unsigned long
__brcmstb_gpio_get_active_irqs(struct brcmstb_gpio_bank * bank)714714221bSDoug Berger __brcmstb_gpio_get_active_irqs(struct brcmstb_gpio_bank *bank)
72142c168eSDoug Berger {
73142c168eSDoug Berger void __iomem *reg_base = bank->parent_priv->reg_base;
744714221bSDoug Berger
754714221bSDoug Berger return bank->gc.read_reg(reg_base + GIO_STAT(bank->id)) &
764714221bSDoug Berger bank->gc.read_reg(reg_base + GIO_MASK(bank->id));
774714221bSDoug Berger }
784714221bSDoug Berger
794714221bSDoug Berger static unsigned long
brcmstb_gpio_get_active_irqs(struct brcmstb_gpio_bank * bank)804714221bSDoug Berger brcmstb_gpio_get_active_irqs(struct brcmstb_gpio_bank *bank)
814714221bSDoug Berger {
82142c168eSDoug Berger unsigned long status;
83142c168eSDoug Berger unsigned long flags;
84142c168eSDoug Berger
853c938cc5SSchspa Shi raw_spin_lock_irqsave(&bank->gc.bgpio_lock, flags);
864714221bSDoug Berger status = __brcmstb_gpio_get_active_irqs(bank);
873c938cc5SSchspa Shi raw_spin_unlock_irqrestore(&bank->gc.bgpio_lock, flags);
88142c168eSDoug Berger
89142c168eSDoug Berger return status;
90142c168eSDoug Berger }
91142c168eSDoug Berger
brcmstb_gpio_hwirq_to_offset(irq_hw_number_t hwirq,struct brcmstb_gpio_bank * bank)920ba31dc2SDoug Berger static int brcmstb_gpio_hwirq_to_offset(irq_hw_number_t hwirq,
930ba31dc2SDoug Berger struct brcmstb_gpio_bank *bank)
940ba31dc2SDoug Berger {
950ba31dc2SDoug Berger return hwirq - (bank->gc.base - bank->parent_priv->gpio_base);
960ba31dc2SDoug Berger }
970ba31dc2SDoug Berger
brcmstb_gpio_set_imask(struct brcmstb_gpio_bank * bank,unsigned int hwirq,bool enable)9819a7b694SGregory Fong static void brcmstb_gpio_set_imask(struct brcmstb_gpio_bank *bank,
990ba31dc2SDoug Berger unsigned int hwirq, bool enable)
10019a7b694SGregory Fong {
1010f4630f3SLinus Walleij struct gpio_chip *gc = &bank->gc;
10219a7b694SGregory Fong struct brcmstb_gpio_priv *priv = bank->parent_priv;
1030ba31dc2SDoug Berger u32 mask = BIT(brcmstb_gpio_hwirq_to_offset(hwirq, bank));
10419a7b694SGregory Fong u32 imask;
10519a7b694SGregory Fong unsigned long flags;
10619a7b694SGregory Fong
1073c938cc5SSchspa Shi raw_spin_lock_irqsave(&gc->bgpio_lock, flags);
1080f4630f3SLinus Walleij imask = gc->read_reg(priv->reg_base + GIO_MASK(bank->id));
10919a7b694SGregory Fong if (enable)
1100ba31dc2SDoug Berger imask |= mask;
11119a7b694SGregory Fong else
1120ba31dc2SDoug Berger imask &= ~mask;
1130f4630f3SLinus Walleij gc->write_reg(priv->reg_base + GIO_MASK(bank->id), imask);
1143c938cc5SSchspa Shi raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags);
11519a7b694SGregory Fong }
11619a7b694SGregory Fong
brcmstb_gpio_to_irq(struct gpio_chip * gc,unsigned offset)1170ba31dc2SDoug Berger static int brcmstb_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
1180ba31dc2SDoug Berger {
1190ba31dc2SDoug Berger struct brcmstb_gpio_priv *priv = brcmstb_gpio_gc_to_priv(gc);
1200ba31dc2SDoug Berger /* gc_offset is relative to this gpio_chip; want real offset */
1210ba31dc2SDoug Berger int hwirq = offset + (gc->base - priv->gpio_base);
1220ba31dc2SDoug Berger
1230ba31dc2SDoug Berger if (hwirq >= priv->num_gpios)
1240ba31dc2SDoug Berger return -ENXIO;
1250ba31dc2SDoug Berger return irq_create_mapping(priv->irq_domain, hwirq);
1260ba31dc2SDoug Berger }
1270ba31dc2SDoug Berger
12819a7b694SGregory Fong /* -------------------- IRQ chip functions -------------------- */
12919a7b694SGregory Fong
brcmstb_gpio_irq_mask(struct irq_data * d)13019a7b694SGregory Fong static void brcmstb_gpio_irq_mask(struct irq_data *d)
13119a7b694SGregory Fong {
13219a7b694SGregory Fong struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1330f4630f3SLinus Walleij struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
13419a7b694SGregory Fong
13519a7b694SGregory Fong brcmstb_gpio_set_imask(bank, d->hwirq, false);
13619a7b694SGregory Fong }
13719a7b694SGregory Fong
brcmstb_gpio_irq_unmask(struct irq_data * d)13819a7b694SGregory Fong static void brcmstb_gpio_irq_unmask(struct irq_data *d)
13919a7b694SGregory Fong {
14019a7b694SGregory Fong struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1410f4630f3SLinus Walleij struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
14219a7b694SGregory Fong
14319a7b694SGregory Fong brcmstb_gpio_set_imask(bank, d->hwirq, true);
14419a7b694SGregory Fong }
14519a7b694SGregory Fong
brcmstb_gpio_irq_ack(struct irq_data * d)1462c218b9fSDoug Berger static void brcmstb_gpio_irq_ack(struct irq_data *d)
1472c218b9fSDoug Berger {
1482c218b9fSDoug Berger struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1492c218b9fSDoug Berger struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
1502c218b9fSDoug Berger struct brcmstb_gpio_priv *priv = bank->parent_priv;
1510ba31dc2SDoug Berger u32 mask = BIT(brcmstb_gpio_hwirq_to_offset(d->hwirq, bank));
1522c218b9fSDoug Berger
1532c218b9fSDoug Berger gc->write_reg(priv->reg_base + GIO_STAT(bank->id), mask);
1542c218b9fSDoug Berger }
1552c218b9fSDoug Berger
brcmstb_gpio_irq_set_type(struct irq_data * d,unsigned int type)15619a7b694SGregory Fong static int brcmstb_gpio_irq_set_type(struct irq_data *d, unsigned int type)
15719a7b694SGregory Fong {
15819a7b694SGregory Fong struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1590f4630f3SLinus Walleij struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
16019a7b694SGregory Fong struct brcmstb_gpio_priv *priv = bank->parent_priv;
1610ba31dc2SDoug Berger u32 mask = BIT(brcmstb_gpio_hwirq_to_offset(d->hwirq, bank));
16219a7b694SGregory Fong u32 edge_insensitive, iedge_insensitive;
16319a7b694SGregory Fong u32 edge_config, iedge_config;
16419a7b694SGregory Fong u32 level, ilevel;
16519a7b694SGregory Fong unsigned long flags;
16619a7b694SGregory Fong
16719a7b694SGregory Fong switch (type) {
16819a7b694SGregory Fong case IRQ_TYPE_LEVEL_LOW:
169633007a3SDoug Berger level = mask;
17019a7b694SGregory Fong edge_config = 0;
17119a7b694SGregory Fong edge_insensitive = 0;
17219a7b694SGregory Fong break;
17319a7b694SGregory Fong case IRQ_TYPE_LEVEL_HIGH:
17419a7b694SGregory Fong level = mask;
175633007a3SDoug Berger edge_config = mask;
17619a7b694SGregory Fong edge_insensitive = 0;
17719a7b694SGregory Fong break;
17819a7b694SGregory Fong case IRQ_TYPE_EDGE_FALLING:
17919a7b694SGregory Fong level = 0;
18019a7b694SGregory Fong edge_config = 0;
18119a7b694SGregory Fong edge_insensitive = 0;
18219a7b694SGregory Fong break;
18319a7b694SGregory Fong case IRQ_TYPE_EDGE_RISING:
18419a7b694SGregory Fong level = 0;
18519a7b694SGregory Fong edge_config = mask;
18619a7b694SGregory Fong edge_insensitive = 0;
18719a7b694SGregory Fong break;
18819a7b694SGregory Fong case IRQ_TYPE_EDGE_BOTH:
18919a7b694SGregory Fong level = 0;
19019a7b694SGregory Fong edge_config = 0; /* don't care, but want known value */
19119a7b694SGregory Fong edge_insensitive = mask;
19219a7b694SGregory Fong break;
19319a7b694SGregory Fong default:
19419a7b694SGregory Fong return -EINVAL;
19519a7b694SGregory Fong }
19619a7b694SGregory Fong
1973c938cc5SSchspa Shi raw_spin_lock_irqsave(&bank->gc.bgpio_lock, flags);
19819a7b694SGregory Fong
1990f4630f3SLinus Walleij iedge_config = bank->gc.read_reg(priv->reg_base +
20019a7b694SGregory Fong GIO_EC(bank->id)) & ~mask;
2010f4630f3SLinus Walleij iedge_insensitive = bank->gc.read_reg(priv->reg_base +
20219a7b694SGregory Fong GIO_EI(bank->id)) & ~mask;
2030f4630f3SLinus Walleij ilevel = bank->gc.read_reg(priv->reg_base +
20419a7b694SGregory Fong GIO_LEVEL(bank->id)) & ~mask;
20519a7b694SGregory Fong
2060f4630f3SLinus Walleij bank->gc.write_reg(priv->reg_base + GIO_EC(bank->id),
20719a7b694SGregory Fong iedge_config | edge_config);
2080f4630f3SLinus Walleij bank->gc.write_reg(priv->reg_base + GIO_EI(bank->id),
20919a7b694SGregory Fong iedge_insensitive | edge_insensitive);
2100f4630f3SLinus Walleij bank->gc.write_reg(priv->reg_base + GIO_LEVEL(bank->id),
21119a7b694SGregory Fong ilevel | level);
21219a7b694SGregory Fong
2133c938cc5SSchspa Shi raw_spin_unlock_irqrestore(&bank->gc.bgpio_lock, flags);
21419a7b694SGregory Fong return 0;
21519a7b694SGregory Fong }
21619a7b694SGregory Fong
brcmstb_gpio_priv_set_wake(struct brcmstb_gpio_priv * priv,unsigned int enable)2173afa129aSGregory Fong static int brcmstb_gpio_priv_set_wake(struct brcmstb_gpio_priv *priv,
2183afa129aSGregory Fong unsigned int enable)
21919a7b694SGregory Fong {
22019a7b694SGregory Fong int ret = 0;
22119a7b694SGregory Fong
22219a7b694SGregory Fong if (enable)
22319a7b694SGregory Fong ret = enable_irq_wake(priv->parent_wake_irq);
22419a7b694SGregory Fong else
22519a7b694SGregory Fong ret = disable_irq_wake(priv->parent_wake_irq);
22619a7b694SGregory Fong if (ret)
22719a7b694SGregory Fong dev_err(&priv->pdev->dev, "failed to %s wake-up interrupt\n",
22819a7b694SGregory Fong enable ? "enable" : "disable");
22919a7b694SGregory Fong return ret;
23019a7b694SGregory Fong }
23119a7b694SGregory Fong
brcmstb_gpio_irq_set_wake(struct irq_data * d,unsigned int enable)2323afa129aSGregory Fong static int brcmstb_gpio_irq_set_wake(struct irq_data *d, unsigned int enable)
2333afa129aSGregory Fong {
2343afa129aSGregory Fong struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
2354714221bSDoug Berger struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
2364714221bSDoug Berger struct brcmstb_gpio_priv *priv = bank->parent_priv;
2374714221bSDoug Berger u32 mask = BIT(brcmstb_gpio_hwirq_to_offset(d->hwirq, bank));
2384714221bSDoug Berger
2394714221bSDoug Berger /*
2404714221bSDoug Berger * Do not do anything specific for now, suspend/resume callbacks will
2414714221bSDoug Berger * configure the interrupt mask appropriately
2424714221bSDoug Berger */
2434714221bSDoug Berger if (enable)
2444714221bSDoug Berger bank->wake_active |= mask;
2454714221bSDoug Berger else
2464714221bSDoug Berger bank->wake_active &= ~mask;
2473afa129aSGregory Fong
2483afa129aSGregory Fong return brcmstb_gpio_priv_set_wake(priv, enable);
2493afa129aSGregory Fong }
2503afa129aSGregory Fong
brcmstb_gpio_wake_irq_handler(int irq,void * data)25119a7b694SGregory Fong static irqreturn_t brcmstb_gpio_wake_irq_handler(int irq, void *data)
25219a7b694SGregory Fong {
25319a7b694SGregory Fong struct brcmstb_gpio_priv *priv = data;
25419a7b694SGregory Fong
25519a7b694SGregory Fong if (!priv || irq != priv->parent_wake_irq)
25619a7b694SGregory Fong return IRQ_NONE;
2574714221bSDoug Berger
2584714221bSDoug Berger /* Nothing to do */
25919a7b694SGregory Fong return IRQ_HANDLED;
26019a7b694SGregory Fong }
26119a7b694SGregory Fong
brcmstb_gpio_irq_bank_handler(struct brcmstb_gpio_bank * bank)26219a7b694SGregory Fong static void brcmstb_gpio_irq_bank_handler(struct brcmstb_gpio_bank *bank)
26319a7b694SGregory Fong {
26419a7b694SGregory Fong struct brcmstb_gpio_priv *priv = bank->parent_priv;
2650ba31dc2SDoug Berger struct irq_domain *domain = priv->irq_domain;
2660ba31dc2SDoug Berger int hwbase = bank->gc.base - priv->gpio_base;
26719a7b694SGregory Fong unsigned long status;
26819a7b694SGregory Fong
269142c168eSDoug Berger while ((status = brcmstb_gpio_get_active_irqs(bank))) {
270dbd1c54fSMarc Zyngier unsigned int offset;
27119a7b694SGregory Fong
2720ba31dc2SDoug Berger for_each_set_bit(offset, &status, 32) {
2730ba31dc2SDoug Berger if (offset >= bank->width)
27419a7b694SGregory Fong dev_warn(&priv->pdev->dev,
27519a7b694SGregory Fong "IRQ for invalid GPIO (bank=%d, offset=%d)\n",
2760ba31dc2SDoug Berger bank->id, offset);
277dbd1c54fSMarc Zyngier generic_handle_domain_irq(domain, hwbase + offset);
27819a7b694SGregory Fong }
27919a7b694SGregory Fong }
28019a7b694SGregory Fong }
28119a7b694SGregory Fong
28219a7b694SGregory Fong /* Each UPG GIO block has one IRQ for all banks */
brcmstb_gpio_irq_handler(struct irq_desc * desc)283bd0b9ac4SThomas Gleixner static void brcmstb_gpio_irq_handler(struct irq_desc *desc)
28419a7b694SGregory Fong {
2850ba31dc2SDoug Berger struct brcmstb_gpio_priv *priv = irq_desc_get_handler_data(desc);
28619a7b694SGregory Fong struct irq_chip *chip = irq_desc_get_chip(desc);
287b178e7eaSAxel Lin struct brcmstb_gpio_bank *bank;
28819a7b694SGregory Fong
28919a7b694SGregory Fong /* Interrupts weren't properly cleared during probe */
29019a7b694SGregory Fong BUG_ON(!priv || !chip);
29119a7b694SGregory Fong
29219a7b694SGregory Fong chained_irq_enter(chip, desc);
293b178e7eaSAxel Lin list_for_each_entry(bank, &priv->bank_list, node)
29419a7b694SGregory Fong brcmstb_gpio_irq_bank_handler(bank);
29519a7b694SGregory Fong chained_irq_exit(chip, desc);
29619a7b694SGregory Fong }
29719a7b694SGregory Fong
brcmstb_gpio_hwirq_to_bank(struct brcmstb_gpio_priv * priv,irq_hw_number_t hwirq)2980ba31dc2SDoug Berger static struct brcmstb_gpio_bank *brcmstb_gpio_hwirq_to_bank(
2990ba31dc2SDoug Berger struct brcmstb_gpio_priv *priv, irq_hw_number_t hwirq)
3000ba31dc2SDoug Berger {
3010ba31dc2SDoug Berger struct brcmstb_gpio_bank *bank;
3020ba31dc2SDoug Berger int i = 0;
3030ba31dc2SDoug Berger
3040ba31dc2SDoug Berger /* banks are in descending order */
3050ba31dc2SDoug Berger list_for_each_entry_reverse(bank, &priv->bank_list, node) {
3060ba31dc2SDoug Berger i += bank->gc.ngpio;
3070ba31dc2SDoug Berger if (hwirq < i)
3080ba31dc2SDoug Berger return bank;
3090ba31dc2SDoug Berger }
3100ba31dc2SDoug Berger return NULL;
3110ba31dc2SDoug Berger }
3120ba31dc2SDoug Berger
3130ba31dc2SDoug Berger /*
3140ba31dc2SDoug Berger * This lock class tells lockdep that GPIO irqs are in a different
3150ba31dc2SDoug Berger * category than their parents, so it won't report false recursion.
3160ba31dc2SDoug Berger */
3170ba31dc2SDoug Berger static struct lock_class_key brcmstb_gpio_irq_lock_class;
31839c3fd58SAndrew Lunn static struct lock_class_key brcmstb_gpio_irq_request_class;
3190ba31dc2SDoug Berger
3200ba31dc2SDoug Berger
brcmstb_gpio_irq_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)3210ba31dc2SDoug Berger static int brcmstb_gpio_irq_map(struct irq_domain *d, unsigned int irq,
3220ba31dc2SDoug Berger irq_hw_number_t hwirq)
3230ba31dc2SDoug Berger {
3240ba31dc2SDoug Berger struct brcmstb_gpio_priv *priv = d->host_data;
3250ba31dc2SDoug Berger struct brcmstb_gpio_bank *bank =
3260ba31dc2SDoug Berger brcmstb_gpio_hwirq_to_bank(priv, hwirq);
3270ba31dc2SDoug Berger struct platform_device *pdev = priv->pdev;
3280ba31dc2SDoug Berger int ret;
3290ba31dc2SDoug Berger
3300ba31dc2SDoug Berger if (!bank)
3310ba31dc2SDoug Berger return -EINVAL;
3320ba31dc2SDoug Berger
3330ba31dc2SDoug Berger dev_dbg(&pdev->dev, "Mapping irq %d for gpio line %d (bank %d)\n",
3340ba31dc2SDoug Berger irq, (int)hwirq, bank->id);
3350ba31dc2SDoug Berger ret = irq_set_chip_data(irq, &bank->gc);
3360ba31dc2SDoug Berger if (ret < 0)
3370ba31dc2SDoug Berger return ret;
33839c3fd58SAndrew Lunn irq_set_lockdep_class(irq, &brcmstb_gpio_irq_lock_class,
3398880c137SThomas Gleixner &brcmstb_gpio_irq_request_class);
3400ba31dc2SDoug Berger irq_set_chip_and_handler(irq, &priv->irq_chip, handle_level_irq);
3410ba31dc2SDoug Berger irq_set_noprobe(irq);
3420ba31dc2SDoug Berger return 0;
3430ba31dc2SDoug Berger }
3440ba31dc2SDoug Berger
brcmstb_gpio_irq_unmap(struct irq_domain * d,unsigned int irq)3450ba31dc2SDoug Berger static void brcmstb_gpio_irq_unmap(struct irq_domain *d, unsigned int irq)
3460ba31dc2SDoug Berger {
3470ba31dc2SDoug Berger irq_set_chip_and_handler(irq, NULL, NULL);
3480ba31dc2SDoug Berger irq_set_chip_data(irq, NULL);
3490ba31dc2SDoug Berger }
3500ba31dc2SDoug Berger
3510ba31dc2SDoug Berger static const struct irq_domain_ops brcmstb_gpio_irq_domain_ops = {
3520ba31dc2SDoug Berger .map = brcmstb_gpio_irq_map,
3530ba31dc2SDoug Berger .unmap = brcmstb_gpio_irq_unmap,
3540ba31dc2SDoug Berger .xlate = irq_domain_xlate_twocell,
3550ba31dc2SDoug Berger };
3560ba31dc2SDoug Berger
3573b0213d5SGregory Fong /* Make sure that the number of banks matches up between properties */
brcmstb_gpio_sanity_check_banks(struct device * dev,struct device_node * np,struct resource * res)3583b0213d5SGregory Fong static int brcmstb_gpio_sanity_check_banks(struct device *dev,
3593b0213d5SGregory Fong struct device_node *np, struct resource *res)
3603b0213d5SGregory Fong {
3613b0213d5SGregory Fong int res_num_banks = resource_size(res) / GIO_BANK_SIZE;
3623b0213d5SGregory Fong int num_banks =
3633b0213d5SGregory Fong of_property_count_u32_elems(np, "brcm,gpio-bank-widths");
3643b0213d5SGregory Fong
3653b0213d5SGregory Fong if (res_num_banks != num_banks) {
3663b0213d5SGregory Fong dev_err(dev, "Mismatch in banks: res had %d, bank-widths had %d\n",
3673b0213d5SGregory Fong res_num_banks, num_banks);
3683b0213d5SGregory Fong return -EINVAL;
3693b0213d5SGregory Fong } else {
3703b0213d5SGregory Fong return 0;
3713b0213d5SGregory Fong }
3723b0213d5SGregory Fong }
3733b0213d5SGregory Fong
brcmstb_gpio_remove(struct platform_device * pdev)3743b0213d5SGregory Fong static int brcmstb_gpio_remove(struct platform_device *pdev)
3753b0213d5SGregory Fong {
3763b0213d5SGregory Fong struct brcmstb_gpio_priv *priv = platform_get_drvdata(pdev);
3773b0213d5SGregory Fong struct brcmstb_gpio_bank *bank;
3781923433cSUwe Kleine-König int offset, virq;
3792252607dSGregory Fong
3800ba31dc2SDoug Berger if (priv->parent_irq > 0)
3810ba31dc2SDoug Berger irq_set_chained_handler_and_data(priv->parent_irq, NULL, NULL);
3820ba31dc2SDoug Berger
3830ba31dc2SDoug Berger /* Remove all IRQ mappings and delete the domain */
3840ba31dc2SDoug Berger if (priv->irq_domain) {
3850ba31dc2SDoug Berger for (offset = 0; offset < priv->num_gpios; offset++) {
3860ba31dc2SDoug Berger virq = irq_find_mapping(priv->irq_domain, offset);
3870ba31dc2SDoug Berger irq_dispose_mapping(virq);
3880ba31dc2SDoug Berger }
3890ba31dc2SDoug Berger irq_domain_remove(priv->irq_domain);
3900ba31dc2SDoug Berger }
3910ba31dc2SDoug Berger
3922252607dSGregory Fong /*
3932252607dSGregory Fong * You can lose return values below, but we report all errors, and it's
3942252607dSGregory Fong * more important to actually perform all of the steps.
3952252607dSGregory Fong */
396b178e7eaSAxel Lin list_for_each_entry(bank, &priv->bank_list, node)
3970f4630f3SLinus Walleij gpiochip_remove(&bank->gc);
398b178e7eaSAxel Lin
3991923433cSUwe Kleine-König return 0;
4003b0213d5SGregory Fong }
4013b0213d5SGregory Fong
brcmstb_gpio_of_xlate(struct gpio_chip * gc,const struct of_phandle_args * gpiospec,u32 * flags)4023b0213d5SGregory Fong static int brcmstb_gpio_of_xlate(struct gpio_chip *gc,
4033b0213d5SGregory Fong const struct of_phandle_args *gpiospec, u32 *flags)
4043b0213d5SGregory Fong {
4053b0213d5SGregory Fong struct brcmstb_gpio_priv *priv = brcmstb_gpio_gc_to_priv(gc);
4060f4630f3SLinus Walleij struct brcmstb_gpio_bank *bank = gpiochip_get_data(gc);
4073b0213d5SGregory Fong int offset;
4083b0213d5SGregory Fong
4093b0213d5SGregory Fong if (gc->of_gpio_n_cells != 2) {
4103b0213d5SGregory Fong WARN_ON(1);
4113b0213d5SGregory Fong return -EINVAL;
4123b0213d5SGregory Fong }
4133b0213d5SGregory Fong
4143b0213d5SGregory Fong if (WARN_ON(gpiospec->args_count < gc->of_gpio_n_cells))
4153b0213d5SGregory Fong return -EINVAL;
4163b0213d5SGregory Fong
4173b0213d5SGregory Fong offset = gpiospec->args[0] - (gc->base - priv->gpio_base);
41819a7b694SGregory Fong if (offset >= gc->ngpio || offset < 0)
4193b0213d5SGregory Fong return -EINVAL;
4203b0213d5SGregory Fong
4213b0213d5SGregory Fong if (unlikely(offset >= bank->width)) {
4223b0213d5SGregory Fong dev_warn_ratelimited(&priv->pdev->dev,
4233b0213d5SGregory Fong "Received request for invalid GPIO offset %d\n",
4243b0213d5SGregory Fong gpiospec->args[0]);
4253b0213d5SGregory Fong }
4263b0213d5SGregory Fong
4273b0213d5SGregory Fong if (flags)
4283b0213d5SGregory Fong *flags = gpiospec->args[1];
4293b0213d5SGregory Fong
4303b0213d5SGregory Fong return offset;
4313b0213d5SGregory Fong }
4323b0213d5SGregory Fong
4330ba31dc2SDoug Berger /* priv->parent_irq and priv->num_gpios must be set before calling */
brcmstb_gpio_irq_setup(struct platform_device * pdev,struct brcmstb_gpio_priv * priv)43419a7b694SGregory Fong static int brcmstb_gpio_irq_setup(struct platform_device *pdev,
4350ba31dc2SDoug Berger struct brcmstb_gpio_priv *priv)
43619a7b694SGregory Fong {
43719a7b694SGregory Fong struct device *dev = &pdev->dev;
43819a7b694SGregory Fong struct device_node *np = dev->of_node;
439f89c6eafSMasahiro Yamada int err;
44019a7b694SGregory Fong
4410ba31dc2SDoug Berger priv->irq_domain =
4420ba31dc2SDoug Berger irq_domain_add_linear(np, priv->num_gpios,
4430ba31dc2SDoug Berger &brcmstb_gpio_irq_domain_ops,
4440ba31dc2SDoug Berger priv);
4450ba31dc2SDoug Berger if (!priv->irq_domain) {
4460ba31dc2SDoug Berger dev_err(dev, "Couldn't allocate IRQ domain\n");
4470ba31dc2SDoug Berger return -ENXIO;
4480ba31dc2SDoug Berger }
44919a7b694SGregory Fong
4500ba31dc2SDoug Berger if (of_property_read_bool(np, "wakeup-source")) {
45119a7b694SGregory Fong priv->parent_wake_irq = platform_get_irq(pdev, 1);
45219a7b694SGregory Fong if (priv->parent_wake_irq < 0) {
4530752df66SDoug Berger priv->parent_wake_irq = 0;
45419a7b694SGregory Fong dev_warn(dev,
45519a7b694SGregory Fong "Couldn't get wake IRQ - GPIOs will not be able to wake from sleep");
45619a7b694SGregory Fong } else {
4573afa129aSGregory Fong /*
4584714221bSDoug Berger * Set wakeup capability so we can process boot-time
4594714221bSDoug Berger * "wakeups" (e.g., from S5 cold boot)
4603afa129aSGregory Fong */
4613afa129aSGregory Fong device_set_wakeup_capable(dev, true);
4623afa129aSGregory Fong device_wakeup_enable(dev);
4633afa129aSGregory Fong err = devm_request_irq(dev, priv->parent_wake_irq,
4640752df66SDoug Berger brcmstb_gpio_wake_irq_handler,
4650752df66SDoug Berger IRQF_SHARED,
46619a7b694SGregory Fong "brcmstb-gpio-wake", priv);
46719a7b694SGregory Fong
46819a7b694SGregory Fong if (err < 0) {
46919a7b694SGregory Fong dev_err(dev, "Couldn't request wake IRQ");
4700ba31dc2SDoug Berger goto out_free_domain;
47119a7b694SGregory Fong }
47219a7b694SGregory Fong }
47319a7b694SGregory Fong }
47419a7b694SGregory Fong
4750ba31dc2SDoug Berger priv->irq_chip.name = dev_name(dev);
4760ba31dc2SDoug Berger priv->irq_chip.irq_disable = brcmstb_gpio_irq_mask;
4770ba31dc2SDoug Berger priv->irq_chip.irq_mask = brcmstb_gpio_irq_mask;
4780ba31dc2SDoug Berger priv->irq_chip.irq_unmask = brcmstb_gpio_irq_unmask;
4790ba31dc2SDoug Berger priv->irq_chip.irq_ack = brcmstb_gpio_irq_ack;
4800ba31dc2SDoug Berger priv->irq_chip.irq_set_type = brcmstb_gpio_irq_set_type;
48119a7b694SGregory Fong
4820ba31dc2SDoug Berger if (priv->parent_wake_irq)
4830ba31dc2SDoug Berger priv->irq_chip.irq_set_wake = brcmstb_gpio_irq_set_wake;
4840ba31dc2SDoug Berger
4850ba31dc2SDoug Berger irq_set_chained_handler_and_data(priv->parent_irq,
4860ba31dc2SDoug Berger brcmstb_gpio_irq_handler, priv);
4874714221bSDoug Berger irq_set_status_flags(priv->parent_irq, IRQ_DISABLE_UNLAZY);
48819a7b694SGregory Fong
48919a7b694SGregory Fong return 0;
4900ba31dc2SDoug Berger
4910ba31dc2SDoug Berger out_free_domain:
4920ba31dc2SDoug Berger irq_domain_remove(priv->irq_domain);
4930ba31dc2SDoug Berger
4940ba31dc2SDoug Berger return err;
49519a7b694SGregory Fong }
49619a7b694SGregory Fong
brcmstb_gpio_bank_save(struct brcmstb_gpio_priv * priv,struct brcmstb_gpio_bank * bank)4974714221bSDoug Berger static void brcmstb_gpio_bank_save(struct brcmstb_gpio_priv *priv,
4984714221bSDoug Berger struct brcmstb_gpio_bank *bank)
4994714221bSDoug Berger {
5004714221bSDoug Berger struct gpio_chip *gc = &bank->gc;
5014714221bSDoug Berger unsigned int i;
5024714221bSDoug Berger
5034714221bSDoug Berger for (i = 0; i < GIO_REG_STAT; i++)
5044714221bSDoug Berger bank->saved_regs[i] = gc->read_reg(priv->reg_base +
5054714221bSDoug Berger GIO_BANK_OFF(bank->id, i));
5064714221bSDoug Berger }
5074714221bSDoug Berger
brcmstb_gpio_quiesce(struct device * dev,bool save)5084714221bSDoug Berger static void brcmstb_gpio_quiesce(struct device *dev, bool save)
5094714221bSDoug Berger {
5104714221bSDoug Berger struct brcmstb_gpio_priv *priv = dev_get_drvdata(dev);
5114714221bSDoug Berger struct brcmstb_gpio_bank *bank;
5124714221bSDoug Berger struct gpio_chip *gc;
5134714221bSDoug Berger u32 imask;
5144714221bSDoug Berger
5154714221bSDoug Berger /* disable non-wake interrupt */
5164714221bSDoug Berger if (priv->parent_irq >= 0)
5174714221bSDoug Berger disable_irq(priv->parent_irq);
5184714221bSDoug Berger
5194714221bSDoug Berger list_for_each_entry(bank, &priv->bank_list, node) {
5204714221bSDoug Berger gc = &bank->gc;
5214714221bSDoug Berger
5224714221bSDoug Berger if (save)
5234714221bSDoug Berger brcmstb_gpio_bank_save(priv, bank);
5244714221bSDoug Berger
5254714221bSDoug Berger /* Unmask GPIOs which have been flagged as wake-up sources */
5264714221bSDoug Berger if (priv->parent_wake_irq)
5274714221bSDoug Berger imask = bank->wake_active;
5284714221bSDoug Berger else
5294714221bSDoug Berger imask = 0;
5304714221bSDoug Berger gc->write_reg(priv->reg_base + GIO_MASK(bank->id),
5314714221bSDoug Berger imask);
5324714221bSDoug Berger }
5334714221bSDoug Berger }
5344714221bSDoug Berger
brcmstb_gpio_shutdown(struct platform_device * pdev)5354714221bSDoug Berger static void brcmstb_gpio_shutdown(struct platform_device *pdev)
5364714221bSDoug Berger {
5374714221bSDoug Berger /* Enable GPIO for S5 cold boot */
5384714221bSDoug Berger brcmstb_gpio_quiesce(&pdev->dev, false);
5394714221bSDoug Berger }
5404714221bSDoug Berger
5414714221bSDoug Berger #ifdef CONFIG_PM_SLEEP
brcmstb_gpio_bank_restore(struct brcmstb_gpio_priv * priv,struct brcmstb_gpio_bank * bank)5424714221bSDoug Berger static void brcmstb_gpio_bank_restore(struct brcmstb_gpio_priv *priv,
5434714221bSDoug Berger struct brcmstb_gpio_bank *bank)
5444714221bSDoug Berger {
5454714221bSDoug Berger struct gpio_chip *gc = &bank->gc;
5464714221bSDoug Berger unsigned int i;
5474714221bSDoug Berger
5484714221bSDoug Berger for (i = 0; i < GIO_REG_STAT; i++)
5494714221bSDoug Berger gc->write_reg(priv->reg_base + GIO_BANK_OFF(bank->id, i),
5504714221bSDoug Berger bank->saved_regs[i]);
5514714221bSDoug Berger }
5524714221bSDoug Berger
brcmstb_gpio_suspend(struct device * dev)5534714221bSDoug Berger static int brcmstb_gpio_suspend(struct device *dev)
5544714221bSDoug Berger {
5554714221bSDoug Berger brcmstb_gpio_quiesce(dev, true);
5564714221bSDoug Berger return 0;
5574714221bSDoug Berger }
5584714221bSDoug Berger
brcmstb_gpio_resume(struct device * dev)5594714221bSDoug Berger static int brcmstb_gpio_resume(struct device *dev)
5604714221bSDoug Berger {
5614714221bSDoug Berger struct brcmstb_gpio_priv *priv = dev_get_drvdata(dev);
5624714221bSDoug Berger struct brcmstb_gpio_bank *bank;
5634714221bSDoug Berger bool need_wakeup_event = false;
5644714221bSDoug Berger
5654714221bSDoug Berger list_for_each_entry(bank, &priv->bank_list, node) {
5664714221bSDoug Berger need_wakeup_event |= !!__brcmstb_gpio_get_active_irqs(bank);
5674714221bSDoug Berger brcmstb_gpio_bank_restore(priv, bank);
5684714221bSDoug Berger }
5694714221bSDoug Berger
5704714221bSDoug Berger if (priv->parent_wake_irq && need_wakeup_event)
5714714221bSDoug Berger pm_wakeup_event(dev, 0);
5724714221bSDoug Berger
5734714221bSDoug Berger /* enable non-wake interrupt */
5744714221bSDoug Berger if (priv->parent_irq >= 0)
5754714221bSDoug Berger enable_irq(priv->parent_irq);
5764714221bSDoug Berger
5774714221bSDoug Berger return 0;
5784714221bSDoug Berger }
5794714221bSDoug Berger
5804714221bSDoug Berger #else
5814714221bSDoug Berger #define brcmstb_gpio_suspend NULL
5824714221bSDoug Berger #define brcmstb_gpio_resume NULL
5834714221bSDoug Berger #endif /* CONFIG_PM_SLEEP */
5844714221bSDoug Berger
5854714221bSDoug Berger static const struct dev_pm_ops brcmstb_gpio_pm_ops = {
5864714221bSDoug Berger .suspend_noirq = brcmstb_gpio_suspend,
5874714221bSDoug Berger .resume_noirq = brcmstb_gpio_resume,
5884714221bSDoug Berger };
5894714221bSDoug Berger
brcmstb_gpio_probe(struct platform_device * pdev)5903b0213d5SGregory Fong static int brcmstb_gpio_probe(struct platform_device *pdev)
5913b0213d5SGregory Fong {
5923b0213d5SGregory Fong struct device *dev = &pdev->dev;
5933b0213d5SGregory Fong struct device_node *np = dev->of_node;
5943b0213d5SGregory Fong void __iomem *reg_base;
5953b0213d5SGregory Fong struct brcmstb_gpio_priv *priv;
5963b0213d5SGregory Fong struct resource *res;
5973b0213d5SGregory Fong u32 bank_width;
59819a7b694SGregory Fong int num_banks = 0;
5993b0213d5SGregory Fong int err;
6003b0213d5SGregory Fong static int gpio_base;
601ce5a7e81SFlorian Fainelli unsigned long flags = 0;
6024714221bSDoug Berger bool need_wakeup_event = false;
6033b0213d5SGregory Fong
6043b0213d5SGregory Fong priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
6053b0213d5SGregory Fong if (!priv)
6063b0213d5SGregory Fong return -ENOMEM;
6072252607dSGregory Fong platform_set_drvdata(pdev, priv);
6082252607dSGregory Fong INIT_LIST_HEAD(&priv->bank_list);
6093b0213d5SGregory Fong
6106d255623SYang Li reg_base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
6113b0213d5SGregory Fong if (IS_ERR(reg_base))
6123b0213d5SGregory Fong return PTR_ERR(reg_base);
6133b0213d5SGregory Fong
6143b0213d5SGregory Fong priv->gpio_base = gpio_base;
6153b0213d5SGregory Fong priv->reg_base = reg_base;
6163b0213d5SGregory Fong priv->pdev = pdev;
6173b0213d5SGregory Fong
61819a7b694SGregory Fong if (of_property_read_bool(np, "interrupt-controller")) {
61919a7b694SGregory Fong priv->parent_irq = platform_get_irq(pdev, 0);
62015bddb7dSStephen Boyd if (priv->parent_irq <= 0)
62119a7b694SGregory Fong return -ENOENT;
62219a7b694SGregory Fong } else {
62319a7b694SGregory Fong priv->parent_irq = -ENOENT;
62419a7b694SGregory Fong }
62519a7b694SGregory Fong
6263b0213d5SGregory Fong if (brcmstb_gpio_sanity_check_banks(dev, np, res))
6273b0213d5SGregory Fong return -EINVAL;
6283b0213d5SGregory Fong
629ce5a7e81SFlorian Fainelli /*
630ce5a7e81SFlorian Fainelli * MIPS endianness is configured by boot strap, which also reverses all
631ce5a7e81SFlorian Fainelli * bus endianness (i.e., big-endian CPU + big endian bus ==> native
632ce5a7e81SFlorian Fainelli * endian I/O).
633ce5a7e81SFlorian Fainelli *
634ce5a7e81SFlorian Fainelli * Other architectures (e.g., ARM) either do not support big endian, or
635ce5a7e81SFlorian Fainelli * else leave I/O in little endian mode.
636ce5a7e81SFlorian Fainelli */
637ce5a7e81SFlorian Fainelli #if defined(CONFIG_MIPS) && defined(__BIG_ENDIAN)
638ce5a7e81SFlorian Fainelli flags = BGPIOF_BIG_ENDIAN_BYTE_ORDER;
639ce5a7e81SFlorian Fainelli #endif
640ce5a7e81SFlorian Fainelli
641*914ef7d1SLuca Ceresoli of_property_for_each_u32(np, "brcm,gpio-bank-widths", bank_width) {
6423b0213d5SGregory Fong struct brcmstb_gpio_bank *bank;
6433b0213d5SGregory Fong struct gpio_chip *gc;
6443b0213d5SGregory Fong
645bfba223dSJustin Chen /*
646bfba223dSJustin Chen * If bank_width is 0, then there is an empty bank in the
647bfba223dSJustin Chen * register block. Special handling for this case.
648bfba223dSJustin Chen */
649bfba223dSJustin Chen if (bank_width == 0) {
650bfba223dSJustin Chen dev_dbg(dev, "Width 0 found: Empty bank @ %d\n",
651bfba223dSJustin Chen num_banks);
652bfba223dSJustin Chen num_banks++;
653bfba223dSJustin Chen gpio_base += MAX_GPIO_PER_BANK;
654bfba223dSJustin Chen continue;
655bfba223dSJustin Chen }
656bfba223dSJustin Chen
6573b0213d5SGregory Fong bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
6583b0213d5SGregory Fong if (!bank) {
6593b0213d5SGregory Fong err = -ENOMEM;
6603b0213d5SGregory Fong goto fail;
6613b0213d5SGregory Fong }
6623b0213d5SGregory Fong
6633b0213d5SGregory Fong bank->parent_priv = priv;
66419a7b694SGregory Fong bank->id = num_banks;
6653b0213d5SGregory Fong if (bank_width <= 0 || bank_width > MAX_GPIO_PER_BANK) {
6663b0213d5SGregory Fong dev_err(dev, "Invalid bank width %d\n", bank_width);
66735b3fc88SAxel Lin err = -EINVAL;
6683b0213d5SGregory Fong goto fail;
6693b0213d5SGregory Fong } else {
6703b0213d5SGregory Fong bank->width = bank_width;
6713b0213d5SGregory Fong }
6723b0213d5SGregory Fong
6733b0213d5SGregory Fong /*
6743b0213d5SGregory Fong * Regs are 4 bytes wide, have data reg, no set/clear regs,
6753b0213d5SGregory Fong * and direction bits have 0 = output and 1 = input
6763b0213d5SGregory Fong */
6770f4630f3SLinus Walleij gc = &bank->gc;
6780f4630f3SLinus Walleij err = bgpio_init(gc, dev, 4,
6793b0213d5SGregory Fong reg_base + GIO_DATA(bank->id),
6803b0213d5SGregory Fong NULL, NULL, NULL,
681ce5a7e81SFlorian Fainelli reg_base + GIO_IODIR(bank->id), flags);
6823b0213d5SGregory Fong if (err) {
6833b0213d5SGregory Fong dev_err(dev, "bgpio_init() failed\n");
6843b0213d5SGregory Fong goto fail;
6853b0213d5SGregory Fong }
6863b0213d5SGregory Fong
6873b0213d5SGregory Fong gc->owner = THIS_MODULE;
688e85dd53aSAndy Shevchenko gc->label = devm_kasprintf(dev, GFP_KERNEL, "%pOF", np);
689ba3e217aSArvind Yadav if (!gc->label) {
690ba3e217aSArvind Yadav err = -ENOMEM;
691ba3e217aSArvind Yadav goto fail;
692ba3e217aSArvind Yadav }
6933b0213d5SGregory Fong gc->base = gpio_base;
6943b0213d5SGregory Fong gc->of_gpio_n_cells = 2;
6953b0213d5SGregory Fong gc->of_xlate = brcmstb_gpio_of_xlate;
6963b0213d5SGregory Fong /* not all ngpio lines are valid, will use bank width later */
6973b0213d5SGregory Fong gc->ngpio = MAX_GPIO_PER_BANK;
698e5de9d28SSergio Paracuellos gc->offset = bank->id * MAX_GPIO_PER_BANK;
6990ba31dc2SDoug Berger if (priv->parent_irq > 0)
7000ba31dc2SDoug Berger gc->to_irq = brcmstb_gpio_to_irq;
7013b0213d5SGregory Fong
7023afa129aSGregory Fong /*
7033afa129aSGregory Fong * Mask all interrupts by default, since wakeup interrupts may
7043afa129aSGregory Fong * be retained from S5 cold boot
7053afa129aSGregory Fong */
7064714221bSDoug Berger need_wakeup_event |= !!__brcmstb_gpio_get_active_irqs(bank);
7070f4630f3SLinus Walleij gc->write_reg(reg_base + GIO_MASK(bank->id), 0);
7083afa129aSGregory Fong
7090f4630f3SLinus Walleij err = gpiochip_add_data(gc, bank);
7103b0213d5SGregory Fong if (err) {
7113b0213d5SGregory Fong dev_err(dev, "Could not add gpiochip for bank %d\n",
7123b0213d5SGregory Fong bank->id);
7133b0213d5SGregory Fong goto fail;
7143b0213d5SGregory Fong }
7153b0213d5SGregory Fong gpio_base += gc->ngpio;
71619a7b694SGregory Fong
7173b0213d5SGregory Fong dev_dbg(dev, "bank=%d, base=%d, ngpio=%d, width=%d\n", bank->id,
7183b0213d5SGregory Fong gc->base, gc->ngpio, bank->width);
7193b0213d5SGregory Fong
7203b0213d5SGregory Fong /* Everything looks good, so add bank to list */
7213b0213d5SGregory Fong list_add(&bank->node, &priv->bank_list);
7223b0213d5SGregory Fong
72319a7b694SGregory Fong num_banks++;
7243b0213d5SGregory Fong }
7253b0213d5SGregory Fong
7260ba31dc2SDoug Berger priv->num_gpios = gpio_base - priv->gpio_base;
7270ba31dc2SDoug Berger if (priv->parent_irq > 0) {
7280ba31dc2SDoug Berger err = brcmstb_gpio_irq_setup(pdev, priv);
7290ba31dc2SDoug Berger if (err)
7300ba31dc2SDoug Berger goto fail;
7310ba31dc2SDoug Berger }
7320ba31dc2SDoug Berger
7334714221bSDoug Berger if (priv->parent_wake_irq && need_wakeup_event)
7344714221bSDoug Berger pm_wakeup_event(dev, 0);
7354714221bSDoug Berger
7363b0213d5SGregory Fong return 0;
7373b0213d5SGregory Fong
7383b0213d5SGregory Fong fail:
7393b0213d5SGregory Fong (void) brcmstb_gpio_remove(pdev);
7403b0213d5SGregory Fong return err;
7413b0213d5SGregory Fong }
7423b0213d5SGregory Fong
7433b0213d5SGregory Fong static const struct of_device_id brcmstb_gpio_of_match[] = {
7443b0213d5SGregory Fong { .compatible = "brcm,brcmstb-gpio" },
7453b0213d5SGregory Fong {},
7463b0213d5SGregory Fong };
7473b0213d5SGregory Fong
7483b0213d5SGregory Fong MODULE_DEVICE_TABLE(of, brcmstb_gpio_of_match);
7493b0213d5SGregory Fong
7503b0213d5SGregory Fong static struct platform_driver brcmstb_gpio_driver = {
7513b0213d5SGregory Fong .driver = {
7523b0213d5SGregory Fong .name = "brcmstb-gpio",
7533b0213d5SGregory Fong .of_match_table = brcmstb_gpio_of_match,
7544714221bSDoug Berger .pm = &brcmstb_gpio_pm_ops,
7553b0213d5SGregory Fong },
7563b0213d5SGregory Fong .probe = brcmstb_gpio_probe,
7573b0213d5SGregory Fong .remove = brcmstb_gpio_remove,
7584714221bSDoug Berger .shutdown = brcmstb_gpio_shutdown,
7593b0213d5SGregory Fong };
7603b0213d5SGregory Fong module_platform_driver(brcmstb_gpio_driver);
7613b0213d5SGregory Fong
7623b0213d5SGregory Fong MODULE_AUTHOR("Gregory Fong");
7633b0213d5SGregory Fong MODULE_DESCRIPTION("Driver for Broadcom BRCMSTB SoC UPG GPIO");
7643b0213d5SGregory Fong MODULE_LICENSE("GPL v2");
765