xref: /openbmc/linux/drivers/gpio/gpio-ath79.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
21d473c2cSAlban Bedel /*
31d473c2cSAlban Bedel  *  Atheros AR71XX/AR724X/AR913X GPIO API support
41d473c2cSAlban Bedel  *
528be55dfSAlban Bedel  *  Copyright (C) 2015 Alban Bedel <albeu@free.fr>
61d473c2cSAlban Bedel  *  Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
71d473c2cSAlban Bedel  *  Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
81d473c2cSAlban Bedel  *  Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
91d473c2cSAlban Bedel  */
101d473c2cSAlban Bedel 
1149a5bd88SAlban Bedel #include <linux/gpio/driver.h>
12*e91d0f05SRob Herring #include <linux/platform_device.h>
131d473c2cSAlban Bedel #include <linux/platform_data/gpio-ath79.h>
14*e91d0f05SRob Herring #include <linux/of.h>
152b8f89e1SAlban Bedel #include <linux/interrupt.h>
162034b9dcSPaul Gortmaker #include <linux/module.h>
172b8f89e1SAlban Bedel #include <linux/irq.h>
181d473c2cSAlban Bedel 
19409d8783SAlban Bedel #define AR71XX_GPIO_REG_OE		0x00
20409d8783SAlban Bedel #define AR71XX_GPIO_REG_IN		0x04
21409d8783SAlban Bedel #define AR71XX_GPIO_REG_SET		0x0c
22409d8783SAlban Bedel #define AR71XX_GPIO_REG_CLEAR		0x10
231d473c2cSAlban Bedel 
242b8f89e1SAlban Bedel #define AR71XX_GPIO_REG_INT_ENABLE	0x14
252b8f89e1SAlban Bedel #define AR71XX_GPIO_REG_INT_TYPE	0x18
262b8f89e1SAlban Bedel #define AR71XX_GPIO_REG_INT_POLARITY	0x1c
272b8f89e1SAlban Bedel #define AR71XX_GPIO_REG_INT_PENDING	0x20
282b8f89e1SAlban Bedel #define AR71XX_GPIO_REG_INT_MASK	0x24
292b8f89e1SAlban Bedel 
3049a5bd88SAlban Bedel struct ath79_gpio_ctrl {
31ab32770eSAlban Bedel 	struct gpio_chip gc;
3249a5bd88SAlban Bedel 	void __iomem *base;
33a080ce53SJulia Cartwright 	raw_spinlock_t lock;
342b8f89e1SAlban Bedel 	unsigned long both_edges;
3549a5bd88SAlban Bedel };
361d473c2cSAlban Bedel 
irq_data_to_ath79_gpio(struct irq_data * data)372b8f89e1SAlban Bedel static struct ath79_gpio_ctrl *irq_data_to_ath79_gpio(struct irq_data *data)
382b8f89e1SAlban Bedel {
392b8f89e1SAlban Bedel 	struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
402b8f89e1SAlban Bedel 
412b8f89e1SAlban Bedel 	return container_of(gc, struct ath79_gpio_ctrl, gc);
422b8f89e1SAlban Bedel }
432b8f89e1SAlban Bedel 
ath79_gpio_read(struct ath79_gpio_ctrl * ctrl,unsigned reg)442b8f89e1SAlban Bedel static u32 ath79_gpio_read(struct ath79_gpio_ctrl *ctrl, unsigned reg)
452b8f89e1SAlban Bedel {
462b8f89e1SAlban Bedel 	return readl(ctrl->base + reg);
472b8f89e1SAlban Bedel }
482b8f89e1SAlban Bedel 
ath79_gpio_write(struct ath79_gpio_ctrl * ctrl,unsigned reg,u32 val)492b8f89e1SAlban Bedel static void ath79_gpio_write(struct ath79_gpio_ctrl *ctrl,
502b8f89e1SAlban Bedel 			unsigned reg, u32 val)
512b8f89e1SAlban Bedel {
5223211b08Szhong jiang 	writel(val, ctrl->base + reg);
532b8f89e1SAlban Bedel }
542b8f89e1SAlban Bedel 
ath79_gpio_update_bits(struct ath79_gpio_ctrl * ctrl,unsigned reg,u32 mask,u32 bits)552b8f89e1SAlban Bedel static bool ath79_gpio_update_bits(
562b8f89e1SAlban Bedel 	struct ath79_gpio_ctrl *ctrl, unsigned reg, u32 mask, u32 bits)
572b8f89e1SAlban Bedel {
582b8f89e1SAlban Bedel 	u32 old_val, new_val;
592b8f89e1SAlban Bedel 
602b8f89e1SAlban Bedel 	old_val = ath79_gpio_read(ctrl, reg);
612b8f89e1SAlban Bedel 	new_val = (old_val & ~mask) | (bits & mask);
622b8f89e1SAlban Bedel 
632b8f89e1SAlban Bedel 	if (new_val != old_val)
642b8f89e1SAlban Bedel 		ath79_gpio_write(ctrl, reg, new_val);
652b8f89e1SAlban Bedel 
662b8f89e1SAlban Bedel 	return new_val != old_val;
672b8f89e1SAlban Bedel }
682b8f89e1SAlban Bedel 
ath79_gpio_irq_unmask(struct irq_data * data)692b8f89e1SAlban Bedel static void ath79_gpio_irq_unmask(struct irq_data *data)
702b8f89e1SAlban Bedel {
712b8f89e1SAlban Bedel 	struct ath79_gpio_ctrl *ctrl = irq_data_to_ath79_gpio(data);
722b8f89e1SAlban Bedel 	u32 mask = BIT(irqd_to_hwirq(data));
732b8f89e1SAlban Bedel 	unsigned long flags;
742b8f89e1SAlban Bedel 
75b11ce7e4SLinus Walleij 	gpiochip_enable_irq(&ctrl->gc, irqd_to_hwirq(data));
76a080ce53SJulia Cartwright 	raw_spin_lock_irqsave(&ctrl->lock, flags);
772b8f89e1SAlban Bedel 	ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_MASK, mask, mask);
78a080ce53SJulia Cartwright 	raw_spin_unlock_irqrestore(&ctrl->lock, flags);
792b8f89e1SAlban Bedel }
802b8f89e1SAlban Bedel 
ath79_gpio_irq_mask(struct irq_data * data)812b8f89e1SAlban Bedel static void ath79_gpio_irq_mask(struct irq_data *data)
822b8f89e1SAlban Bedel {
832b8f89e1SAlban Bedel 	struct ath79_gpio_ctrl *ctrl = irq_data_to_ath79_gpio(data);
842b8f89e1SAlban Bedel 	u32 mask = BIT(irqd_to_hwirq(data));
852b8f89e1SAlban Bedel 	unsigned long flags;
862b8f89e1SAlban Bedel 
87a080ce53SJulia Cartwright 	raw_spin_lock_irqsave(&ctrl->lock, flags);
882b8f89e1SAlban Bedel 	ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_MASK, mask, 0);
89a080ce53SJulia Cartwright 	raw_spin_unlock_irqrestore(&ctrl->lock, flags);
90b11ce7e4SLinus Walleij 	gpiochip_disable_irq(&ctrl->gc, irqd_to_hwirq(data));
912b8f89e1SAlban Bedel }
922b8f89e1SAlban Bedel 
ath79_gpio_irq_enable(struct irq_data * data)932b8f89e1SAlban Bedel static void ath79_gpio_irq_enable(struct irq_data *data)
942b8f89e1SAlban Bedel {
952b8f89e1SAlban Bedel 	struct ath79_gpio_ctrl *ctrl = irq_data_to_ath79_gpio(data);
962b8f89e1SAlban Bedel 	u32 mask = BIT(irqd_to_hwirq(data));
972b8f89e1SAlban Bedel 	unsigned long flags;
982b8f89e1SAlban Bedel 
99a080ce53SJulia Cartwright 	raw_spin_lock_irqsave(&ctrl->lock, flags);
1002b8f89e1SAlban Bedel 	ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_ENABLE, mask, mask);
1012b8f89e1SAlban Bedel 	ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_MASK, mask, mask);
102a080ce53SJulia Cartwright 	raw_spin_unlock_irqrestore(&ctrl->lock, flags);
1032b8f89e1SAlban Bedel }
1042b8f89e1SAlban Bedel 
ath79_gpio_irq_disable(struct irq_data * data)1052b8f89e1SAlban Bedel static void ath79_gpio_irq_disable(struct irq_data *data)
1062b8f89e1SAlban Bedel {
1072b8f89e1SAlban Bedel 	struct ath79_gpio_ctrl *ctrl = irq_data_to_ath79_gpio(data);
1082b8f89e1SAlban Bedel 	u32 mask = BIT(irqd_to_hwirq(data));
1092b8f89e1SAlban Bedel 	unsigned long flags;
1102b8f89e1SAlban Bedel 
111a080ce53SJulia Cartwright 	raw_spin_lock_irqsave(&ctrl->lock, flags);
1122b8f89e1SAlban Bedel 	ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_MASK, mask, 0);
1132b8f89e1SAlban Bedel 	ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_ENABLE, mask, 0);
114a080ce53SJulia Cartwright 	raw_spin_unlock_irqrestore(&ctrl->lock, flags);
1152b8f89e1SAlban Bedel }
1162b8f89e1SAlban Bedel 
ath79_gpio_irq_set_type(struct irq_data * data,unsigned int flow_type)1172b8f89e1SAlban Bedel static int ath79_gpio_irq_set_type(struct irq_data *data,
1182b8f89e1SAlban Bedel 				unsigned int flow_type)
1192b8f89e1SAlban Bedel {
1202b8f89e1SAlban Bedel 	struct ath79_gpio_ctrl *ctrl = irq_data_to_ath79_gpio(data);
1212b8f89e1SAlban Bedel 	u32 mask = BIT(irqd_to_hwirq(data));
1222b8f89e1SAlban Bedel 	u32 type = 0, polarity = 0;
1232b8f89e1SAlban Bedel 	unsigned long flags;
1242b8f89e1SAlban Bedel 	bool disabled;
1252b8f89e1SAlban Bedel 
1262b8f89e1SAlban Bedel 	switch (flow_type) {
1272b8f89e1SAlban Bedel 	case IRQ_TYPE_EDGE_RISING:
1282b8f89e1SAlban Bedel 		polarity |= mask;
129d49ee562SGustavo A. R. Silva 		fallthrough;
1302b8f89e1SAlban Bedel 	case IRQ_TYPE_EDGE_FALLING:
1312b8f89e1SAlban Bedel 	case IRQ_TYPE_EDGE_BOTH:
1322b8f89e1SAlban Bedel 		break;
1332b8f89e1SAlban Bedel 
1342b8f89e1SAlban Bedel 	case IRQ_TYPE_LEVEL_HIGH:
1352b8f89e1SAlban Bedel 		polarity |= mask;
136df561f66SGustavo A. R. Silva 		fallthrough;
1372b8f89e1SAlban Bedel 	case IRQ_TYPE_LEVEL_LOW:
1382b8f89e1SAlban Bedel 		type |= mask;
1392b8f89e1SAlban Bedel 		break;
1402b8f89e1SAlban Bedel 
1412b8f89e1SAlban Bedel 	default:
1422b8f89e1SAlban Bedel 		return -EINVAL;
1432b8f89e1SAlban Bedel 	}
1442b8f89e1SAlban Bedel 
145a080ce53SJulia Cartwright 	raw_spin_lock_irqsave(&ctrl->lock, flags);
1462b8f89e1SAlban Bedel 
1472b8f89e1SAlban Bedel 	if (flow_type == IRQ_TYPE_EDGE_BOTH) {
1482b8f89e1SAlban Bedel 		ctrl->both_edges |= mask;
1492b8f89e1SAlban Bedel 		polarity = ~ath79_gpio_read(ctrl, AR71XX_GPIO_REG_IN);
1502b8f89e1SAlban Bedel 	} else {
1512b8f89e1SAlban Bedel 		ctrl->both_edges &= ~mask;
1522b8f89e1SAlban Bedel 	}
1532b8f89e1SAlban Bedel 
1542b8f89e1SAlban Bedel 	/* As the IRQ configuration can't be loaded atomically we
1552b8f89e1SAlban Bedel 	 * have to disable the interrupt while the configuration state
1562b8f89e1SAlban Bedel 	 * is invalid.
1572b8f89e1SAlban Bedel 	 */
1582b8f89e1SAlban Bedel 	disabled = ath79_gpio_update_bits(
1592b8f89e1SAlban Bedel 		ctrl, AR71XX_GPIO_REG_INT_ENABLE, mask, 0);
1602b8f89e1SAlban Bedel 
1612b8f89e1SAlban Bedel 	ath79_gpio_update_bits(
1622b8f89e1SAlban Bedel 		ctrl, AR71XX_GPIO_REG_INT_TYPE, mask, type);
1632b8f89e1SAlban Bedel 	ath79_gpio_update_bits(
1642b8f89e1SAlban Bedel 		ctrl, AR71XX_GPIO_REG_INT_POLARITY, mask, polarity);
1652b8f89e1SAlban Bedel 
1662b8f89e1SAlban Bedel 	if (disabled)
1672b8f89e1SAlban Bedel 		ath79_gpio_update_bits(
1682b8f89e1SAlban Bedel 			ctrl, AR71XX_GPIO_REG_INT_ENABLE, mask, mask);
1692b8f89e1SAlban Bedel 
170a080ce53SJulia Cartwright 	raw_spin_unlock_irqrestore(&ctrl->lock, flags);
1712b8f89e1SAlban Bedel 
1722b8f89e1SAlban Bedel 	return 0;
1732b8f89e1SAlban Bedel }
1742b8f89e1SAlban Bedel 
175b11ce7e4SLinus Walleij static const struct irq_chip ath79_gpio_irqchip = {
1762b8f89e1SAlban Bedel 	.name = "gpio-ath79",
1772b8f89e1SAlban Bedel 	.irq_enable = ath79_gpio_irq_enable,
1782b8f89e1SAlban Bedel 	.irq_disable = ath79_gpio_irq_disable,
1792b8f89e1SAlban Bedel 	.irq_mask = ath79_gpio_irq_mask,
1802b8f89e1SAlban Bedel 	.irq_unmask = ath79_gpio_irq_unmask,
1812b8f89e1SAlban Bedel 	.irq_set_type = ath79_gpio_irq_set_type,
182b11ce7e4SLinus Walleij 	.flags = IRQCHIP_IMMUTABLE,
183b11ce7e4SLinus Walleij 	GPIOCHIP_IRQ_RESOURCE_HELPERS,
1842b8f89e1SAlban Bedel };
1852b8f89e1SAlban Bedel 
ath79_gpio_irq_handler(struct irq_desc * desc)1862b8f89e1SAlban Bedel static void ath79_gpio_irq_handler(struct irq_desc *desc)
1872b8f89e1SAlban Bedel {
1882b8f89e1SAlban Bedel 	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
1892b8f89e1SAlban Bedel 	struct irq_chip *irqchip = irq_desc_get_chip(desc);
1902b8f89e1SAlban Bedel 	struct ath79_gpio_ctrl *ctrl =
1912b8f89e1SAlban Bedel 		container_of(gc, struct ath79_gpio_ctrl, gc);
1922b8f89e1SAlban Bedel 	unsigned long flags, pending;
1932b8f89e1SAlban Bedel 	u32 both_edges, state;
1942b8f89e1SAlban Bedel 	int irq;
1952b8f89e1SAlban Bedel 
1962b8f89e1SAlban Bedel 	chained_irq_enter(irqchip, desc);
1972b8f89e1SAlban Bedel 
198a080ce53SJulia Cartwright 	raw_spin_lock_irqsave(&ctrl->lock, flags);
1992b8f89e1SAlban Bedel 
2002b8f89e1SAlban Bedel 	pending = ath79_gpio_read(ctrl, AR71XX_GPIO_REG_INT_PENDING);
2012b8f89e1SAlban Bedel 
2022b8f89e1SAlban Bedel 	/* Update the polarity of the both edges irqs */
2032b8f89e1SAlban Bedel 	both_edges = ctrl->both_edges & pending;
2042b8f89e1SAlban Bedel 	if (both_edges) {
2052b8f89e1SAlban Bedel 		state = ath79_gpio_read(ctrl, AR71XX_GPIO_REG_IN);
2062b8f89e1SAlban Bedel 		ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_POLARITY,
2072b8f89e1SAlban Bedel 				both_edges, ~state);
2082b8f89e1SAlban Bedel 	}
2092b8f89e1SAlban Bedel 
210a080ce53SJulia Cartwright 	raw_spin_unlock_irqrestore(&ctrl->lock, flags);
2112b8f89e1SAlban Bedel 
2122b8f89e1SAlban Bedel 	for_each_set_bit(irq, &pending, gc->ngpio)
213dbd1c54fSMarc Zyngier 		generic_handle_domain_irq(gc->irq.domain, irq);
2142b8f89e1SAlban Bedel 
2152b8f89e1SAlban Bedel 	chained_irq_exit(irqchip, desc);
2162b8f89e1SAlban Bedel }
2172b8f89e1SAlban Bedel 
2181d473c2cSAlban Bedel static const struct of_device_id ath79_gpio_of_match[] = {
2191d473c2cSAlban Bedel 	{ .compatible = "qca,ar7100-gpio" },
2201d473c2cSAlban Bedel 	{ .compatible = "qca,ar9340-gpio" },
2211d473c2cSAlban Bedel 	{},
2221d473c2cSAlban Bedel };
2236d8d271eSJavier Martinez Canillas MODULE_DEVICE_TABLE(of, ath79_gpio_of_match);
2241d473c2cSAlban Bedel 
ath79_gpio_probe(struct platform_device * pdev)2251d473c2cSAlban Bedel static int ath79_gpio_probe(struct platform_device *pdev)
2261d473c2cSAlban Bedel {
227ab128afcSNizam Haider 	struct ath79_gpio_platform_data *pdata = dev_get_platdata(&pdev->dev);
228aee5cec5SLinus Walleij 	struct device *dev = &pdev->dev;
229aee5cec5SLinus Walleij 	struct device_node *np = dev->of_node;
23049a5bd88SAlban Bedel 	struct ath79_gpio_ctrl *ctrl;
231aee5cec5SLinus Walleij 	struct gpio_irq_chip *girq;
23249a5bd88SAlban Bedel 	u32 ath79_gpio_count;
2331d473c2cSAlban Bedel 	bool oe_inverted;
2341d473c2cSAlban Bedel 	int err;
2351d473c2cSAlban Bedel 
236aee5cec5SLinus Walleij 	ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
23749a5bd88SAlban Bedel 	if (!ctrl)
23849a5bd88SAlban Bedel 		return -ENOMEM;
23949a5bd88SAlban Bedel 
2401d473c2cSAlban Bedel 	if (np) {
2411d473c2cSAlban Bedel 		err = of_property_read_u32(np, "ngpios", &ath79_gpio_count);
2421d473c2cSAlban Bedel 		if (err) {
243aee5cec5SLinus Walleij 			dev_err(dev, "ngpios property is not valid\n");
2441d473c2cSAlban Bedel 			return err;
2451d473c2cSAlban Bedel 		}
2461d473c2cSAlban Bedel 		oe_inverted = of_device_is_compatible(np, "qca,ar9340-gpio");
2471d473c2cSAlban Bedel 	} else if (pdata) {
2481d473c2cSAlban Bedel 		ath79_gpio_count = pdata->ngpios;
2491d473c2cSAlban Bedel 		oe_inverted = pdata->oe_inverted;
2501d473c2cSAlban Bedel 	} else {
251aee5cec5SLinus Walleij 		dev_err(dev, "No DT node or platform data found\n");
2521d473c2cSAlban Bedel 		return -EINVAL;
2531d473c2cSAlban Bedel 	}
2541d473c2cSAlban Bedel 
255f0d3c72cSAxel Lin 	if (ath79_gpio_count >= 32) {
256aee5cec5SLinus Walleij 		dev_err(dev, "ngpios must be less than 32\n");
257f0d3c72cSAxel Lin 		return -EINVAL;
258f0d3c72cSAxel Lin 	}
259f0d3c72cSAxel Lin 
26071b4da2bSBartosz Golaszewski 	ctrl->base = devm_platform_ioremap_resource(pdev, 0);
26171b4da2bSBartosz Golaszewski 	if (IS_ERR(ctrl->base))
26271b4da2bSBartosz Golaszewski 		return PTR_ERR(ctrl->base);
2631d473c2cSAlban Bedel 
264a080ce53SJulia Cartwright 	raw_spin_lock_init(&ctrl->lock);
265aee5cec5SLinus Walleij 	err = bgpio_init(&ctrl->gc, dev, 4,
266ab32770eSAlban Bedel 			ctrl->base + AR71XX_GPIO_REG_IN,
267ab32770eSAlban Bedel 			ctrl->base + AR71XX_GPIO_REG_SET,
268ab32770eSAlban Bedel 			ctrl->base + AR71XX_GPIO_REG_CLEAR,
269ab32770eSAlban Bedel 			oe_inverted ? NULL : ctrl->base + AR71XX_GPIO_REG_OE,
270ab32770eSAlban Bedel 			oe_inverted ? ctrl->base + AR71XX_GPIO_REG_OE : NULL,
271ab32770eSAlban Bedel 			0);
272ab32770eSAlban Bedel 	if (err) {
273aee5cec5SLinus Walleij 		dev_err(dev, "bgpio_init failed\n");
274ab32770eSAlban Bedel 		return err;
2751d473c2cSAlban Bedel 	}
276ab32770eSAlban Bedel 	/* Use base 0 to stay compatible with legacy platforms */
277ab32770eSAlban Bedel 	ctrl->gc.base = 0;
2781d473c2cSAlban Bedel 
279aee5cec5SLinus Walleij 	/* Optional interrupt setup */
280aee5cec5SLinus Walleij 	if (!np || of_property_read_bool(np, "interrupt-controller")) {
281aee5cec5SLinus Walleij 		girq = &ctrl->gc.irq;
282b11ce7e4SLinus Walleij 		gpio_irq_chip_set_chip(girq, &ath79_gpio_irqchip);
283aee5cec5SLinus Walleij 		girq->parent_handler = ath79_gpio_irq_handler;
284aee5cec5SLinus Walleij 		girq->num_parents = 1;
285aee5cec5SLinus Walleij 		girq->parents = devm_kcalloc(dev, 1, sizeof(*girq->parents),
286aee5cec5SLinus Walleij 					     GFP_KERNEL);
287aee5cec5SLinus Walleij 		if (!girq->parents)
288aee5cec5SLinus Walleij 			return -ENOMEM;
289aee5cec5SLinus Walleij 		girq->parents[0] = platform_get_irq(pdev, 0);
290aee5cec5SLinus Walleij 		girq->default_type = IRQ_TYPE_NONE;
291aee5cec5SLinus Walleij 		girq->handler = handle_simple_irq;
292aee5cec5SLinus Walleij 	}
293aee5cec5SLinus Walleij 
294cd440753SAlexandru Ardelean 	return devm_gpiochip_add_data(dev, &ctrl->gc, ctrl);
2952f890cf0SAlban Bedel }
2962f890cf0SAlban Bedel 
2971d473c2cSAlban Bedel static struct platform_driver ath79_gpio_driver = {
2981d473c2cSAlban Bedel 	.driver = {
2991d473c2cSAlban Bedel 		.name = "ath79-gpio",
3001d473c2cSAlban Bedel 		.of_match_table	= ath79_gpio_of_match,
3011d473c2cSAlban Bedel 	},
3021d473c2cSAlban Bedel 	.probe = ath79_gpio_probe,
3031d473c2cSAlban Bedel };
3041d473c2cSAlban Bedel 
3051d473c2cSAlban Bedel module_platform_driver(ath79_gpio_driver);
306539340f3SJesse Chan 
307539340f3SJesse Chan MODULE_DESCRIPTION("Atheros AR71XX/AR724X/AR913X GPIO API support");
308539340f3SJesse Chan MODULE_LICENSE("GPL v2");
309