137ddba02SEnrico Weigelt, metux IT consult // SPDX-License-Identifier: GPL-2.0
2f942a7deSDmitry Eremin-Solenikov /*
3f942a7deSDmitry Eremin-Solenikov * GPIO driver for AMD 8111 south bridges
4f942a7deSDmitry Eremin-Solenikov *
5f942a7deSDmitry Eremin-Solenikov * Copyright (c) 2012 Dmitry Eremin-Solenikov
6f942a7deSDmitry Eremin-Solenikov *
7f942a7deSDmitry Eremin-Solenikov * Based on the AMD RNG driver:
8f942a7deSDmitry Eremin-Solenikov * Copyright 2005 (c) MontaVista Software, Inc.
9f942a7deSDmitry Eremin-Solenikov * with the majority of the code coming from:
10f942a7deSDmitry Eremin-Solenikov *
11f942a7deSDmitry Eremin-Solenikov * Hardware driver for the Intel/AMD/VIA Random Number Generators (RNG)
12f942a7deSDmitry Eremin-Solenikov * (c) Copyright 2003 Red Hat Inc <jgarzik@redhat.com>
13f942a7deSDmitry Eremin-Solenikov *
14f942a7deSDmitry Eremin-Solenikov * derived from
15f942a7deSDmitry Eremin-Solenikov *
16f942a7deSDmitry Eremin-Solenikov * Hardware driver for the AMD 768 Random Number Generator (RNG)
17f942a7deSDmitry Eremin-Solenikov * (c) Copyright 2001 Red Hat Inc
18f942a7deSDmitry Eremin-Solenikov *
19f942a7deSDmitry Eremin-Solenikov * derived from
20f942a7deSDmitry Eremin-Solenikov *
21f942a7deSDmitry Eremin-Solenikov * Hardware driver for Intel i810 Random Number Generator (RNG)
22f942a7deSDmitry Eremin-Solenikov * Copyright 2000,2001 Jeff Garzik <jgarzik@pobox.com>
23f942a7deSDmitry Eremin-Solenikov * Copyright 2000,2001 Philipp Rumpf <prumpf@mandrakesoft.com>
24f942a7deSDmitry Eremin-Solenikov */
2535568c40SWilliam Breathitt Gray #include <linux/ioport.h>
26f942a7deSDmitry Eremin-Solenikov #include <linux/module.h>
27f942a7deSDmitry Eremin-Solenikov #include <linux/kernel.h>
283708c665SLinus Walleij #include <linux/gpio/driver.h>
29f942a7deSDmitry Eremin-Solenikov #include <linux/pci.h>
30f942a7deSDmitry Eremin-Solenikov #include <linux/spinlock.h>
31f942a7deSDmitry Eremin-Solenikov
32f942a7deSDmitry Eremin-Solenikov #define PMBASE_OFFSET 0xb0
33f942a7deSDmitry Eremin-Solenikov #define PMBASE_SIZE 0x30
34f942a7deSDmitry Eremin-Solenikov
35f942a7deSDmitry Eremin-Solenikov #define AMD_REG_GPIO(i) (0x10 + (i))
36f942a7deSDmitry Eremin-Solenikov
37f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_LTCH_STS 0x40 /* Latch status, w1 */
38f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_RTIN 0x20 /* Real Time in, ro */
39f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_DEBOUNCE 0x10 /* Debounce, rw */
40f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_MODE_MASK 0x0c /* Pin Mode Select, rw */
41f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_MODE_IN 0x00
42f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_MODE_OUT 0x04
43f942a7deSDmitry Eremin-Solenikov /* Enable alternative (e.g. clkout, IRQ, etc) function of the pin */
44f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_MODE_ALTFN 0x08 /* Or 0x09 */
45f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_X_MASK 0x03 /* In/Out specific, rw */
46f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_X_IN_ACTIVEHI 0x01 /* Active High */
47f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_X_IN_LATCH 0x02 /* Latched version is selected */
48f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_X_OUT_LOW 0x00
49f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_X_OUT_HI 0x01
50f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_X_OUT_CLK0 0x02
51f942a7deSDmitry Eremin-Solenikov #define AMD_GPIO_X_OUT_CLK1 0x03
52f942a7deSDmitry Eremin-Solenikov
53f942a7deSDmitry Eremin-Solenikov /*
54f942a7deSDmitry Eremin-Solenikov * Data for PCI driver interface
55f942a7deSDmitry Eremin-Solenikov *
56f942a7deSDmitry Eremin-Solenikov * This data only exists for exporting the supported
57f942a7deSDmitry Eremin-Solenikov * PCI ids via MODULE_DEVICE_TABLE. We do not actually
58f942a7deSDmitry Eremin-Solenikov * register a pci_driver, because someone else might one day
59f942a7deSDmitry Eremin-Solenikov * want to register another driver on the same PCI id.
60f942a7deSDmitry Eremin-Solenikov */
6114f4a883SJingoo Han static const struct pci_device_id pci_tbl[] = {
62f942a7deSDmitry Eremin-Solenikov { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS), 0 },
63f942a7deSDmitry Eremin-Solenikov { 0, }, /* terminate list */
64f942a7deSDmitry Eremin-Solenikov };
65f942a7deSDmitry Eremin-Solenikov MODULE_DEVICE_TABLE(pci, pci_tbl);
66f942a7deSDmitry Eremin-Solenikov
67f942a7deSDmitry Eremin-Solenikov struct amd_gpio {
68f942a7deSDmitry Eremin-Solenikov struct gpio_chip chip;
69f942a7deSDmitry Eremin-Solenikov u32 pmbase;
70f942a7deSDmitry Eremin-Solenikov void __iomem *pm;
71f942a7deSDmitry Eremin-Solenikov struct pci_dev *pdev;
72f942a7deSDmitry Eremin-Solenikov spinlock_t lock; /* guards hw registers and orig table */
73f942a7deSDmitry Eremin-Solenikov u8 orig[32];
74f942a7deSDmitry Eremin-Solenikov };
75f942a7deSDmitry Eremin-Solenikov
amd_gpio_request(struct gpio_chip * chip,unsigned offset)76f942a7deSDmitry Eremin-Solenikov static int amd_gpio_request(struct gpio_chip *chip, unsigned offset)
77f942a7deSDmitry Eremin-Solenikov {
7857683ec2SLinus Walleij struct amd_gpio *agp = gpiochip_get_data(chip);
79f942a7deSDmitry Eremin-Solenikov
80f942a7deSDmitry Eremin-Solenikov agp->orig[offset] = ioread8(agp->pm + AMD_REG_GPIO(offset)) &
81f942a7deSDmitry Eremin-Solenikov (AMD_GPIO_DEBOUNCE | AMD_GPIO_MODE_MASK | AMD_GPIO_X_MASK);
82f942a7deSDmitry Eremin-Solenikov
83f942a7deSDmitry Eremin-Solenikov dev_dbg(&agp->pdev->dev, "Requested gpio %d, data %x\n", offset, agp->orig[offset]);
84f942a7deSDmitry Eremin-Solenikov
85f942a7deSDmitry Eremin-Solenikov return 0;
86f942a7deSDmitry Eremin-Solenikov }
87f942a7deSDmitry Eremin-Solenikov
amd_gpio_free(struct gpio_chip * chip,unsigned offset)88f942a7deSDmitry Eremin-Solenikov static void amd_gpio_free(struct gpio_chip *chip, unsigned offset)
89f942a7deSDmitry Eremin-Solenikov {
9057683ec2SLinus Walleij struct amd_gpio *agp = gpiochip_get_data(chip);
91f942a7deSDmitry Eremin-Solenikov
92f942a7deSDmitry Eremin-Solenikov dev_dbg(&agp->pdev->dev, "Freed gpio %d, data %x\n", offset, agp->orig[offset]);
93f942a7deSDmitry Eremin-Solenikov
94f942a7deSDmitry Eremin-Solenikov iowrite8(agp->orig[offset], agp->pm + AMD_REG_GPIO(offset));
95f942a7deSDmitry Eremin-Solenikov }
96f942a7deSDmitry Eremin-Solenikov
amd_gpio_set(struct gpio_chip * chip,unsigned offset,int value)97f942a7deSDmitry Eremin-Solenikov static void amd_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
98f942a7deSDmitry Eremin-Solenikov {
9957683ec2SLinus Walleij struct amd_gpio *agp = gpiochip_get_data(chip);
100f942a7deSDmitry Eremin-Solenikov u8 temp;
101f942a7deSDmitry Eremin-Solenikov unsigned long flags;
102f942a7deSDmitry Eremin-Solenikov
103f942a7deSDmitry Eremin-Solenikov spin_lock_irqsave(&agp->lock, flags);
104f942a7deSDmitry Eremin-Solenikov temp = ioread8(agp->pm + AMD_REG_GPIO(offset));
105f942a7deSDmitry Eremin-Solenikov temp = (temp & AMD_GPIO_DEBOUNCE) | AMD_GPIO_MODE_OUT | (value ? AMD_GPIO_X_OUT_HI : AMD_GPIO_X_OUT_LOW);
106f942a7deSDmitry Eremin-Solenikov iowrite8(temp, agp->pm + AMD_REG_GPIO(offset));
107f942a7deSDmitry Eremin-Solenikov spin_unlock_irqrestore(&agp->lock, flags);
108f942a7deSDmitry Eremin-Solenikov
109f942a7deSDmitry Eremin-Solenikov dev_dbg(&agp->pdev->dev, "Setting gpio %d, value %d, reg=%02x\n", offset, !!value, temp);
110f942a7deSDmitry Eremin-Solenikov }
111f942a7deSDmitry Eremin-Solenikov
amd_gpio_get(struct gpio_chip * chip,unsigned offset)112f942a7deSDmitry Eremin-Solenikov static int amd_gpio_get(struct gpio_chip *chip, unsigned offset)
113f942a7deSDmitry Eremin-Solenikov {
11457683ec2SLinus Walleij struct amd_gpio *agp = gpiochip_get_data(chip);
115f942a7deSDmitry Eremin-Solenikov u8 temp;
116f942a7deSDmitry Eremin-Solenikov
117f942a7deSDmitry Eremin-Solenikov temp = ioread8(agp->pm + AMD_REG_GPIO(offset));
118f942a7deSDmitry Eremin-Solenikov
119f942a7deSDmitry Eremin-Solenikov dev_dbg(&agp->pdev->dev, "Getting gpio %d, reg=%02x\n", offset, temp);
120f942a7deSDmitry Eremin-Solenikov
121f942a7deSDmitry Eremin-Solenikov return (temp & AMD_GPIO_RTIN) ? 1 : 0;
122f942a7deSDmitry Eremin-Solenikov }
123f942a7deSDmitry Eremin-Solenikov
amd_gpio_dirout(struct gpio_chip * chip,unsigned offset,int value)124f942a7deSDmitry Eremin-Solenikov static int amd_gpio_dirout(struct gpio_chip *chip, unsigned offset, int value)
125f942a7deSDmitry Eremin-Solenikov {
12657683ec2SLinus Walleij struct amd_gpio *agp = gpiochip_get_data(chip);
127f942a7deSDmitry Eremin-Solenikov u8 temp;
128f942a7deSDmitry Eremin-Solenikov unsigned long flags;
129f942a7deSDmitry Eremin-Solenikov
130f942a7deSDmitry Eremin-Solenikov spin_lock_irqsave(&agp->lock, flags);
131f942a7deSDmitry Eremin-Solenikov temp = ioread8(agp->pm + AMD_REG_GPIO(offset));
132f942a7deSDmitry Eremin-Solenikov temp = (temp & AMD_GPIO_DEBOUNCE) | AMD_GPIO_MODE_OUT | (value ? AMD_GPIO_X_OUT_HI : AMD_GPIO_X_OUT_LOW);
133f942a7deSDmitry Eremin-Solenikov iowrite8(temp, agp->pm + AMD_REG_GPIO(offset));
134f942a7deSDmitry Eremin-Solenikov spin_unlock_irqrestore(&agp->lock, flags);
135f942a7deSDmitry Eremin-Solenikov
136f942a7deSDmitry Eremin-Solenikov dev_dbg(&agp->pdev->dev, "Dirout gpio %d, value %d, reg=%02x\n", offset, !!value, temp);
137f942a7deSDmitry Eremin-Solenikov
138f942a7deSDmitry Eremin-Solenikov return 0;
139f942a7deSDmitry Eremin-Solenikov }
140f942a7deSDmitry Eremin-Solenikov
amd_gpio_dirin(struct gpio_chip * chip,unsigned offset)141f942a7deSDmitry Eremin-Solenikov static int amd_gpio_dirin(struct gpio_chip *chip, unsigned offset)
142f942a7deSDmitry Eremin-Solenikov {
14357683ec2SLinus Walleij struct amd_gpio *agp = gpiochip_get_data(chip);
144f942a7deSDmitry Eremin-Solenikov u8 temp;
145f942a7deSDmitry Eremin-Solenikov unsigned long flags;
146f942a7deSDmitry Eremin-Solenikov
147f942a7deSDmitry Eremin-Solenikov spin_lock_irqsave(&agp->lock, flags);
148f942a7deSDmitry Eremin-Solenikov temp = ioread8(agp->pm + AMD_REG_GPIO(offset));
149f942a7deSDmitry Eremin-Solenikov temp = (temp & AMD_GPIO_DEBOUNCE) | AMD_GPIO_MODE_IN;
150f942a7deSDmitry Eremin-Solenikov iowrite8(temp, agp->pm + AMD_REG_GPIO(offset));
151f942a7deSDmitry Eremin-Solenikov spin_unlock_irqrestore(&agp->lock, flags);
152f942a7deSDmitry Eremin-Solenikov
153f942a7deSDmitry Eremin-Solenikov dev_dbg(&agp->pdev->dev, "Dirin gpio %d, reg=%02x\n", offset, temp);
154f942a7deSDmitry Eremin-Solenikov
155f942a7deSDmitry Eremin-Solenikov return 0;
156f942a7deSDmitry Eremin-Solenikov }
157f942a7deSDmitry Eremin-Solenikov
158f942a7deSDmitry Eremin-Solenikov static struct amd_gpio gp = {
159f942a7deSDmitry Eremin-Solenikov .chip = {
160f942a7deSDmitry Eremin-Solenikov .label = "AMD GPIO",
161f942a7deSDmitry Eremin-Solenikov .owner = THIS_MODULE,
162f942a7deSDmitry Eremin-Solenikov .base = -1,
163f942a7deSDmitry Eremin-Solenikov .ngpio = 32,
164f942a7deSDmitry Eremin-Solenikov .request = amd_gpio_request,
165f942a7deSDmitry Eremin-Solenikov .free = amd_gpio_free,
166f942a7deSDmitry Eremin-Solenikov .set = amd_gpio_set,
167f942a7deSDmitry Eremin-Solenikov .get = amd_gpio_get,
168f942a7deSDmitry Eremin-Solenikov .direction_output = amd_gpio_dirout,
169f942a7deSDmitry Eremin-Solenikov .direction_input = amd_gpio_dirin,
170f942a7deSDmitry Eremin-Solenikov },
171f942a7deSDmitry Eremin-Solenikov };
172f942a7deSDmitry Eremin-Solenikov
amd_gpio_init(void)173f942a7deSDmitry Eremin-Solenikov static int __init amd_gpio_init(void)
174f942a7deSDmitry Eremin-Solenikov {
175f942a7deSDmitry Eremin-Solenikov int err = -ENODEV;
176f942a7deSDmitry Eremin-Solenikov struct pci_dev *pdev = NULL;
177f942a7deSDmitry Eremin-Solenikov const struct pci_device_id *ent;
178f942a7deSDmitry Eremin-Solenikov
179f942a7deSDmitry Eremin-Solenikov /* We look for our device - AMD South Bridge
180f942a7deSDmitry Eremin-Solenikov * I don't know about a system with two such bridges,
181f942a7deSDmitry Eremin-Solenikov * so we can assume that there is max. one device.
182f942a7deSDmitry Eremin-Solenikov *
183f942a7deSDmitry Eremin-Solenikov * We can't use plain pci_driver mechanism,
184f942a7deSDmitry Eremin-Solenikov * as the device is really a multiple function device,
185f942a7deSDmitry Eremin-Solenikov * main driver that binds to the pci_device is an smbus
186f942a7deSDmitry Eremin-Solenikov * driver and have to find & bind to the device this way.
187f942a7deSDmitry Eremin-Solenikov */
188f942a7deSDmitry Eremin-Solenikov for_each_pci_dev(pdev) {
189f942a7deSDmitry Eremin-Solenikov ent = pci_match_id(pci_tbl, pdev);
190f942a7deSDmitry Eremin-Solenikov if (ent)
191f942a7deSDmitry Eremin-Solenikov goto found;
192f942a7deSDmitry Eremin-Solenikov }
193f942a7deSDmitry Eremin-Solenikov /* Device not found. */
194f942a7deSDmitry Eremin-Solenikov goto out;
195f942a7deSDmitry Eremin-Solenikov
196f942a7deSDmitry Eremin-Solenikov found:
197f942a7deSDmitry Eremin-Solenikov err = pci_read_config_dword(pdev, 0x58, &gp.pmbase);
198f942a7deSDmitry Eremin-Solenikov if (err)
199f942a7deSDmitry Eremin-Solenikov goto out;
200f942a7deSDmitry Eremin-Solenikov err = -EIO;
201f942a7deSDmitry Eremin-Solenikov gp.pmbase &= 0x0000FF00;
202f942a7deSDmitry Eremin-Solenikov if (gp.pmbase == 0)
203f942a7deSDmitry Eremin-Solenikov goto out;
20435568c40SWilliam Breathitt Gray if (!devm_request_region(&pdev->dev, gp.pmbase + PMBASE_OFFSET,
20535568c40SWilliam Breathitt Gray PMBASE_SIZE, "AMD GPIO")) {
206f942a7deSDmitry Eremin-Solenikov dev_err(&pdev->dev, "AMD GPIO region 0x%x already in use!\n",
207f942a7deSDmitry Eremin-Solenikov gp.pmbase + PMBASE_OFFSET);
208f942a7deSDmitry Eremin-Solenikov err = -EBUSY;
209f942a7deSDmitry Eremin-Solenikov goto out;
210f942a7deSDmitry Eremin-Solenikov }
211f942a7deSDmitry Eremin-Solenikov gp.pm = ioport_map(gp.pmbase + PMBASE_OFFSET, PMBASE_SIZE);
212ffe4770bSVarka Bhadram if (!gp.pm) {
213ffe4770bSVarka Bhadram dev_err(&pdev->dev, "Couldn't map io port into io memory\n");
214ffe4770bSVarka Bhadram err = -ENOMEM;
215ffe4770bSVarka Bhadram goto out;
216ffe4770bSVarka Bhadram }
217f942a7deSDmitry Eremin-Solenikov gp.pdev = pdev;
21858383c78SLinus Walleij gp.chip.parent = &pdev->dev;
219f942a7deSDmitry Eremin-Solenikov
220f942a7deSDmitry Eremin-Solenikov spin_lock_init(&gp.lock);
221f942a7deSDmitry Eremin-Solenikov
222a922a244SEnrico Weigelt, metux IT consult dev_info(&pdev->dev, "AMD-8111 GPIO detected\n");
22357683ec2SLinus Walleij err = gpiochip_add_data(&gp.chip, &gp);
224f942a7deSDmitry Eremin-Solenikov if (err) {
225a922a244SEnrico Weigelt, metux IT consult dev_err(&pdev->dev, "GPIO registering failed (%d)\n", err);
2268fb87debSPramod Gurav ioport_unmap(gp.pm);
227f942a7deSDmitry Eremin-Solenikov goto out;
228f942a7deSDmitry Eremin-Solenikov }
229*45fecdb9SXiongfeng Wang return 0;
230*45fecdb9SXiongfeng Wang
231f942a7deSDmitry Eremin-Solenikov out:
232*45fecdb9SXiongfeng Wang pci_dev_put(pdev);
233f942a7deSDmitry Eremin-Solenikov return err;
234f942a7deSDmitry Eremin-Solenikov }
235f942a7deSDmitry Eremin-Solenikov
amd_gpio_exit(void)236f942a7deSDmitry Eremin-Solenikov static void __exit amd_gpio_exit(void)
237f942a7deSDmitry Eremin-Solenikov {
2389f5132aeSabdoulaye berthe gpiochip_remove(&gp.chip);
239f942a7deSDmitry Eremin-Solenikov ioport_unmap(gp.pm);
240*45fecdb9SXiongfeng Wang pci_dev_put(gp.pdev);
241f942a7deSDmitry Eremin-Solenikov }
242f942a7deSDmitry Eremin-Solenikov
243f942a7deSDmitry Eremin-Solenikov module_init(amd_gpio_init);
244f942a7deSDmitry Eremin-Solenikov module_exit(amd_gpio_exit);
245f942a7deSDmitry Eremin-Solenikov
246f942a7deSDmitry Eremin-Solenikov MODULE_AUTHOR("The Linux Kernel team");
247f942a7deSDmitry Eremin-Solenikov MODULE_DESCRIPTION("GPIO driver for AMD chipsets");
248f942a7deSDmitry Eremin-Solenikov MODULE_LICENSE("GPL");
249