xref: /openbmc/linux/drivers/fpga/dfl.c (revision 9a87ffc99ec8eb8d35eed7c4f816d75f5cc9662e)
1543be3d8SWu Hao // SPDX-License-Identifier: GPL-2.0
2543be3d8SWu Hao /*
3543be3d8SWu Hao  * Driver for FPGA Device Feature List (DFL) Support
4543be3d8SWu Hao  *
5543be3d8SWu Hao  * Copyright (C) 2017-2018 Intel Corporation, Inc.
6543be3d8SWu Hao  *
7543be3d8SWu Hao  * Authors:
8543be3d8SWu Hao  *   Kang Luwei <luwei.kang@intel.com>
9543be3d8SWu Hao  *   Zhang Yi <yi.z.zhang@intel.com>
10543be3d8SWu Hao  *   Wu Hao <hao.wu@intel.com>
11543be3d8SWu Hao  *   Xiao Guangrong <guangrong.xiao@linux.intel.com>
12543be3d8SWu Hao  */
13ecc1641aSXu Yilun #include <linux/dfl.h>
14322b598bSXu Yilun #include <linux/fpga-dfl.h>
15543be3d8SWu Hao #include <linux/module.h>
164747ab89SMatthew Gerlach #include <linux/overflow.h>
17322b598bSXu Yilun #include <linux/uaccess.h>
18543be3d8SWu Hao 
19543be3d8SWu Hao #include "dfl.h"
20543be3d8SWu Hao 
21543be3d8SWu Hao static DEFINE_MUTEX(dfl_id_mutex);
22543be3d8SWu Hao 
23543be3d8SWu Hao /*
24543be3d8SWu Hao  * when adding a new feature dev support in DFL framework, it's required to
25543be3d8SWu Hao  * add a new item in enum dfl_id_type and provide related information in below
26543be3d8SWu Hao  * dfl_devs table which is indexed by dfl_id_type, e.g. name string used for
27543be3d8SWu Hao  * platform device creation (define name strings in dfl.h, as they could be
28543be3d8SWu Hao  * reused by platform device drivers).
29b16c5147SWu Hao  *
30b16c5147SWu Hao  * if the new feature dev needs chardev support, then it's required to add
31b16c5147SWu Hao  * a new item in dfl_chardevs table and configure dfl_devs[i].devt_type as
32b16c5147SWu Hao  * index to dfl_chardevs table. If no chardev support just set devt_type
33b16c5147SWu Hao  * as one invalid index (DFL_FPGA_DEVT_MAX).
34543be3d8SWu Hao  */
35b16c5147SWu Hao enum dfl_fpga_devt_type {
36b16c5147SWu Hao 	DFL_FPGA_DEVT_FME,
37b16c5147SWu Hao 	DFL_FPGA_DEVT_PORT,
38b16c5147SWu Hao 	DFL_FPGA_DEVT_MAX,
39b16c5147SWu Hao };
40b16c5147SWu Hao 
41dfe3de8dSScott Wood static struct lock_class_key dfl_pdata_keys[DFL_ID_MAX];
42dfe3de8dSScott Wood 
43dfe3de8dSScott Wood static const char *dfl_pdata_key_strings[DFL_ID_MAX] = {
44dfe3de8dSScott Wood 	"dfl-fme-pdata",
45dfe3de8dSScott Wood 	"dfl-port-pdata",
46dfe3de8dSScott Wood };
47dfe3de8dSScott Wood 
48543be3d8SWu Hao /**
49*782d8e61SRandy Dunlap  * struct dfl_dev_info - dfl feature device information.
50543be3d8SWu Hao  * @name: name string of the feature platform device.
51543be3d8SWu Hao  * @dfh_id: id value in Device Feature Header (DFH) register by DFL spec.
52543be3d8SWu Hao  * @id: idr id of the feature dev.
53b16c5147SWu Hao  * @devt_type: index to dfl_chrdevs[].
54543be3d8SWu Hao  */
55543be3d8SWu Hao struct dfl_dev_info {
56543be3d8SWu Hao 	const char *name;
578a5de2deSXu Yilun 	u16 dfh_id;
58543be3d8SWu Hao 	struct idr id;
59b16c5147SWu Hao 	enum dfl_fpga_devt_type devt_type;
60543be3d8SWu Hao };
61543be3d8SWu Hao 
62543be3d8SWu Hao /* it is indexed by dfl_id_type */
63543be3d8SWu Hao static struct dfl_dev_info dfl_devs[] = {
64b16c5147SWu Hao 	{.name = DFL_FPGA_FEATURE_DEV_FME, .dfh_id = DFH_ID_FIU_FME,
65b16c5147SWu Hao 	 .devt_type = DFL_FPGA_DEVT_FME},
66b16c5147SWu Hao 	{.name = DFL_FPGA_FEATURE_DEV_PORT, .dfh_id = DFH_ID_FIU_PORT,
67b16c5147SWu Hao 	 .devt_type = DFL_FPGA_DEVT_PORT},
68b16c5147SWu Hao };
69b16c5147SWu Hao 
70b16c5147SWu Hao /**
71*782d8e61SRandy Dunlap  * struct dfl_chardev_info - chardev information of dfl feature device
72b16c5147SWu Hao  * @name: nmae string of the char device.
73b16c5147SWu Hao  * @devt: devt of the char device.
74b16c5147SWu Hao  */
75b16c5147SWu Hao struct dfl_chardev_info {
76b16c5147SWu Hao 	const char *name;
77b16c5147SWu Hao 	dev_t devt;
78b16c5147SWu Hao };
79b16c5147SWu Hao 
80b16c5147SWu Hao /* indexed by enum dfl_fpga_devt_type */
81b16c5147SWu Hao static struct dfl_chardev_info dfl_chrdevs[] = {
82b16c5147SWu Hao 	{.name = DFL_FPGA_FEATURE_DEV_FME},
83b16c5147SWu Hao 	{.name = DFL_FPGA_FEATURE_DEV_PORT},
84543be3d8SWu Hao };
85543be3d8SWu Hao 
dfl_ids_init(void)86543be3d8SWu Hao static void dfl_ids_init(void)
87543be3d8SWu Hao {
88543be3d8SWu Hao 	int i;
89543be3d8SWu Hao 
90543be3d8SWu Hao 	for (i = 0; i < ARRAY_SIZE(dfl_devs); i++)
91543be3d8SWu Hao 		idr_init(&dfl_devs[i].id);
92543be3d8SWu Hao }
93543be3d8SWu Hao 
dfl_ids_destroy(void)94543be3d8SWu Hao static void dfl_ids_destroy(void)
95543be3d8SWu Hao {
96543be3d8SWu Hao 	int i;
97543be3d8SWu Hao 
98543be3d8SWu Hao 	for (i = 0; i < ARRAY_SIZE(dfl_devs); i++)
99543be3d8SWu Hao 		idr_destroy(&dfl_devs[i].id);
100543be3d8SWu Hao }
101543be3d8SWu Hao 
dfl_id_alloc(enum dfl_id_type type,struct device * dev)102543be3d8SWu Hao static int dfl_id_alloc(enum dfl_id_type type, struct device *dev)
103543be3d8SWu Hao {
104543be3d8SWu Hao 	int id;
105543be3d8SWu Hao 
106543be3d8SWu Hao 	WARN_ON(type >= DFL_ID_MAX);
107543be3d8SWu Hao 	mutex_lock(&dfl_id_mutex);
108543be3d8SWu Hao 	id = idr_alloc(&dfl_devs[type].id, dev, 0, 0, GFP_KERNEL);
109543be3d8SWu Hao 	mutex_unlock(&dfl_id_mutex);
110543be3d8SWu Hao 
111543be3d8SWu Hao 	return id;
112543be3d8SWu Hao }
113543be3d8SWu Hao 
dfl_id_free(enum dfl_id_type type,int id)114543be3d8SWu Hao static void dfl_id_free(enum dfl_id_type type, int id)
115543be3d8SWu Hao {
116543be3d8SWu Hao 	WARN_ON(type >= DFL_ID_MAX);
117543be3d8SWu Hao 	mutex_lock(&dfl_id_mutex);
118543be3d8SWu Hao 	idr_remove(&dfl_devs[type].id, id);
119543be3d8SWu Hao 	mutex_unlock(&dfl_id_mutex);
120543be3d8SWu Hao }
121543be3d8SWu Hao 
feature_dev_id_type(struct platform_device * pdev)122543be3d8SWu Hao static enum dfl_id_type feature_dev_id_type(struct platform_device *pdev)
123543be3d8SWu Hao {
124543be3d8SWu Hao 	int i;
125543be3d8SWu Hao 
126543be3d8SWu Hao 	for (i = 0; i < ARRAY_SIZE(dfl_devs); i++)
127543be3d8SWu Hao 		if (!strcmp(dfl_devs[i].name, pdev->name))
128543be3d8SWu Hao 			return i;
129543be3d8SWu Hao 
130543be3d8SWu Hao 	return DFL_ID_MAX;
131543be3d8SWu Hao }
132543be3d8SWu Hao 
dfh_id_to_type(u16 id)1338a5de2deSXu Yilun static enum dfl_id_type dfh_id_to_type(u16 id)
134543be3d8SWu Hao {
135543be3d8SWu Hao 	int i;
136543be3d8SWu Hao 
137543be3d8SWu Hao 	for (i = 0; i < ARRAY_SIZE(dfl_devs); i++)
138543be3d8SWu Hao 		if (dfl_devs[i].dfh_id == id)
139543be3d8SWu Hao 			return i;
140543be3d8SWu Hao 
141543be3d8SWu Hao 	return DFL_ID_MAX;
142543be3d8SWu Hao }
143543be3d8SWu Hao 
1446e8fd6e4SWu Hao /*
1456e8fd6e4SWu Hao  * introduce a global port_ops list, it allows port drivers to register ops
1466e8fd6e4SWu Hao  * in such list, then other feature devices (e.g. FME), could use the port
1476e8fd6e4SWu Hao  * functions even related port platform device is hidden. Below is one example,
1486e8fd6e4SWu Hao  * in virtualization case of PCIe-based FPGA DFL device, when SRIOV is
1496e8fd6e4SWu Hao  * enabled, port (and it's AFU) is turned into VF and port platform device
1506e8fd6e4SWu Hao  * is hidden from system but it's still required to access port to finish FPGA
1516e8fd6e4SWu Hao  * reconfiguration function in FME.
1526e8fd6e4SWu Hao  */
1536e8fd6e4SWu Hao 
1546e8fd6e4SWu Hao static DEFINE_MUTEX(dfl_port_ops_mutex);
1556e8fd6e4SWu Hao static LIST_HEAD(dfl_port_ops_list);
1566e8fd6e4SWu Hao 
1576e8fd6e4SWu Hao /**
1586e8fd6e4SWu Hao  * dfl_fpga_port_ops_get - get matched port ops from the global list
1596e8fd6e4SWu Hao  * @pdev: platform device to match with associated port ops.
1606e8fd6e4SWu Hao  * Return: matched port ops on success, NULL otherwise.
1616e8fd6e4SWu Hao  *
1626e8fd6e4SWu Hao  * Please note that must dfl_fpga_port_ops_put after use the port_ops.
1636e8fd6e4SWu Hao  */
dfl_fpga_port_ops_get(struct platform_device * pdev)1646e8fd6e4SWu Hao struct dfl_fpga_port_ops *dfl_fpga_port_ops_get(struct platform_device *pdev)
1656e8fd6e4SWu Hao {
1666e8fd6e4SWu Hao 	struct dfl_fpga_port_ops *ops = NULL;
1676e8fd6e4SWu Hao 
1686e8fd6e4SWu Hao 	mutex_lock(&dfl_port_ops_mutex);
1696e8fd6e4SWu Hao 	if (list_empty(&dfl_port_ops_list))
1706e8fd6e4SWu Hao 		goto done;
1716e8fd6e4SWu Hao 
1726e8fd6e4SWu Hao 	list_for_each_entry(ops, &dfl_port_ops_list, node) {
1736e8fd6e4SWu Hao 		/* match port_ops using the name of platform device */
1746e8fd6e4SWu Hao 		if (!strcmp(pdev->name, ops->name)) {
1756e8fd6e4SWu Hao 			if (!try_module_get(ops->owner))
1766e8fd6e4SWu Hao 				ops = NULL;
1776e8fd6e4SWu Hao 			goto done;
1786e8fd6e4SWu Hao 		}
1796e8fd6e4SWu Hao 	}
1806e8fd6e4SWu Hao 
1816e8fd6e4SWu Hao 	ops = NULL;
1826e8fd6e4SWu Hao done:
1836e8fd6e4SWu Hao 	mutex_unlock(&dfl_port_ops_mutex);
1846e8fd6e4SWu Hao 	return ops;
1856e8fd6e4SWu Hao }
1866e8fd6e4SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_port_ops_get);
1876e8fd6e4SWu Hao 
1886e8fd6e4SWu Hao /**
1896e8fd6e4SWu Hao  * dfl_fpga_port_ops_put - put port ops
1906e8fd6e4SWu Hao  * @ops: port ops.
1916e8fd6e4SWu Hao  */
dfl_fpga_port_ops_put(struct dfl_fpga_port_ops * ops)1926e8fd6e4SWu Hao void dfl_fpga_port_ops_put(struct dfl_fpga_port_ops *ops)
1936e8fd6e4SWu Hao {
1946e8fd6e4SWu Hao 	if (ops && ops->owner)
1956e8fd6e4SWu Hao 		module_put(ops->owner);
1966e8fd6e4SWu Hao }
1976e8fd6e4SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_port_ops_put);
1986e8fd6e4SWu Hao 
1996e8fd6e4SWu Hao /**
2006e8fd6e4SWu Hao  * dfl_fpga_port_ops_add - add port_ops to global list
2016e8fd6e4SWu Hao  * @ops: port ops to add.
2026e8fd6e4SWu Hao  */
dfl_fpga_port_ops_add(struct dfl_fpga_port_ops * ops)2036e8fd6e4SWu Hao void dfl_fpga_port_ops_add(struct dfl_fpga_port_ops *ops)
2046e8fd6e4SWu Hao {
2056e8fd6e4SWu Hao 	mutex_lock(&dfl_port_ops_mutex);
2066e8fd6e4SWu Hao 	list_add_tail(&ops->node, &dfl_port_ops_list);
2076e8fd6e4SWu Hao 	mutex_unlock(&dfl_port_ops_mutex);
2086e8fd6e4SWu Hao }
2096e8fd6e4SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_port_ops_add);
2106e8fd6e4SWu Hao 
2116e8fd6e4SWu Hao /**
2126e8fd6e4SWu Hao  * dfl_fpga_port_ops_del - remove port_ops from global list
2136e8fd6e4SWu Hao  * @ops: port ops to del.
2146e8fd6e4SWu Hao  */
dfl_fpga_port_ops_del(struct dfl_fpga_port_ops * ops)2156e8fd6e4SWu Hao void dfl_fpga_port_ops_del(struct dfl_fpga_port_ops *ops)
2166e8fd6e4SWu Hao {
2176e8fd6e4SWu Hao 	mutex_lock(&dfl_port_ops_mutex);
2186e8fd6e4SWu Hao 	list_del(&ops->node);
2196e8fd6e4SWu Hao 	mutex_unlock(&dfl_port_ops_mutex);
2206e8fd6e4SWu Hao }
2216e8fd6e4SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_port_ops_del);
2226e8fd6e4SWu Hao 
2235b57d02aSXiao Guangrong /**
224d06b004bSWu Hao  * dfl_fpga_check_port_id - check the port id
225d06b004bSWu Hao  * @pdev: port platform device.
226d06b004bSWu Hao  * @pport_id: port id to compare.
227d06b004bSWu Hao  *
228d06b004bSWu Hao  * Return: 1 if port device matches with given port id, otherwise 0.
229d06b004bSWu Hao  */
dfl_fpga_check_port_id(struct platform_device * pdev,void * pport_id)230d06b004bSWu Hao int dfl_fpga_check_port_id(struct platform_device *pdev, void *pport_id)
231d06b004bSWu Hao {
23269bb18ddSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
23369bb18ddSWu Hao 	struct dfl_fpga_port_ops *port_ops;
234d06b004bSWu Hao 
23569bb18ddSWu Hao 	if (pdata->id != FEATURE_DEV_ID_UNUSED)
23669bb18ddSWu Hao 		return pdata->id == *(int *)pport_id;
23769bb18ddSWu Hao 
23869bb18ddSWu Hao 	port_ops = dfl_fpga_port_ops_get(pdev);
239d06b004bSWu Hao 	if (!port_ops || !port_ops->get_id)
240d06b004bSWu Hao 		return 0;
241d06b004bSWu Hao 
24269bb18ddSWu Hao 	pdata->id = port_ops->get_id(pdev);
243d06b004bSWu Hao 	dfl_fpga_port_ops_put(port_ops);
244d06b004bSWu Hao 
24569bb18ddSWu Hao 	return pdata->id == *(int *)pport_id;
246d06b004bSWu Hao }
247d06b004bSWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_check_port_id);
248d06b004bSWu Hao 
2499ba3a0aaSXu Yilun static DEFINE_IDA(dfl_device_ida);
2509ba3a0aaSXu Yilun 
2519ba3a0aaSXu Yilun static const struct dfl_device_id *
dfl_match_one_device(const struct dfl_device_id * id,struct dfl_device * ddev)2529ba3a0aaSXu Yilun dfl_match_one_device(const struct dfl_device_id *id, struct dfl_device *ddev)
2539ba3a0aaSXu Yilun {
2549ba3a0aaSXu Yilun 	if (id->type == ddev->type && id->feature_id == ddev->feature_id)
2559ba3a0aaSXu Yilun 		return id;
2569ba3a0aaSXu Yilun 
2579ba3a0aaSXu Yilun 	return NULL;
2589ba3a0aaSXu Yilun }
2599ba3a0aaSXu Yilun 
dfl_bus_match(struct device * dev,struct device_driver * drv)2609ba3a0aaSXu Yilun static int dfl_bus_match(struct device *dev, struct device_driver *drv)
2619ba3a0aaSXu Yilun {
2629ba3a0aaSXu Yilun 	struct dfl_device *ddev = to_dfl_dev(dev);
2639ba3a0aaSXu Yilun 	struct dfl_driver *ddrv = to_dfl_drv(drv);
2649ba3a0aaSXu Yilun 	const struct dfl_device_id *id_entry;
2659ba3a0aaSXu Yilun 
2669ba3a0aaSXu Yilun 	id_entry = ddrv->id_table;
2679ba3a0aaSXu Yilun 	if (id_entry) {
2689ba3a0aaSXu Yilun 		while (id_entry->feature_id) {
2699ba3a0aaSXu Yilun 			if (dfl_match_one_device(id_entry, ddev)) {
2709ba3a0aaSXu Yilun 				ddev->id_entry = id_entry;
2719ba3a0aaSXu Yilun 				return 1;
2729ba3a0aaSXu Yilun 			}
2739ba3a0aaSXu Yilun 			id_entry++;
2749ba3a0aaSXu Yilun 		}
2759ba3a0aaSXu Yilun 	}
2769ba3a0aaSXu Yilun 
2779ba3a0aaSXu Yilun 	return 0;
2789ba3a0aaSXu Yilun }
2799ba3a0aaSXu Yilun 
dfl_bus_probe(struct device * dev)2809ba3a0aaSXu Yilun static int dfl_bus_probe(struct device *dev)
2819ba3a0aaSXu Yilun {
2829ba3a0aaSXu Yilun 	struct dfl_driver *ddrv = to_dfl_drv(dev->driver);
2839ba3a0aaSXu Yilun 	struct dfl_device *ddev = to_dfl_dev(dev);
2849ba3a0aaSXu Yilun 
2859ba3a0aaSXu Yilun 	return ddrv->probe(ddev);
2869ba3a0aaSXu Yilun }
2879ba3a0aaSXu Yilun 
dfl_bus_remove(struct device * dev)288fc7a6209SUwe Kleine-König static void dfl_bus_remove(struct device *dev)
2899ba3a0aaSXu Yilun {
2909ba3a0aaSXu Yilun 	struct dfl_driver *ddrv = to_dfl_drv(dev->driver);
2919ba3a0aaSXu Yilun 	struct dfl_device *ddev = to_dfl_dev(dev);
2929ba3a0aaSXu Yilun 
2939ba3a0aaSXu Yilun 	if (ddrv->remove)
2949ba3a0aaSXu Yilun 		ddrv->remove(ddev);
2959ba3a0aaSXu Yilun }
2969ba3a0aaSXu Yilun 
dfl_bus_uevent(const struct device * dev,struct kobj_uevent_env * env)2972a81ada3SGreg Kroah-Hartman static int dfl_bus_uevent(const struct device *dev, struct kobj_uevent_env *env)
2989ba3a0aaSXu Yilun {
2992a81ada3SGreg Kroah-Hartman 	const struct dfl_device *ddev = to_dfl_dev(dev);
3009ba3a0aaSXu Yilun 
301e08b9e6dSXu Yilun 	return add_uevent_var(env, "MODALIAS=dfl:t%04Xf%04X",
3029ba3a0aaSXu Yilun 			      ddev->type, ddev->feature_id);
3039ba3a0aaSXu Yilun }
3049ba3a0aaSXu Yilun 
3059ba3a0aaSXu Yilun static ssize_t
type_show(struct device * dev,struct device_attribute * attr,char * buf)3069ba3a0aaSXu Yilun type_show(struct device *dev, struct device_attribute *attr, char *buf)
3079ba3a0aaSXu Yilun {
3089ba3a0aaSXu Yilun 	struct dfl_device *ddev = to_dfl_dev(dev);
3099ba3a0aaSXu Yilun 
3109ba3a0aaSXu Yilun 	return sprintf(buf, "0x%x\n", ddev->type);
3119ba3a0aaSXu Yilun }
3129ba3a0aaSXu Yilun static DEVICE_ATTR_RO(type);
3139ba3a0aaSXu Yilun 
3149ba3a0aaSXu Yilun static ssize_t
feature_id_show(struct device * dev,struct device_attribute * attr,char * buf)3159ba3a0aaSXu Yilun feature_id_show(struct device *dev, struct device_attribute *attr, char *buf)
3169ba3a0aaSXu Yilun {
3179ba3a0aaSXu Yilun 	struct dfl_device *ddev = to_dfl_dev(dev);
3189ba3a0aaSXu Yilun 
3199ba3a0aaSXu Yilun 	return sprintf(buf, "0x%x\n", ddev->feature_id);
3209ba3a0aaSXu Yilun }
3219ba3a0aaSXu Yilun static DEVICE_ATTR_RO(feature_id);
3229ba3a0aaSXu Yilun 
3239ba3a0aaSXu Yilun static struct attribute *dfl_dev_attrs[] = {
3249ba3a0aaSXu Yilun 	&dev_attr_type.attr,
3259ba3a0aaSXu Yilun 	&dev_attr_feature_id.attr,
3269ba3a0aaSXu Yilun 	NULL,
3279ba3a0aaSXu Yilun };
3289ba3a0aaSXu Yilun ATTRIBUTE_GROUPS(dfl_dev);
3299ba3a0aaSXu Yilun 
3309ba3a0aaSXu Yilun static struct bus_type dfl_bus_type = {
3319ba3a0aaSXu Yilun 	.name		= "dfl",
3329ba3a0aaSXu Yilun 	.match		= dfl_bus_match,
3339ba3a0aaSXu Yilun 	.probe		= dfl_bus_probe,
3349ba3a0aaSXu Yilun 	.remove		= dfl_bus_remove,
3359ba3a0aaSXu Yilun 	.uevent		= dfl_bus_uevent,
3369ba3a0aaSXu Yilun 	.dev_groups	= dfl_dev_groups,
3379ba3a0aaSXu Yilun };
3389ba3a0aaSXu Yilun 
release_dfl_dev(struct device * dev)3399ba3a0aaSXu Yilun static void release_dfl_dev(struct device *dev)
3409ba3a0aaSXu Yilun {
3419ba3a0aaSXu Yilun 	struct dfl_device *ddev = to_dfl_dev(dev);
3429ba3a0aaSXu Yilun 
3439ba3a0aaSXu Yilun 	if (ddev->mmio_res.parent)
3449ba3a0aaSXu Yilun 		release_resource(&ddev->mmio_res);
3459ba3a0aaSXu Yilun 
3464747ab89SMatthew Gerlach 	kfree(ddev->params);
3474747ab89SMatthew Gerlach 
348a5e3d775Skeliu 	ida_free(&dfl_device_ida, ddev->id);
3499ba3a0aaSXu Yilun 	kfree(ddev->irqs);
3509ba3a0aaSXu Yilun 	kfree(ddev);
3519ba3a0aaSXu Yilun }
3529ba3a0aaSXu Yilun 
3539ba3a0aaSXu Yilun static struct dfl_device *
dfl_dev_add(struct dfl_feature_platform_data * pdata,struct dfl_feature * feature)3549ba3a0aaSXu Yilun dfl_dev_add(struct dfl_feature_platform_data *pdata,
3559ba3a0aaSXu Yilun 	    struct dfl_feature *feature)
3569ba3a0aaSXu Yilun {
3579ba3a0aaSXu Yilun 	struct platform_device *pdev = pdata->dev;
3589ba3a0aaSXu Yilun 	struct resource *parent_res;
3599ba3a0aaSXu Yilun 	struct dfl_device *ddev;
3609ba3a0aaSXu Yilun 	int id, i, ret;
3619ba3a0aaSXu Yilun 
3629ba3a0aaSXu Yilun 	ddev = kzalloc(sizeof(*ddev), GFP_KERNEL);
3639ba3a0aaSXu Yilun 	if (!ddev)
3649ba3a0aaSXu Yilun 		return ERR_PTR(-ENOMEM);
3659ba3a0aaSXu Yilun 
366a5e3d775Skeliu 	id = ida_alloc(&dfl_device_ida, GFP_KERNEL);
3679ba3a0aaSXu Yilun 	if (id < 0) {
3689ba3a0aaSXu Yilun 		dev_err(&pdev->dev, "unable to get id\n");
3699ba3a0aaSXu Yilun 		kfree(ddev);
3709ba3a0aaSXu Yilun 		return ERR_PTR(id);
3719ba3a0aaSXu Yilun 	}
3729ba3a0aaSXu Yilun 
3739ba3a0aaSXu Yilun 	/* freeing resources by put_device() after device_initialize() */
3749ba3a0aaSXu Yilun 	device_initialize(&ddev->dev);
3759ba3a0aaSXu Yilun 	ddev->dev.parent = &pdev->dev;
3769ba3a0aaSXu Yilun 	ddev->dev.bus = &dfl_bus_type;
3779ba3a0aaSXu Yilun 	ddev->dev.release = release_dfl_dev;
3789ba3a0aaSXu Yilun 	ddev->id = id;
3799ba3a0aaSXu Yilun 	ret = dev_set_name(&ddev->dev, "dfl_dev.%d", id);
3809ba3a0aaSXu Yilun 	if (ret)
3819ba3a0aaSXu Yilun 		goto put_dev;
3829ba3a0aaSXu Yilun 
3839ba3a0aaSXu Yilun 	ddev->type = feature_dev_id_type(pdev);
3849ba3a0aaSXu Yilun 	ddev->feature_id = feature->id;
3851604986cSMartin Hundebøll 	ddev->revision = feature->revision;
3864747ab89SMatthew Gerlach 	ddev->dfh_version = feature->dfh_version;
3879ba3a0aaSXu Yilun 	ddev->cdev = pdata->dfl_cdev;
3884747ab89SMatthew Gerlach 	if (feature->param_size) {
3894747ab89SMatthew Gerlach 		ddev->params = kmemdup(feature->params, feature->param_size, GFP_KERNEL);
3904747ab89SMatthew Gerlach 		if (!ddev->params) {
3914747ab89SMatthew Gerlach 			ret = -ENOMEM;
3924747ab89SMatthew Gerlach 			goto put_dev;
3934747ab89SMatthew Gerlach 		}
3944747ab89SMatthew Gerlach 		ddev->param_size = feature->param_size;
3954747ab89SMatthew Gerlach 	}
3969ba3a0aaSXu Yilun 
3979ba3a0aaSXu Yilun 	/* add mmio resource */
3989ba3a0aaSXu Yilun 	parent_res = &pdev->resource[feature->resource_index];
3999ba3a0aaSXu Yilun 	ddev->mmio_res.flags = IORESOURCE_MEM;
4009ba3a0aaSXu Yilun 	ddev->mmio_res.start = parent_res->start;
4019ba3a0aaSXu Yilun 	ddev->mmio_res.end = parent_res->end;
4029ba3a0aaSXu Yilun 	ddev->mmio_res.name = dev_name(&ddev->dev);
4039ba3a0aaSXu Yilun 	ret = insert_resource(parent_res, &ddev->mmio_res);
4049ba3a0aaSXu Yilun 	if (ret) {
4059ba3a0aaSXu Yilun 		dev_err(&pdev->dev, "%s failed to claim resource: %pR\n",
4069ba3a0aaSXu Yilun 			dev_name(&ddev->dev), &ddev->mmio_res);
4079ba3a0aaSXu Yilun 		goto put_dev;
4089ba3a0aaSXu Yilun 	}
4099ba3a0aaSXu Yilun 
4109ba3a0aaSXu Yilun 	/* then add irq resource */
4119ba3a0aaSXu Yilun 	if (feature->nr_irqs) {
4129ba3a0aaSXu Yilun 		ddev->irqs = kcalloc(feature->nr_irqs,
4139ba3a0aaSXu Yilun 				     sizeof(*ddev->irqs), GFP_KERNEL);
4149ba3a0aaSXu Yilun 		if (!ddev->irqs) {
4159ba3a0aaSXu Yilun 			ret = -ENOMEM;
4169ba3a0aaSXu Yilun 			goto put_dev;
4179ba3a0aaSXu Yilun 		}
4189ba3a0aaSXu Yilun 
4199ba3a0aaSXu Yilun 		for (i = 0; i < feature->nr_irqs; i++)
4209ba3a0aaSXu Yilun 			ddev->irqs[i] = feature->irq_ctx[i].irq;
4219ba3a0aaSXu Yilun 
4229ba3a0aaSXu Yilun 		ddev->num_irqs = feature->nr_irqs;
4239ba3a0aaSXu Yilun 	}
4249ba3a0aaSXu Yilun 
4259ba3a0aaSXu Yilun 	ret = device_add(&ddev->dev);
4269ba3a0aaSXu Yilun 	if (ret)
4279ba3a0aaSXu Yilun 		goto put_dev;
4289ba3a0aaSXu Yilun 
4299ba3a0aaSXu Yilun 	dev_dbg(&pdev->dev, "add dfl_dev: %s\n", dev_name(&ddev->dev));
4309ba3a0aaSXu Yilun 	return ddev;
4319ba3a0aaSXu Yilun 
4329ba3a0aaSXu Yilun put_dev:
4339ba3a0aaSXu Yilun 	/* calls release_dfl_dev() which does the clean up  */
4349ba3a0aaSXu Yilun 	put_device(&ddev->dev);
4359ba3a0aaSXu Yilun 	return ERR_PTR(ret);
4369ba3a0aaSXu Yilun }
4379ba3a0aaSXu Yilun 
dfl_devs_remove(struct dfl_feature_platform_data * pdata)4389ba3a0aaSXu Yilun static void dfl_devs_remove(struct dfl_feature_platform_data *pdata)
4399ba3a0aaSXu Yilun {
4409ba3a0aaSXu Yilun 	struct dfl_feature *feature;
4419ba3a0aaSXu Yilun 
4429ba3a0aaSXu Yilun 	dfl_fpga_dev_for_each_feature(pdata, feature) {
4439ba3a0aaSXu Yilun 		if (feature->ddev) {
4449ba3a0aaSXu Yilun 			device_unregister(&feature->ddev->dev);
4459ba3a0aaSXu Yilun 			feature->ddev = NULL;
4469ba3a0aaSXu Yilun 		}
4479ba3a0aaSXu Yilun 	}
4489ba3a0aaSXu Yilun }
4499ba3a0aaSXu Yilun 
dfl_devs_add(struct dfl_feature_platform_data * pdata)4509ba3a0aaSXu Yilun static int dfl_devs_add(struct dfl_feature_platform_data *pdata)
4519ba3a0aaSXu Yilun {
4529ba3a0aaSXu Yilun 	struct dfl_feature *feature;
4539ba3a0aaSXu Yilun 	struct dfl_device *ddev;
4549ba3a0aaSXu Yilun 	int ret;
4559ba3a0aaSXu Yilun 
4569ba3a0aaSXu Yilun 	dfl_fpga_dev_for_each_feature(pdata, feature) {
4579ba3a0aaSXu Yilun 		if (feature->ioaddr)
4589ba3a0aaSXu Yilun 			continue;
4599ba3a0aaSXu Yilun 
4609ba3a0aaSXu Yilun 		if (feature->ddev) {
4619ba3a0aaSXu Yilun 			ret = -EEXIST;
4629ba3a0aaSXu Yilun 			goto err;
4639ba3a0aaSXu Yilun 		}
4649ba3a0aaSXu Yilun 
4659ba3a0aaSXu Yilun 		ddev = dfl_dev_add(pdata, feature);
4669ba3a0aaSXu Yilun 		if (IS_ERR(ddev)) {
4679ba3a0aaSXu Yilun 			ret = PTR_ERR(ddev);
4689ba3a0aaSXu Yilun 			goto err;
4699ba3a0aaSXu Yilun 		}
4709ba3a0aaSXu Yilun 
4719ba3a0aaSXu Yilun 		feature->ddev = ddev;
4729ba3a0aaSXu Yilun 	}
4739ba3a0aaSXu Yilun 
4749ba3a0aaSXu Yilun 	return 0;
4759ba3a0aaSXu Yilun 
4769ba3a0aaSXu Yilun err:
4779ba3a0aaSXu Yilun 	dfl_devs_remove(pdata);
4789ba3a0aaSXu Yilun 	return ret;
4799ba3a0aaSXu Yilun }
4809ba3a0aaSXu Yilun 
__dfl_driver_register(struct dfl_driver * dfl_drv,struct module * owner)4819ba3a0aaSXu Yilun int __dfl_driver_register(struct dfl_driver *dfl_drv, struct module *owner)
4829ba3a0aaSXu Yilun {
4839ba3a0aaSXu Yilun 	if (!dfl_drv || !dfl_drv->probe || !dfl_drv->id_table)
4849ba3a0aaSXu Yilun 		return -EINVAL;
4859ba3a0aaSXu Yilun 
4869ba3a0aaSXu Yilun 	dfl_drv->drv.owner = owner;
4879ba3a0aaSXu Yilun 	dfl_drv->drv.bus = &dfl_bus_type;
4889ba3a0aaSXu Yilun 
4899ba3a0aaSXu Yilun 	return driver_register(&dfl_drv->drv);
4909ba3a0aaSXu Yilun }
4919ba3a0aaSXu Yilun EXPORT_SYMBOL(__dfl_driver_register);
4929ba3a0aaSXu Yilun 
dfl_driver_unregister(struct dfl_driver * dfl_drv)4939ba3a0aaSXu Yilun void dfl_driver_unregister(struct dfl_driver *dfl_drv)
4949ba3a0aaSXu Yilun {
4959ba3a0aaSXu Yilun 	driver_unregister(&dfl_drv->drv);
4969ba3a0aaSXu Yilun }
4979ba3a0aaSXu Yilun EXPORT_SYMBOL(dfl_driver_unregister);
4989ba3a0aaSXu Yilun 
49989eb35e8SXu Yilun #define is_header_feature(feature) ((feature)->id == FEATURE_ID_FIU_HEADER)
50089eb35e8SXu Yilun 
501d06b004bSWu Hao /**
5025b57d02aSXiao Guangrong  * dfl_fpga_dev_feature_uinit - uinit for sub features of dfl feature device
5035b57d02aSXiao Guangrong  * @pdev: feature device.
5045b57d02aSXiao Guangrong  */
dfl_fpga_dev_feature_uinit(struct platform_device * pdev)5055b57d02aSXiao Guangrong void dfl_fpga_dev_feature_uinit(struct platform_device *pdev)
5065b57d02aSXiao Guangrong {
5075b57d02aSXiao Guangrong 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
5085b57d02aSXiao Guangrong 	struct dfl_feature *feature;
5095b57d02aSXiao Guangrong 
5109ba3a0aaSXu Yilun 	dfl_devs_remove(pdata);
5119ba3a0aaSXu Yilun 
5129ba3a0aaSXu Yilun 	dfl_fpga_dev_for_each_feature(pdata, feature) {
5135b57d02aSXiao Guangrong 		if (feature->ops) {
5143c51ff77SWu Hao 			if (feature->ops->uinit)
5155b57d02aSXiao Guangrong 				feature->ops->uinit(pdev, feature);
5165b57d02aSXiao Guangrong 			feature->ops = NULL;
5175b57d02aSXiao Guangrong 		}
5185b57d02aSXiao Guangrong 	}
5199ba3a0aaSXu Yilun }
5205b57d02aSXiao Guangrong EXPORT_SYMBOL_GPL(dfl_fpga_dev_feature_uinit);
5215b57d02aSXiao Guangrong 
dfl_feature_instance_init(struct platform_device * pdev,struct dfl_feature_platform_data * pdata,struct dfl_feature * feature,struct dfl_feature_driver * drv)5225b57d02aSXiao Guangrong static int dfl_feature_instance_init(struct platform_device *pdev,
5235b57d02aSXiao Guangrong 				     struct dfl_feature_platform_data *pdata,
5245b57d02aSXiao Guangrong 				     struct dfl_feature *feature,
5255b57d02aSXiao Guangrong 				     struct dfl_feature_driver *drv)
5265b57d02aSXiao Guangrong {
52789eb35e8SXu Yilun 	void __iomem *base;
52884b693e3SWu Hao 	int ret = 0;
5295b57d02aSXiao Guangrong 
53089eb35e8SXu Yilun 	if (!is_header_feature(feature)) {
53189eb35e8SXu Yilun 		base = devm_platform_ioremap_resource(pdev,
53289eb35e8SXu Yilun 						      feature->resource_index);
53389eb35e8SXu Yilun 		if (IS_ERR(base)) {
53489eb35e8SXu Yilun 			dev_err(&pdev->dev,
53589eb35e8SXu Yilun 				"ioremap failed for feature 0x%x!\n",
53689eb35e8SXu Yilun 				feature->id);
53789eb35e8SXu Yilun 			return PTR_ERR(base);
53889eb35e8SXu Yilun 		}
53989eb35e8SXu Yilun 
54089eb35e8SXu Yilun 		feature->ioaddr = base;
54189eb35e8SXu Yilun 	}
54289eb35e8SXu Yilun 
54384b693e3SWu Hao 	if (drv->ops->init) {
5445b57d02aSXiao Guangrong 		ret = drv->ops->init(pdev, feature);
5455b57d02aSXiao Guangrong 		if (ret)
5465b57d02aSXiao Guangrong 			return ret;
54784b693e3SWu Hao 	}
5485b57d02aSXiao Guangrong 
5495b57d02aSXiao Guangrong 	feature->ops = drv->ops;
5505b57d02aSXiao Guangrong 
5515b57d02aSXiao Guangrong 	return ret;
5525b57d02aSXiao Guangrong }
5535b57d02aSXiao Guangrong 
dfl_feature_drv_match(struct dfl_feature * feature,struct dfl_feature_driver * driver)55415bbb300SWu Hao static bool dfl_feature_drv_match(struct dfl_feature *feature,
55515bbb300SWu Hao 				  struct dfl_feature_driver *driver)
55615bbb300SWu Hao {
55715bbb300SWu Hao 	const struct dfl_feature_id *ids = driver->id_table;
55815bbb300SWu Hao 
55915bbb300SWu Hao 	if (ids) {
56015bbb300SWu Hao 		while (ids->id) {
56115bbb300SWu Hao 			if (ids->id == feature->id)
56215bbb300SWu Hao 				return true;
56315bbb300SWu Hao 			ids++;
56415bbb300SWu Hao 		}
56515bbb300SWu Hao 	}
56615bbb300SWu Hao 	return false;
56715bbb300SWu Hao }
56815bbb300SWu Hao 
5695b57d02aSXiao Guangrong /**
5705b57d02aSXiao Guangrong  * dfl_fpga_dev_feature_init - init for sub features of dfl feature device
5715b57d02aSXiao Guangrong  * @pdev: feature device.
5725b57d02aSXiao Guangrong  * @feature_drvs: drvs for sub features.
5735b57d02aSXiao Guangrong  *
5745b57d02aSXiao Guangrong  * This function will match sub features with given feature drvs list and
5755b57d02aSXiao Guangrong  * use matched drv to init related sub feature.
5765b57d02aSXiao Guangrong  *
5775b57d02aSXiao Guangrong  * Return: 0 on success, negative error code otherwise.
5785b57d02aSXiao Guangrong  */
dfl_fpga_dev_feature_init(struct platform_device * pdev,struct dfl_feature_driver * feature_drvs)5795b57d02aSXiao Guangrong int dfl_fpga_dev_feature_init(struct platform_device *pdev,
5805b57d02aSXiao Guangrong 			      struct dfl_feature_driver *feature_drvs)
5815b57d02aSXiao Guangrong {
5825b57d02aSXiao Guangrong 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
5835b57d02aSXiao Guangrong 	struct dfl_feature_driver *drv = feature_drvs;
5845b57d02aSXiao Guangrong 	struct dfl_feature *feature;
5855b57d02aSXiao Guangrong 	int ret;
5865b57d02aSXiao Guangrong 
5875b57d02aSXiao Guangrong 	while (drv->ops) {
5885b57d02aSXiao Guangrong 		dfl_fpga_dev_for_each_feature(pdata, feature) {
58915bbb300SWu Hao 			if (dfl_feature_drv_match(feature, drv)) {
5905b57d02aSXiao Guangrong 				ret = dfl_feature_instance_init(pdev, pdata,
5915b57d02aSXiao Guangrong 								feature, drv);
5925b57d02aSXiao Guangrong 				if (ret)
5935b57d02aSXiao Guangrong 					goto exit;
5945b57d02aSXiao Guangrong 			}
5955b57d02aSXiao Guangrong 		}
5965b57d02aSXiao Guangrong 		drv++;
5975b57d02aSXiao Guangrong 	}
5985b57d02aSXiao Guangrong 
5999ba3a0aaSXu Yilun 	ret = dfl_devs_add(pdata);
6009ba3a0aaSXu Yilun 	if (ret)
6019ba3a0aaSXu Yilun 		goto exit;
6029ba3a0aaSXu Yilun 
6035b57d02aSXiao Guangrong 	return 0;
6045b57d02aSXiao Guangrong exit:
6055b57d02aSXiao Guangrong 	dfl_fpga_dev_feature_uinit(pdev);
6065b57d02aSXiao Guangrong 	return ret;
6075b57d02aSXiao Guangrong }
6085b57d02aSXiao Guangrong EXPORT_SYMBOL_GPL(dfl_fpga_dev_feature_init);
6095b57d02aSXiao Guangrong 
dfl_chardev_uinit(void)610b16c5147SWu Hao static void dfl_chardev_uinit(void)
611b16c5147SWu Hao {
612b16c5147SWu Hao 	int i;
613b16c5147SWu Hao 
614b16c5147SWu Hao 	for (i = 0; i < DFL_FPGA_DEVT_MAX; i++)
615b16c5147SWu Hao 		if (MAJOR(dfl_chrdevs[i].devt)) {
616b16c5147SWu Hao 			unregister_chrdev_region(dfl_chrdevs[i].devt,
617de9a7f6fSChengguang Xu 						 MINORMASK + 1);
618b16c5147SWu Hao 			dfl_chrdevs[i].devt = MKDEV(0, 0);
619b16c5147SWu Hao 		}
620b16c5147SWu Hao }
621b16c5147SWu Hao 
dfl_chardev_init(void)622b16c5147SWu Hao static int dfl_chardev_init(void)
623b16c5147SWu Hao {
624b16c5147SWu Hao 	int i, ret;
625b16c5147SWu Hao 
626b16c5147SWu Hao 	for (i = 0; i < DFL_FPGA_DEVT_MAX; i++) {
627de9a7f6fSChengguang Xu 		ret = alloc_chrdev_region(&dfl_chrdevs[i].devt, 0,
628de9a7f6fSChengguang Xu 					  MINORMASK + 1, dfl_chrdevs[i].name);
629b16c5147SWu Hao 		if (ret)
630b16c5147SWu Hao 			goto exit;
631b16c5147SWu Hao 	}
632b16c5147SWu Hao 
633b16c5147SWu Hao 	return 0;
634b16c5147SWu Hao 
635b16c5147SWu Hao exit:
636b16c5147SWu Hao 	dfl_chardev_uinit();
637b16c5147SWu Hao 	return ret;
638b16c5147SWu Hao }
639b16c5147SWu Hao 
dfl_get_devt(enum dfl_fpga_devt_type type,int id)640b16c5147SWu Hao static dev_t dfl_get_devt(enum dfl_fpga_devt_type type, int id)
641b16c5147SWu Hao {
642b16c5147SWu Hao 	if (type >= DFL_FPGA_DEVT_MAX)
643b16c5147SWu Hao 		return 0;
644b16c5147SWu Hao 
645b16c5147SWu Hao 	return MKDEV(MAJOR(dfl_chrdevs[type].devt), id);
646b16c5147SWu Hao }
647b16c5147SWu Hao 
648b16c5147SWu Hao /**
649b16c5147SWu Hao  * dfl_fpga_dev_ops_register - register cdev ops for feature dev
650b16c5147SWu Hao  *
651b16c5147SWu Hao  * @pdev: feature dev.
652b16c5147SWu Hao  * @fops: file operations for feature dev's cdev.
653b16c5147SWu Hao  * @owner: owning module/driver.
654b16c5147SWu Hao  *
655b16c5147SWu Hao  * Return: 0 on success, negative error code otherwise.
656b16c5147SWu Hao  */
dfl_fpga_dev_ops_register(struct platform_device * pdev,const struct file_operations * fops,struct module * owner)657b16c5147SWu Hao int dfl_fpga_dev_ops_register(struct platform_device *pdev,
658b16c5147SWu Hao 			      const struct file_operations *fops,
659b16c5147SWu Hao 			      struct module *owner)
660b16c5147SWu Hao {
661b16c5147SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
662b16c5147SWu Hao 
663b16c5147SWu Hao 	cdev_init(&pdata->cdev, fops);
664b16c5147SWu Hao 	pdata->cdev.owner = owner;
665b16c5147SWu Hao 
666b16c5147SWu Hao 	/*
667b16c5147SWu Hao 	 * set parent to the feature device so that its refcount is
668b16c5147SWu Hao 	 * decreased after the last refcount of cdev is gone, that
669b16c5147SWu Hao 	 * makes sure the feature device is valid during device
670b16c5147SWu Hao 	 * file's life-cycle.
671b16c5147SWu Hao 	 */
672b16c5147SWu Hao 	pdata->cdev.kobj.parent = &pdev->dev.kobj;
673b16c5147SWu Hao 
674b16c5147SWu Hao 	return cdev_add(&pdata->cdev, pdev->dev.devt, 1);
675b16c5147SWu Hao }
676b16c5147SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_dev_ops_register);
677b16c5147SWu Hao 
678b16c5147SWu Hao /**
679b16c5147SWu Hao  * dfl_fpga_dev_ops_unregister - unregister cdev ops for feature dev
680b16c5147SWu Hao  * @pdev: feature dev.
681b16c5147SWu Hao  */
dfl_fpga_dev_ops_unregister(struct platform_device * pdev)682b16c5147SWu Hao void dfl_fpga_dev_ops_unregister(struct platform_device *pdev)
683b16c5147SWu Hao {
684b16c5147SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
685b16c5147SWu Hao 
686b16c5147SWu Hao 	cdev_del(&pdata->cdev);
687b16c5147SWu Hao }
688b16c5147SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_dev_ops_unregister);
689b16c5147SWu Hao 
690543be3d8SWu Hao /**
691543be3d8SWu Hao  * struct build_feature_devs_info - info collected during feature dev build.
692543be3d8SWu Hao  *
693543be3d8SWu Hao  * @dev: device to enumerate.
694543be3d8SWu Hao  * @cdev: the container device for all feature devices.
6958d021039SXu Yilun  * @nr_irqs: number of irqs for all feature devices.
6968d021039SXu Yilun  * @irq_table: Linux IRQ numbers for all irqs, indexed by local irq index of
6978d021039SXu Yilun  *	       this device.
698543be3d8SWu Hao  * @feature_dev: current feature device.
69989eb35e8SXu Yilun  * @ioaddr: header register region address of current FIU in enumeration.
70089eb35e8SXu Yilun  * @start: register resource start of current FIU.
70189eb35e8SXu Yilun  * @len: max register resource length of current FIU.
702543be3d8SWu Hao  * @sub_features: a sub features linked list for feature device in enumeration.
703543be3d8SWu Hao  * @feature_num: number of sub features for feature device in enumeration.
704543be3d8SWu Hao  */
705543be3d8SWu Hao struct build_feature_devs_info {
706543be3d8SWu Hao 	struct device *dev;
707543be3d8SWu Hao 	struct dfl_fpga_cdev *cdev;
7088d021039SXu Yilun 	unsigned int nr_irqs;
7098d021039SXu Yilun 	int *irq_table;
7108d021039SXu Yilun 
711543be3d8SWu Hao 	struct platform_device *feature_dev;
712543be3d8SWu Hao 	void __iomem *ioaddr;
71389eb35e8SXu Yilun 	resource_size_t start;
71489eb35e8SXu Yilun 	resource_size_t len;
715543be3d8SWu Hao 	struct list_head sub_features;
716543be3d8SWu Hao 	int feature_num;
717543be3d8SWu Hao };
718543be3d8SWu Hao 
719543be3d8SWu Hao /**
720543be3d8SWu Hao  * struct dfl_feature_info - sub feature info collected during feature dev build
721543be3d8SWu Hao  *
722543be3d8SWu Hao  * @fid: id of this sub feature.
7234747ab89SMatthew Gerlach  * @revision: revision of this sub feature
7244747ab89SMatthew Gerlach  * @dfh_version: version of Device Feature Header (DFH)
725543be3d8SWu Hao  * @mmio_res: mmio resource of this sub feature.
726543be3d8SWu Hao  * @ioaddr: mapped base address of mmio resource.
727543be3d8SWu Hao  * @node: node in sub_features linked list.
7288d021039SXu Yilun  * @irq_base: start of irq index in this sub feature.
7298d021039SXu Yilun  * @nr_irqs: number of irqs of this sub feature.
7304747ab89SMatthew Gerlach  * @param_size: size DFH parameters.
7314747ab89SMatthew Gerlach  * @params: DFH parameter data.
732543be3d8SWu Hao  */
733543be3d8SWu Hao struct dfl_feature_info {
7348a5de2deSXu Yilun 	u16 fid;
7351604986cSMartin Hundebøll 	u8 revision;
7364747ab89SMatthew Gerlach 	u8 dfh_version;
737543be3d8SWu Hao 	struct resource mmio_res;
738543be3d8SWu Hao 	void __iomem *ioaddr;
739543be3d8SWu Hao 	struct list_head node;
7408d021039SXu Yilun 	unsigned int irq_base;
7418d021039SXu Yilun 	unsigned int nr_irqs;
7424747ab89SMatthew Gerlach 	unsigned int param_size;
7434747ab89SMatthew Gerlach 	u64 params[];
744543be3d8SWu Hao };
745543be3d8SWu Hao 
dfl_fpga_cdev_add_port_dev(struct dfl_fpga_cdev * cdev,struct platform_device * port)746543be3d8SWu Hao static void dfl_fpga_cdev_add_port_dev(struct dfl_fpga_cdev *cdev,
747543be3d8SWu Hao 				       struct platform_device *port)
748543be3d8SWu Hao {
749543be3d8SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&port->dev);
750543be3d8SWu Hao 
751543be3d8SWu Hao 	mutex_lock(&cdev->lock);
752543be3d8SWu Hao 	list_add(&pdata->node, &cdev->port_dev_list);
753543be3d8SWu Hao 	get_device(&pdata->dev->dev);
754543be3d8SWu Hao 	mutex_unlock(&cdev->lock);
755543be3d8SWu Hao }
756543be3d8SWu Hao 
757543be3d8SWu Hao /*
758543be3d8SWu Hao  * register current feature device, it is called when we need to switch to
759543be3d8SWu Hao  * another feature parsing or we have parsed all features on given device
760543be3d8SWu Hao  * feature list.
761543be3d8SWu Hao  */
build_info_commit_dev(struct build_feature_devs_info * binfo)762543be3d8SWu Hao static int build_info_commit_dev(struct build_feature_devs_info *binfo)
763543be3d8SWu Hao {
764543be3d8SWu Hao 	struct platform_device *fdev = binfo->feature_dev;
765543be3d8SWu Hao 	struct dfl_feature_platform_data *pdata;
766543be3d8SWu Hao 	struct dfl_feature_info *finfo, *p;
767dfe3de8dSScott Wood 	enum dfl_id_type type;
76889eb35e8SXu Yilun 	int ret, index = 0, res_idx = 0;
769543be3d8SWu Hao 
770dfe3de8dSScott Wood 	type = feature_dev_id_type(fdev);
771dfe3de8dSScott Wood 	if (WARN_ON_ONCE(type >= DFL_ID_MAX))
772dfe3de8dSScott Wood 		return -EINVAL;
773dfe3de8dSScott Wood 
774543be3d8SWu Hao 	/*
775543be3d8SWu Hao 	 * we do not need to care for the memory which is associated with
776543be3d8SWu Hao 	 * the platform device. After calling platform_device_unregister(),
777543be3d8SWu Hao 	 * it will be automatically freed by device's release() callback,
778543be3d8SWu Hao 	 * platform_device_release().
779543be3d8SWu Hao 	 */
780e1d9ec3aSGustavo A. R. Silva 	pdata = kzalloc(struct_size(pdata, features, binfo->feature_num), GFP_KERNEL);
781543be3d8SWu Hao 	if (!pdata)
782543be3d8SWu Hao 		return -ENOMEM;
783543be3d8SWu Hao 
784543be3d8SWu Hao 	pdata->dev = fdev;
785543be3d8SWu Hao 	pdata->num = binfo->feature_num;
786543be3d8SWu Hao 	pdata->dfl_cdev = binfo->cdev;
78769bb18ddSWu Hao 	pdata->id = FEATURE_DEV_ID_UNUSED;
788543be3d8SWu Hao 	mutex_init(&pdata->lock);
789dfe3de8dSScott Wood 	lockdep_set_class_and_name(&pdata->lock, &dfl_pdata_keys[type],
790dfe3de8dSScott Wood 				   dfl_pdata_key_strings[type]);
791543be3d8SWu Hao 
792543be3d8SWu Hao 	/*
793543be3d8SWu Hao 	 * the count should be initialized to 0 to make sure
794543be3d8SWu Hao 	 *__fpga_port_enable() following __fpga_port_disable()
795543be3d8SWu Hao 	 * works properly for port device.
796543be3d8SWu Hao 	 * and it should always be 0 for fme device.
797543be3d8SWu Hao 	 */
798543be3d8SWu Hao 	WARN_ON(pdata->disable_count);
799543be3d8SWu Hao 
800543be3d8SWu Hao 	fdev->dev.platform_data = pdata;
801543be3d8SWu Hao 
802543be3d8SWu Hao 	/* each sub feature has one MMIO resource */
803543be3d8SWu Hao 	fdev->num_resources = binfo->feature_num;
804543be3d8SWu Hao 	fdev->resource = kcalloc(binfo->feature_num, sizeof(*fdev->resource),
805543be3d8SWu Hao 				 GFP_KERNEL);
806543be3d8SWu Hao 	if (!fdev->resource)
807543be3d8SWu Hao 		return -ENOMEM;
808543be3d8SWu Hao 
809543be3d8SWu Hao 	/* fill features and resource information for feature dev */
810543be3d8SWu Hao 	list_for_each_entry_safe(finfo, p, &binfo->sub_features, node) {
81189eb35e8SXu Yilun 		struct dfl_feature *feature = &pdata->features[index++];
8128d021039SXu Yilun 		struct dfl_feature_irq_ctx *ctx;
8138d021039SXu Yilun 		unsigned int i;
814543be3d8SWu Hao 
815543be3d8SWu Hao 		/* save resource information for each feature */
816322b598bSXu Yilun 		feature->dev = fdev;
817543be3d8SWu Hao 		feature->id = finfo->fid;
8181604986cSMartin Hundebøll 		feature->revision = finfo->revision;
8194747ab89SMatthew Gerlach 		feature->dfh_version = finfo->dfh_version;
82089eb35e8SXu Yilun 
8214747ab89SMatthew Gerlach 		if (finfo->param_size) {
8224747ab89SMatthew Gerlach 			feature->params = devm_kmemdup(binfo->dev,
8234747ab89SMatthew Gerlach 						       finfo->params, finfo->param_size,
8244747ab89SMatthew Gerlach 						       GFP_KERNEL);
8254747ab89SMatthew Gerlach 			if (!feature->params)
8264747ab89SMatthew Gerlach 				return -ENOMEM;
8274747ab89SMatthew Gerlach 
8284747ab89SMatthew Gerlach 			feature->param_size = finfo->param_size;
8294747ab89SMatthew Gerlach 		}
83089eb35e8SXu Yilun 		/*
83189eb35e8SXu Yilun 		 * the FIU header feature has some fundamental functions (sriov
83289eb35e8SXu Yilun 		 * set, port enable/disable) needed for the dfl bus device and
83389eb35e8SXu Yilun 		 * other sub features. So its mmio resource should be mapped by
83489eb35e8SXu Yilun 		 * DFL bus device. And we should not assign it to feature
83589eb35e8SXu Yilun 		 * devices (dfl-fme/afu) again.
83689eb35e8SXu Yilun 		 */
83789eb35e8SXu Yilun 		if (is_header_feature(feature)) {
83889eb35e8SXu Yilun 			feature->resource_index = -1;
83989eb35e8SXu Yilun 			feature->ioaddr =
84089eb35e8SXu Yilun 				devm_ioremap_resource(binfo->dev,
84189eb35e8SXu Yilun 						      &finfo->mmio_res);
84289eb35e8SXu Yilun 			if (IS_ERR(feature->ioaddr))
84389eb35e8SXu Yilun 				return PTR_ERR(feature->ioaddr);
84489eb35e8SXu Yilun 		} else {
84589eb35e8SXu Yilun 			feature->resource_index = res_idx;
84689eb35e8SXu Yilun 			fdev->resource[res_idx++] = finfo->mmio_res;
84789eb35e8SXu Yilun 		}
848543be3d8SWu Hao 
8498d021039SXu Yilun 		if (finfo->nr_irqs) {
8508d021039SXu Yilun 			ctx = devm_kcalloc(binfo->dev, finfo->nr_irqs,
8518d021039SXu Yilun 					   sizeof(*ctx), GFP_KERNEL);
8528d021039SXu Yilun 			if (!ctx)
8538d021039SXu Yilun 				return -ENOMEM;
8548d021039SXu Yilun 
8558d021039SXu Yilun 			for (i = 0; i < finfo->nr_irqs; i++)
8568d021039SXu Yilun 				ctx[i].irq =
8578d021039SXu Yilun 					binfo->irq_table[finfo->irq_base + i];
8588d021039SXu Yilun 
8598d021039SXu Yilun 			feature->irq_ctx = ctx;
8608d021039SXu Yilun 			feature->nr_irqs = finfo->nr_irqs;
8618d021039SXu Yilun 		}
8628d021039SXu Yilun 
863543be3d8SWu Hao 		list_del(&finfo->node);
864543be3d8SWu Hao 		kfree(finfo);
865543be3d8SWu Hao 	}
866543be3d8SWu Hao 
867543be3d8SWu Hao 	ret = platform_device_add(binfo->feature_dev);
868543be3d8SWu Hao 	if (!ret) {
869dfe3de8dSScott Wood 		if (type == PORT_ID)
870543be3d8SWu Hao 			dfl_fpga_cdev_add_port_dev(binfo->cdev,
871543be3d8SWu Hao 						   binfo->feature_dev);
872543be3d8SWu Hao 		else
873543be3d8SWu Hao 			binfo->cdev->fme_dev =
874543be3d8SWu Hao 					get_device(&binfo->feature_dev->dev);
875543be3d8SWu Hao 		/*
876543be3d8SWu Hao 		 * reset it to avoid build_info_free() freeing their resource.
877543be3d8SWu Hao 		 *
878543be3d8SWu Hao 		 * The resource of successfully registered feature devices
879543be3d8SWu Hao 		 * will be freed by platform_device_unregister(). See the
880543be3d8SWu Hao 		 * comments in build_info_create_dev().
881543be3d8SWu Hao 		 */
882543be3d8SWu Hao 		binfo->feature_dev = NULL;
883543be3d8SWu Hao 	}
884543be3d8SWu Hao 
885543be3d8SWu Hao 	return ret;
886543be3d8SWu Hao }
887543be3d8SWu Hao 
888543be3d8SWu Hao static int
build_info_create_dev(struct build_feature_devs_info * binfo,enum dfl_id_type type)889543be3d8SWu Hao build_info_create_dev(struct build_feature_devs_info *binfo,
89089eb35e8SXu Yilun 		      enum dfl_id_type type)
891543be3d8SWu Hao {
892543be3d8SWu Hao 	struct platform_device *fdev;
893543be3d8SWu Hao 
894543be3d8SWu Hao 	if (type >= DFL_ID_MAX)
895543be3d8SWu Hao 		return -EINVAL;
896543be3d8SWu Hao 
897543be3d8SWu Hao 	/*
898543be3d8SWu Hao 	 * we use -ENODEV as the initialization indicator which indicates
899543be3d8SWu Hao 	 * whether the id need to be reclaimed
900543be3d8SWu Hao 	 */
901543be3d8SWu Hao 	fdev = platform_device_alloc(dfl_devs[type].name, -ENODEV);
902543be3d8SWu Hao 	if (!fdev)
903543be3d8SWu Hao 		return -ENOMEM;
904543be3d8SWu Hao 
905543be3d8SWu Hao 	binfo->feature_dev = fdev;
906543be3d8SWu Hao 	binfo->feature_num = 0;
90789eb35e8SXu Yilun 
908543be3d8SWu Hao 	INIT_LIST_HEAD(&binfo->sub_features);
909543be3d8SWu Hao 
910543be3d8SWu Hao 	fdev->id = dfl_id_alloc(type, &fdev->dev);
911543be3d8SWu Hao 	if (fdev->id < 0)
912543be3d8SWu Hao 		return fdev->id;
913543be3d8SWu Hao 
914543be3d8SWu Hao 	fdev->dev.parent = &binfo->cdev->region->dev;
915b16c5147SWu Hao 	fdev->dev.devt = dfl_get_devt(dfl_devs[type].devt_type, fdev->id);
916543be3d8SWu Hao 
917543be3d8SWu Hao 	return 0;
918543be3d8SWu Hao }
919543be3d8SWu Hao 
build_info_free(struct build_feature_devs_info * binfo)920543be3d8SWu Hao static void build_info_free(struct build_feature_devs_info *binfo)
921543be3d8SWu Hao {
922543be3d8SWu Hao 	struct dfl_feature_info *finfo, *p;
923543be3d8SWu Hao 
924543be3d8SWu Hao 	/*
925543be3d8SWu Hao 	 * it is a valid id, free it. See comments in
926543be3d8SWu Hao 	 * build_info_create_dev()
927543be3d8SWu Hao 	 */
928543be3d8SWu Hao 	if (binfo->feature_dev && binfo->feature_dev->id >= 0) {
929543be3d8SWu Hao 		dfl_id_free(feature_dev_id_type(binfo->feature_dev),
930543be3d8SWu Hao 			    binfo->feature_dev->id);
931543be3d8SWu Hao 
932543be3d8SWu Hao 		list_for_each_entry_safe(finfo, p, &binfo->sub_features, node) {
933543be3d8SWu Hao 			list_del(&finfo->node);
934543be3d8SWu Hao 			kfree(finfo);
935543be3d8SWu Hao 		}
936543be3d8SWu Hao 	}
937543be3d8SWu Hao 
938543be3d8SWu Hao 	platform_device_put(binfo->feature_dev);
939543be3d8SWu Hao 
940543be3d8SWu Hao 	devm_kfree(binfo->dev, binfo);
941543be3d8SWu Hao }
942543be3d8SWu Hao 
feature_size(u64 value)9431604986cSMartin Hundebøll static inline u32 feature_size(u64 value)
944543be3d8SWu Hao {
9451604986cSMartin Hundebøll 	u32 ofst = FIELD_GET(DFH_NEXT_HDR_OFST, value);
946543be3d8SWu Hao 	/* workaround for private features with invalid size, use 4K instead */
947543be3d8SWu Hao 	return ofst ? ofst : 4096;
948543be3d8SWu Hao }
949543be3d8SWu Hao 
feature_id(u64 value)9501604986cSMartin Hundebøll static u16 feature_id(u64 value)
951543be3d8SWu Hao {
9521604986cSMartin Hundebøll 	u16 id = FIELD_GET(DFH_ID, value);
9531604986cSMartin Hundebøll 	u8 type = FIELD_GET(DFH_TYPE, value);
954543be3d8SWu Hao 
955543be3d8SWu Hao 	if (type == DFH_TYPE_FIU)
956543be3d8SWu Hao 		return FEATURE_ID_FIU_HEADER;
957543be3d8SWu Hao 	else if (type == DFH_TYPE_PRIVATE)
958543be3d8SWu Hao 		return id;
959543be3d8SWu Hao 	else if (type == DFH_TYPE_AFU)
960543be3d8SWu Hao 		return FEATURE_ID_AFU;
961543be3d8SWu Hao 
962543be3d8SWu Hao 	WARN_ON(1);
963543be3d8SWu Hao 	return 0;
964543be3d8SWu Hao }
965543be3d8SWu Hao 
find_param(u64 * params,resource_size_t max,int param_id)9664747ab89SMatthew Gerlach static u64 *find_param(u64 *params, resource_size_t max, int param_id)
9674747ab89SMatthew Gerlach {
9684747ab89SMatthew Gerlach 	u64 *end = params + max / sizeof(u64);
9694747ab89SMatthew Gerlach 	u64 v, next;
9704747ab89SMatthew Gerlach 
9714747ab89SMatthew Gerlach 	while (params < end) {
9724747ab89SMatthew Gerlach 		v = *params;
9734747ab89SMatthew Gerlach 		if (param_id == FIELD_GET(DFHv1_PARAM_HDR_ID, v))
9744747ab89SMatthew Gerlach 			return params;
9754747ab89SMatthew Gerlach 
9764747ab89SMatthew Gerlach 		if (FIELD_GET(DFHv1_PARAM_HDR_NEXT_EOP, v))
9774747ab89SMatthew Gerlach 			break;
9784747ab89SMatthew Gerlach 
9794747ab89SMatthew Gerlach 		next = FIELD_GET(DFHv1_PARAM_HDR_NEXT_OFFSET, v);
9804747ab89SMatthew Gerlach 		params += next;
9814747ab89SMatthew Gerlach 	}
9824747ab89SMatthew Gerlach 
9834747ab89SMatthew Gerlach 	return NULL;
9844747ab89SMatthew Gerlach }
9854747ab89SMatthew Gerlach 
9864747ab89SMatthew Gerlach /**
9874747ab89SMatthew Gerlach  * dfh_find_param() - find parameter block for the given parameter id
9884747ab89SMatthew Gerlach  * @dfl_dev: dfl device
9894747ab89SMatthew Gerlach  * @param_id: id of dfl parameter
9904747ab89SMatthew Gerlach  * @psize: destination to store size of parameter data in bytes
9914747ab89SMatthew Gerlach  *
9924747ab89SMatthew Gerlach  * Return: pointer to start of parameter data, PTR_ERR otherwise.
9934747ab89SMatthew Gerlach  */
dfh_find_param(struct dfl_device * dfl_dev,int param_id,size_t * psize)9944747ab89SMatthew Gerlach void *dfh_find_param(struct dfl_device *dfl_dev, int param_id, size_t *psize)
9954747ab89SMatthew Gerlach {
9964747ab89SMatthew Gerlach 	u64 *phdr = find_param(dfl_dev->params, dfl_dev->param_size, param_id);
9974747ab89SMatthew Gerlach 
9984747ab89SMatthew Gerlach 	if (!phdr)
9994747ab89SMatthew Gerlach 		return ERR_PTR(-ENOENT);
10004747ab89SMatthew Gerlach 
10014747ab89SMatthew Gerlach 	if (psize)
10024747ab89SMatthew Gerlach 		*psize = (FIELD_GET(DFHv1_PARAM_HDR_NEXT_OFFSET, *phdr) - 1) * sizeof(u64);
10034747ab89SMatthew Gerlach 
10044747ab89SMatthew Gerlach 	return phdr + 1;
10054747ab89SMatthew Gerlach }
10064747ab89SMatthew Gerlach EXPORT_SYMBOL_GPL(dfh_find_param);
10074747ab89SMatthew Gerlach 
parse_feature_irqs(struct build_feature_devs_info * binfo,resource_size_t ofst,struct dfl_feature_info * finfo)10088d021039SXu Yilun static int parse_feature_irqs(struct build_feature_devs_info *binfo,
10094747ab89SMatthew Gerlach 			      resource_size_t ofst, struct dfl_feature_info *finfo)
10108d021039SXu Yilun {
10118d021039SXu Yilun 	void __iomem *base = binfo->ioaddr + ofst;
10128d021039SXu Yilun 	unsigned int i, ibase, inr = 0;
10134747ab89SMatthew Gerlach 	void *params = finfo->params;
101488b3f3ffSTianfei zhang 	enum dfl_id_type type;
10154747ab89SMatthew Gerlach 	u16 fid = finfo->fid;
10168d021039SXu Yilun 	int virq;
10174747ab89SMatthew Gerlach 	u64 *p;
10188d021039SXu Yilun 	u64 v;
10198d021039SXu Yilun 
10204747ab89SMatthew Gerlach 	switch (finfo->dfh_version) {
10214747ab89SMatthew Gerlach 	case 0:
10228d021039SXu Yilun 		/*
10234747ab89SMatthew Gerlach 		 * DFHv0 only provides MMIO resource information for each feature
10244747ab89SMatthew Gerlach 		 * in the DFL header.  There is no generic interrupt information.
10254747ab89SMatthew Gerlach 		 * Instead, features with interrupt functionality provide
10264747ab89SMatthew Gerlach 		 * the information in feature specific registers.
10278d021039SXu Yilun 		 */
10284747ab89SMatthew Gerlach 		type = feature_dev_id_type(binfo->feature_dev);
102988b3f3ffSTianfei zhang 		if (type == PORT_ID) {
10308d021039SXu Yilun 			switch (fid) {
10318d021039SXu Yilun 			case PORT_FEATURE_ID_UINT:
10328d021039SXu Yilun 				v = readq(base + PORT_UINT_CAP);
10338d021039SXu Yilun 				ibase = FIELD_GET(PORT_UINT_CAP_FST_VECT, v);
10348d021039SXu Yilun 				inr = FIELD_GET(PORT_UINT_CAP_INT_NUM, v);
10358d021039SXu Yilun 				break;
10368d021039SXu Yilun 			case PORT_FEATURE_ID_ERROR:
10378d021039SXu Yilun 				v = readq(base + PORT_ERROR_CAP);
10388d021039SXu Yilun 				ibase = FIELD_GET(PORT_ERROR_CAP_INT_VECT, v);
10398d021039SXu Yilun 				inr = FIELD_GET(PORT_ERROR_CAP_SUPP_INT, v);
10408d021039SXu Yilun 				break;
104188b3f3ffSTianfei zhang 			}
104288b3f3ffSTianfei zhang 		} else if (type == FME_ID) {
10434747ab89SMatthew Gerlach 			switch (fid) {
10444747ab89SMatthew Gerlach 			case FME_FEATURE_ID_GLOBAL_ERR:
10458d021039SXu Yilun 				v = readq(base + FME_ERROR_CAP);
10468d021039SXu Yilun 				ibase = FIELD_GET(FME_ERROR_CAP_INT_VECT, v);
10478d021039SXu Yilun 				inr = FIELD_GET(FME_ERROR_CAP_SUPP_INT, v);
10484747ab89SMatthew Gerlach 				break;
104988b3f3ffSTianfei zhang 			}
10508d021039SXu Yilun 		}
10514747ab89SMatthew Gerlach 		break;
10524747ab89SMatthew Gerlach 
10534747ab89SMatthew Gerlach 	case 1:
10544747ab89SMatthew Gerlach 		/*
10554747ab89SMatthew Gerlach 		 * DFHv1 provides interrupt resource information in DFHv1
10564747ab89SMatthew Gerlach 		 * parameter blocks.
10574747ab89SMatthew Gerlach 		 */
10584747ab89SMatthew Gerlach 		p = find_param(params, finfo->param_size, DFHv1_PARAM_ID_MSI_X);
10594747ab89SMatthew Gerlach 		if (!p)
10604747ab89SMatthew Gerlach 			break;
10614747ab89SMatthew Gerlach 
10624747ab89SMatthew Gerlach 		p++;
10634747ab89SMatthew Gerlach 		ibase = FIELD_GET(DFHv1_PARAM_MSI_X_STARTV, *p);
10644747ab89SMatthew Gerlach 		inr = FIELD_GET(DFHv1_PARAM_MSI_X_NUMV, *p);
10654747ab89SMatthew Gerlach 		break;
10664747ab89SMatthew Gerlach 
10674747ab89SMatthew Gerlach 	default:
10684747ab89SMatthew Gerlach 		dev_warn(binfo->dev, "unexpected DFH version %d\n", finfo->dfh_version);
10694747ab89SMatthew Gerlach 		break;
10704747ab89SMatthew Gerlach 	}
10718d021039SXu Yilun 
10728d021039SXu Yilun 	if (!inr) {
10734747ab89SMatthew Gerlach 		finfo->irq_base = 0;
10744747ab89SMatthew Gerlach 		finfo->nr_irqs = 0;
10758d021039SXu Yilun 		return 0;
10768d021039SXu Yilun 	}
10778d021039SXu Yilun 
10788a5de2deSXu Yilun 	dev_dbg(binfo->dev, "feature: 0x%x, irq_base: %u, nr_irqs: %u\n",
10798d021039SXu Yilun 		fid, ibase, inr);
10808d021039SXu Yilun 
10818d021039SXu Yilun 	if (ibase + inr > binfo->nr_irqs) {
10828d021039SXu Yilun 		dev_err(binfo->dev,
10838a5de2deSXu Yilun 			"Invalid interrupt number in feature 0x%x\n", fid);
10848d021039SXu Yilun 		return -EINVAL;
10858d021039SXu Yilun 	}
10868d021039SXu Yilun 
10878d021039SXu Yilun 	for (i = 0; i < inr; i++) {
10888d021039SXu Yilun 		virq = binfo->irq_table[ibase + i];
10898d021039SXu Yilun 		if (virq < 0 || virq > NR_IRQS) {
10908d021039SXu Yilun 			dev_err(binfo->dev,
10918a5de2deSXu Yilun 				"Invalid irq table entry for feature 0x%x\n",
10928d021039SXu Yilun 				fid);
10938d021039SXu Yilun 			return -EINVAL;
10948d021039SXu Yilun 		}
10958d021039SXu Yilun 	}
10968d021039SXu Yilun 
10974747ab89SMatthew Gerlach 	finfo->irq_base = ibase;
10984747ab89SMatthew Gerlach 	finfo->nr_irqs = inr;
10998d021039SXu Yilun 
11008d021039SXu Yilun 	return 0;
11018d021039SXu Yilun }
11028d021039SXu Yilun 
dfh_get_param_size(void __iomem * dfh_base,resource_size_t max)11034747ab89SMatthew Gerlach static int dfh_get_param_size(void __iomem *dfh_base, resource_size_t max)
11044747ab89SMatthew Gerlach {
11054747ab89SMatthew Gerlach 	int size = 0;
11064747ab89SMatthew Gerlach 	u64 v, next;
11074747ab89SMatthew Gerlach 
11084747ab89SMatthew Gerlach 	if (!FIELD_GET(DFHv1_CSR_SIZE_GRP_HAS_PARAMS,
11094747ab89SMatthew Gerlach 		       readq(dfh_base + DFHv1_CSR_SIZE_GRP)))
11104747ab89SMatthew Gerlach 		return 0;
11114747ab89SMatthew Gerlach 
11124747ab89SMatthew Gerlach 	while (size + DFHv1_PARAM_HDR < max) {
11134747ab89SMatthew Gerlach 		v = readq(dfh_base + DFHv1_PARAM_HDR + size);
11144747ab89SMatthew Gerlach 
11154747ab89SMatthew Gerlach 		next = FIELD_GET(DFHv1_PARAM_HDR_NEXT_OFFSET, v);
11164747ab89SMatthew Gerlach 		if (!next)
11174747ab89SMatthew Gerlach 			return -EINVAL;
11184747ab89SMatthew Gerlach 
11194747ab89SMatthew Gerlach 		size += next * sizeof(u64);
11204747ab89SMatthew Gerlach 
11214747ab89SMatthew Gerlach 		if (FIELD_GET(DFHv1_PARAM_HDR_NEXT_EOP, v))
11224747ab89SMatthew Gerlach 			return size;
11234747ab89SMatthew Gerlach 	}
11244747ab89SMatthew Gerlach 
11254747ab89SMatthew Gerlach 	return -ENOENT;
11264747ab89SMatthew Gerlach }
11274747ab89SMatthew Gerlach 
1128543be3d8SWu Hao /*
1129543be3d8SWu Hao  * when create sub feature instances, for private features, it doesn't need
1130543be3d8SWu Hao  * to provide resource size and feature id as they could be read from DFH
1131543be3d8SWu Hao  * register. For afu sub feature, its register region only contains user
1132543be3d8SWu Hao  * defined registers, so never trust any information from it, just use the
1133543be3d8SWu Hao  * resource size information provided by its parent FIU.
1134543be3d8SWu Hao  */
1135543be3d8SWu Hao static int
create_feature_instance(struct build_feature_devs_info * binfo,resource_size_t ofst,resource_size_t size,u16 fid)1136543be3d8SWu Hao create_feature_instance(struct build_feature_devs_info *binfo,
113789eb35e8SXu Yilun 			resource_size_t ofst, resource_size_t size, u16 fid)
1138543be3d8SWu Hao {
1139543be3d8SWu Hao 	struct dfl_feature_info *finfo;
11404747ab89SMatthew Gerlach 	resource_size_t start, end;
11414747ab89SMatthew Gerlach 	int dfh_psize = 0;
1142e9a9970bSRuss Weight 	u8 revision = 0;
11434747ab89SMatthew Gerlach 	u64 v, addr_off;
11444747ab89SMatthew Gerlach 	u8 dfh_ver = 0;
11458d021039SXu Yilun 	int ret;
11461604986cSMartin Hundebøll 
1147e9a9970bSRuss Weight 	if (fid != FEATURE_ID_AFU) {
11481604986cSMartin Hundebøll 		v = readq(binfo->ioaddr + ofst);
11491604986cSMartin Hundebøll 		revision = FIELD_GET(DFH_REVISION, v);
11504747ab89SMatthew Gerlach 		dfh_ver = FIELD_GET(DFH_VERSION, v);
1151543be3d8SWu Hao 		/* read feature size and id if inputs are invalid */
11521604986cSMartin Hundebøll 		size = size ? size : feature_size(v);
11531604986cSMartin Hundebøll 		fid = fid ? fid : feature_id(v);
11544747ab89SMatthew Gerlach 		if (dfh_ver == 1) {
11554747ab89SMatthew Gerlach 			dfh_psize = dfh_get_param_size(binfo->ioaddr + ofst, size);
11564747ab89SMatthew Gerlach 			if (dfh_psize < 0) {
11574747ab89SMatthew Gerlach 				dev_err(binfo->dev,
11584747ab89SMatthew Gerlach 					"failed to read size of DFHv1 parameters %d\n",
11594747ab89SMatthew Gerlach 					dfh_psize);
11604747ab89SMatthew Gerlach 				return dfh_psize;
11614747ab89SMatthew Gerlach 			}
11624747ab89SMatthew Gerlach 			dev_dbg(binfo->dev, "dfhv1_psize %d\n", dfh_psize);
11634747ab89SMatthew Gerlach 		}
1164e9a9970bSRuss Weight 	}
1165543be3d8SWu Hao 
116689eb35e8SXu Yilun 	if (binfo->len - ofst < size)
1167543be3d8SWu Hao 		return -EINVAL;
1168543be3d8SWu Hao 
11694747ab89SMatthew Gerlach 	finfo = kzalloc(struct_size(finfo, params, dfh_psize / sizeof(u64)), GFP_KERNEL);
1170543be3d8SWu Hao 	if (!finfo)
1171543be3d8SWu Hao 		return -ENOMEM;
1172543be3d8SWu Hao 
11734747ab89SMatthew Gerlach 	memcpy_fromio(finfo->params, binfo->ioaddr + ofst + DFHv1_PARAM_HDR, dfh_psize);
11744747ab89SMatthew Gerlach 	finfo->param_size = dfh_psize;
11754747ab89SMatthew Gerlach 
1176543be3d8SWu Hao 	finfo->fid = fid;
11771604986cSMartin Hundebøll 	finfo->revision = revision;
11784747ab89SMatthew Gerlach 	finfo->dfh_version = dfh_ver;
11794747ab89SMatthew Gerlach 	if (dfh_ver == 1) {
11804747ab89SMatthew Gerlach 		v = readq(binfo->ioaddr + ofst + DFHv1_CSR_ADDR);
11814747ab89SMatthew Gerlach 		addr_off = FIELD_GET(DFHv1_CSR_ADDR_MASK, v);
11824747ab89SMatthew Gerlach 		if (FIELD_GET(DFHv1_CSR_ADDR_REL, v))
11834747ab89SMatthew Gerlach 			start = addr_off << 1;
11844747ab89SMatthew Gerlach 		else
11854747ab89SMatthew Gerlach 			start = binfo->start + ofst + addr_off;
11864747ab89SMatthew Gerlach 
11874747ab89SMatthew Gerlach 		v = readq(binfo->ioaddr + ofst + DFHv1_CSR_SIZE_GRP);
11884747ab89SMatthew Gerlach 		end = start + FIELD_GET(DFHv1_CSR_SIZE_GRP_SIZE, v) - 1;
11894747ab89SMatthew Gerlach 	} else {
11904747ab89SMatthew Gerlach 		start = binfo->start + ofst;
11914747ab89SMatthew Gerlach 		end = start + size - 1;
11924747ab89SMatthew Gerlach 	}
1193543be3d8SWu Hao 	finfo->mmio_res.flags = IORESOURCE_MEM;
11944747ab89SMatthew Gerlach 	finfo->mmio_res.start = start;
11954747ab89SMatthew Gerlach 	finfo->mmio_res.end = end;
11964747ab89SMatthew Gerlach 
11974747ab89SMatthew Gerlach 	ret = parse_feature_irqs(binfo, ofst, finfo);
11984747ab89SMatthew Gerlach 	if (ret) {
11994747ab89SMatthew Gerlach 		kfree(finfo);
12004747ab89SMatthew Gerlach 		return ret;
12014747ab89SMatthew Gerlach 	}
1202543be3d8SWu Hao 
1203543be3d8SWu Hao 	list_add_tail(&finfo->node, &binfo->sub_features);
1204543be3d8SWu Hao 	binfo->feature_num++;
1205543be3d8SWu Hao 
1206543be3d8SWu Hao 	return 0;
1207543be3d8SWu Hao }
1208543be3d8SWu Hao 
parse_feature_port_afu(struct build_feature_devs_info * binfo,resource_size_t ofst)1209543be3d8SWu Hao static int parse_feature_port_afu(struct build_feature_devs_info *binfo,
1210543be3d8SWu Hao 				  resource_size_t ofst)
1211543be3d8SWu Hao {
1212543be3d8SWu Hao 	u64 v = readq(binfo->ioaddr + PORT_HDR_CAP);
1213543be3d8SWu Hao 	u32 size = FIELD_GET(PORT_CAP_MMIO_SIZE, v) << 10;
1214543be3d8SWu Hao 
1215543be3d8SWu Hao 	WARN_ON(!size);
1216543be3d8SWu Hao 
121789eb35e8SXu Yilun 	return create_feature_instance(binfo, ofst, size, FEATURE_ID_AFU);
1218543be3d8SWu Hao }
1219543be3d8SWu Hao 
122089eb35e8SXu Yilun #define is_feature_dev_detected(binfo) (!!(binfo)->feature_dev)
122189eb35e8SXu Yilun 
parse_feature_afu(struct build_feature_devs_info * binfo,resource_size_t ofst)1222543be3d8SWu Hao static int parse_feature_afu(struct build_feature_devs_info *binfo,
1223543be3d8SWu Hao 			     resource_size_t ofst)
1224543be3d8SWu Hao {
122589eb35e8SXu Yilun 	if (!is_feature_dev_detected(binfo)) {
1226543be3d8SWu Hao 		dev_err(binfo->dev, "this AFU does not belong to any FIU.\n");
1227543be3d8SWu Hao 		return -EINVAL;
1228543be3d8SWu Hao 	}
1229543be3d8SWu Hao 
1230543be3d8SWu Hao 	switch (feature_dev_id_type(binfo->feature_dev)) {
1231543be3d8SWu Hao 	case PORT_ID:
123289eb35e8SXu Yilun 		return parse_feature_port_afu(binfo, ofst);
1233543be3d8SWu Hao 	default:
1234543be3d8SWu Hao 		dev_info(binfo->dev, "AFU belonging to FIU %s is not supported yet.\n",
1235543be3d8SWu Hao 			 binfo->feature_dev->name);
1236543be3d8SWu Hao 	}
1237543be3d8SWu Hao 
1238543be3d8SWu Hao 	return 0;
1239543be3d8SWu Hao }
1240543be3d8SWu Hao 
build_info_prepare(struct build_feature_devs_info * binfo,resource_size_t start,resource_size_t len)124189eb35e8SXu Yilun static int build_info_prepare(struct build_feature_devs_info *binfo,
124289eb35e8SXu Yilun 			      resource_size_t start, resource_size_t len)
124389eb35e8SXu Yilun {
124489eb35e8SXu Yilun 	struct device *dev = binfo->dev;
124589eb35e8SXu Yilun 	void __iomem *ioaddr;
124689eb35e8SXu Yilun 
124789eb35e8SXu Yilun 	if (!devm_request_mem_region(dev, start, len, dev_name(dev))) {
124889eb35e8SXu Yilun 		dev_err(dev, "request region fail, start:%pa, len:%pa\n",
124989eb35e8SXu Yilun 			&start, &len);
125089eb35e8SXu Yilun 		return -EBUSY;
125189eb35e8SXu Yilun 	}
125289eb35e8SXu Yilun 
125389eb35e8SXu Yilun 	ioaddr = devm_ioremap(dev, start, len);
125489eb35e8SXu Yilun 	if (!ioaddr) {
125589eb35e8SXu Yilun 		dev_err(dev, "ioremap region fail, start:%pa, len:%pa\n",
125689eb35e8SXu Yilun 			&start, &len);
125789eb35e8SXu Yilun 		return -ENOMEM;
125889eb35e8SXu Yilun 	}
125989eb35e8SXu Yilun 
126089eb35e8SXu Yilun 	binfo->start = start;
126189eb35e8SXu Yilun 	binfo->len = len;
126289eb35e8SXu Yilun 	binfo->ioaddr = ioaddr;
126389eb35e8SXu Yilun 
126489eb35e8SXu Yilun 	return 0;
126589eb35e8SXu Yilun }
126689eb35e8SXu Yilun 
build_info_complete(struct build_feature_devs_info * binfo)126789eb35e8SXu Yilun static void build_info_complete(struct build_feature_devs_info *binfo)
126889eb35e8SXu Yilun {
126989eb35e8SXu Yilun 	devm_iounmap(binfo->dev, binfo->ioaddr);
127089eb35e8SXu Yilun 	devm_release_mem_region(binfo->dev, binfo->start, binfo->len);
127189eb35e8SXu Yilun }
127289eb35e8SXu Yilun 
parse_feature_fiu(struct build_feature_devs_info * binfo,resource_size_t ofst)1273543be3d8SWu Hao static int parse_feature_fiu(struct build_feature_devs_info *binfo,
1274543be3d8SWu Hao 			     resource_size_t ofst)
1275543be3d8SWu Hao {
1276543be3d8SWu Hao 	int ret = 0;
12778a5de2deSXu Yilun 	u32 offset;
12788a5de2deSXu Yilun 	u16 id;
12798a5de2deSXu Yilun 	u64 v;
1280543be3d8SWu Hao 
128189eb35e8SXu Yilun 	if (is_feature_dev_detected(binfo)) {
128289eb35e8SXu Yilun 		build_info_complete(binfo);
1283543be3d8SWu Hao 
128489eb35e8SXu Yilun 		ret = build_info_commit_dev(binfo);
1285543be3d8SWu Hao 		if (ret)
1286543be3d8SWu Hao 			return ret;
1287543be3d8SWu Hao 
128889eb35e8SXu Yilun 		ret = build_info_prepare(binfo, binfo->start + ofst,
128989eb35e8SXu Yilun 					 binfo->len - ofst);
129089eb35e8SXu Yilun 		if (ret)
129189eb35e8SXu Yilun 			return ret;
129289eb35e8SXu Yilun 	}
129389eb35e8SXu Yilun 
129489eb35e8SXu Yilun 	v = readq(binfo->ioaddr + DFH);
129589eb35e8SXu Yilun 	id = FIELD_GET(DFH_ID, v);
129689eb35e8SXu Yilun 
129789eb35e8SXu Yilun 	/* create platform device for dfl feature dev */
129889eb35e8SXu Yilun 	ret = build_info_create_dev(binfo, dfh_id_to_type(id));
129989eb35e8SXu Yilun 	if (ret)
130089eb35e8SXu Yilun 		return ret;
130189eb35e8SXu Yilun 
130289eb35e8SXu Yilun 	ret = create_feature_instance(binfo, 0, 0, 0);
1303543be3d8SWu Hao 	if (ret)
1304543be3d8SWu Hao 		return ret;
1305543be3d8SWu Hao 	/*
1306543be3d8SWu Hao 	 * find and parse FIU's child AFU via its NEXT_AFU register.
1307543be3d8SWu Hao 	 * please note that only Port has valid NEXT_AFU pointer per spec.
1308543be3d8SWu Hao 	 */
130989eb35e8SXu Yilun 	v = readq(binfo->ioaddr + NEXT_AFU);
1310543be3d8SWu Hao 
1311543be3d8SWu Hao 	offset = FIELD_GET(NEXT_AFU_NEXT_DFH_OFST, v);
1312543be3d8SWu Hao 	if (offset)
131389eb35e8SXu Yilun 		return parse_feature_afu(binfo, offset);
1314543be3d8SWu Hao 
1315543be3d8SWu Hao 	dev_dbg(binfo->dev, "No AFUs detected on FIU %d\n", id);
1316543be3d8SWu Hao 
1317543be3d8SWu Hao 	return ret;
1318543be3d8SWu Hao }
1319543be3d8SWu Hao 
parse_feature_private(struct build_feature_devs_info * binfo,resource_size_t ofst)1320543be3d8SWu Hao static int parse_feature_private(struct build_feature_devs_info *binfo,
1321543be3d8SWu Hao 				 resource_size_t ofst)
1322543be3d8SWu Hao {
132389eb35e8SXu Yilun 	if (!is_feature_dev_detected(binfo)) {
13248a5de2deSXu Yilun 		dev_err(binfo->dev, "the private feature 0x%x does not belong to any AFU.\n",
13251604986cSMartin Hundebøll 			feature_id(readq(binfo->ioaddr + ofst)));
1326543be3d8SWu Hao 		return -EINVAL;
1327543be3d8SWu Hao 	}
1328543be3d8SWu Hao 
132989eb35e8SXu Yilun 	return create_feature_instance(binfo, ofst, 0, 0);
1330543be3d8SWu Hao }
1331543be3d8SWu Hao 
1332543be3d8SWu Hao /**
1333543be3d8SWu Hao  * parse_feature - parse a feature on given device feature list
1334543be3d8SWu Hao  *
1335543be3d8SWu Hao  * @binfo: build feature devices information.
133689eb35e8SXu Yilun  * @ofst: offset to current FIU header
1337543be3d8SWu Hao  */
parse_feature(struct build_feature_devs_info * binfo,resource_size_t ofst)1338543be3d8SWu Hao static int parse_feature(struct build_feature_devs_info *binfo,
133989eb35e8SXu Yilun 			 resource_size_t ofst)
1340543be3d8SWu Hao {
1341543be3d8SWu Hao 	u64 v;
1342543be3d8SWu Hao 	u32 type;
1343543be3d8SWu Hao 
134489eb35e8SXu Yilun 	v = readq(binfo->ioaddr + ofst + DFH);
1345543be3d8SWu Hao 	type = FIELD_GET(DFH_TYPE, v);
1346543be3d8SWu Hao 
1347543be3d8SWu Hao 	switch (type) {
1348543be3d8SWu Hao 	case DFH_TYPE_AFU:
134989eb35e8SXu Yilun 		return parse_feature_afu(binfo, ofst);
1350543be3d8SWu Hao 	case DFH_TYPE_PRIVATE:
135189eb35e8SXu Yilun 		return parse_feature_private(binfo, ofst);
1352543be3d8SWu Hao 	case DFH_TYPE_FIU:
135389eb35e8SXu Yilun 		return parse_feature_fiu(binfo, ofst);
1354543be3d8SWu Hao 	default:
1355543be3d8SWu Hao 		dev_info(binfo->dev,
1356543be3d8SWu Hao 			 "Feature Type %x is not supported.\n", type);
1357543be3d8SWu Hao 	}
1358543be3d8SWu Hao 
1359543be3d8SWu Hao 	return 0;
1360543be3d8SWu Hao }
1361543be3d8SWu Hao 
parse_feature_list(struct build_feature_devs_info * binfo,resource_size_t start,resource_size_t len)1362543be3d8SWu Hao static int parse_feature_list(struct build_feature_devs_info *binfo,
136389eb35e8SXu Yilun 			      resource_size_t start, resource_size_t len)
1364543be3d8SWu Hao {
136589eb35e8SXu Yilun 	resource_size_t end = start + len;
1366543be3d8SWu Hao 	int ret = 0;
1367543be3d8SWu Hao 	u32 ofst = 0;
1368543be3d8SWu Hao 	u64 v;
1369543be3d8SWu Hao 
137089eb35e8SXu Yilun 	ret = build_info_prepare(binfo, start, len);
137189eb35e8SXu Yilun 	if (ret)
137289eb35e8SXu Yilun 		return ret;
137389eb35e8SXu Yilun 
1374543be3d8SWu Hao 	/* walk through the device feature list via DFH's next DFH pointer. */
1375543be3d8SWu Hao 	for (; start < end; start += ofst) {
1376543be3d8SWu Hao 		if (end - start < DFH_SIZE) {
1377543be3d8SWu Hao 			dev_err(binfo->dev, "The region is too small to contain a feature.\n");
1378543be3d8SWu Hao 			return -EINVAL;
1379543be3d8SWu Hao 		}
1380543be3d8SWu Hao 
138189eb35e8SXu Yilun 		ret = parse_feature(binfo, start - binfo->start);
1382543be3d8SWu Hao 		if (ret)
1383543be3d8SWu Hao 			return ret;
1384543be3d8SWu Hao 
138589eb35e8SXu Yilun 		v = readq(binfo->ioaddr + start - binfo->start + DFH);
1386543be3d8SWu Hao 		ofst = FIELD_GET(DFH_NEXT_HDR_OFST, v);
1387543be3d8SWu Hao 
1388543be3d8SWu Hao 		/* stop parsing if EOL(End of List) is set or offset is 0 */
1389543be3d8SWu Hao 		if ((v & DFH_EOL) || !ofst)
1390543be3d8SWu Hao 			break;
1391543be3d8SWu Hao 	}
1392543be3d8SWu Hao 
1393543be3d8SWu Hao 	/* commit current feature device when reach the end of list */
139489eb35e8SXu Yilun 	build_info_complete(binfo);
139589eb35e8SXu Yilun 
139689eb35e8SXu Yilun 	if (is_feature_dev_detected(binfo))
139789eb35e8SXu Yilun 		ret = build_info_commit_dev(binfo);
139889eb35e8SXu Yilun 
139989eb35e8SXu Yilun 	return ret;
1400543be3d8SWu Hao }
1401543be3d8SWu Hao 
dfl_fpga_enum_info_alloc(struct device * dev)1402543be3d8SWu Hao struct dfl_fpga_enum_info *dfl_fpga_enum_info_alloc(struct device *dev)
1403543be3d8SWu Hao {
1404543be3d8SWu Hao 	struct dfl_fpga_enum_info *info;
1405543be3d8SWu Hao 
1406543be3d8SWu Hao 	get_device(dev);
1407543be3d8SWu Hao 
1408543be3d8SWu Hao 	info = devm_kzalloc(dev, sizeof(*info), GFP_KERNEL);
1409543be3d8SWu Hao 	if (!info) {
1410543be3d8SWu Hao 		put_device(dev);
1411543be3d8SWu Hao 		return NULL;
1412543be3d8SWu Hao 	}
1413543be3d8SWu Hao 
1414543be3d8SWu Hao 	info->dev = dev;
1415543be3d8SWu Hao 	INIT_LIST_HEAD(&info->dfls);
1416543be3d8SWu Hao 
1417543be3d8SWu Hao 	return info;
1418543be3d8SWu Hao }
1419543be3d8SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_enum_info_alloc);
1420543be3d8SWu Hao 
dfl_fpga_enum_info_free(struct dfl_fpga_enum_info * info)1421543be3d8SWu Hao void dfl_fpga_enum_info_free(struct dfl_fpga_enum_info *info)
1422543be3d8SWu Hao {
1423543be3d8SWu Hao 	struct dfl_fpga_enum_dfl *tmp, *dfl;
1424543be3d8SWu Hao 	struct device *dev;
1425543be3d8SWu Hao 
1426543be3d8SWu Hao 	if (!info)
1427543be3d8SWu Hao 		return;
1428543be3d8SWu Hao 
1429543be3d8SWu Hao 	dev = info->dev;
1430543be3d8SWu Hao 
1431543be3d8SWu Hao 	/* remove all device feature lists in the list. */
1432543be3d8SWu Hao 	list_for_each_entry_safe(dfl, tmp, &info->dfls, node) {
1433543be3d8SWu Hao 		list_del(&dfl->node);
1434543be3d8SWu Hao 		devm_kfree(dev, dfl);
1435543be3d8SWu Hao 	}
1436543be3d8SWu Hao 
14378d021039SXu Yilun 	/* remove irq table */
14388d021039SXu Yilun 	if (info->irq_table)
14398d021039SXu Yilun 		devm_kfree(dev, info->irq_table);
14408d021039SXu Yilun 
1441543be3d8SWu Hao 	devm_kfree(dev, info);
1442543be3d8SWu Hao 	put_device(dev);
1443543be3d8SWu Hao }
1444543be3d8SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_enum_info_free);
1445543be3d8SWu Hao 
1446543be3d8SWu Hao /**
1447543be3d8SWu Hao  * dfl_fpga_enum_info_add_dfl - add info of a device feature list to enum info
1448543be3d8SWu Hao  *
1449543be3d8SWu Hao  * @info: ptr to dfl_fpga_enum_info
1450543be3d8SWu Hao  * @start: mmio resource address of the device feature list.
1451543be3d8SWu Hao  * @len: mmio resource length of the device feature list.
1452543be3d8SWu Hao  *
1453543be3d8SWu Hao  * One FPGA device may have one or more Device Feature Lists (DFLs), use this
1454543be3d8SWu Hao  * function to add information of each DFL to common data structure for next
1455543be3d8SWu Hao  * step enumeration.
1456543be3d8SWu Hao  *
1457543be3d8SWu Hao  * Return: 0 on success, negative error code otherwise.
1458543be3d8SWu Hao  */
dfl_fpga_enum_info_add_dfl(struct dfl_fpga_enum_info * info,resource_size_t start,resource_size_t len)1459543be3d8SWu Hao int dfl_fpga_enum_info_add_dfl(struct dfl_fpga_enum_info *info,
146089eb35e8SXu Yilun 			       resource_size_t start, resource_size_t len)
1461543be3d8SWu Hao {
1462543be3d8SWu Hao 	struct dfl_fpga_enum_dfl *dfl;
1463543be3d8SWu Hao 
1464543be3d8SWu Hao 	dfl = devm_kzalloc(info->dev, sizeof(*dfl), GFP_KERNEL);
1465543be3d8SWu Hao 	if (!dfl)
1466543be3d8SWu Hao 		return -ENOMEM;
1467543be3d8SWu Hao 
1468543be3d8SWu Hao 	dfl->start = start;
1469543be3d8SWu Hao 	dfl->len = len;
1470543be3d8SWu Hao 
1471543be3d8SWu Hao 	list_add_tail(&dfl->node, &info->dfls);
1472543be3d8SWu Hao 
1473543be3d8SWu Hao 	return 0;
1474543be3d8SWu Hao }
1475543be3d8SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_enum_info_add_dfl);
1476543be3d8SWu Hao 
14778d021039SXu Yilun /**
14788d021039SXu Yilun  * dfl_fpga_enum_info_add_irq - add irq table to enum info
14798d021039SXu Yilun  *
14808d021039SXu Yilun  * @info: ptr to dfl_fpga_enum_info
14818d021039SXu Yilun  * @nr_irqs: number of irqs of the DFL fpga device to be enumerated.
14828d021039SXu Yilun  * @irq_table: Linux IRQ numbers for all irqs, indexed by local irq index of
14838d021039SXu Yilun  *	       this device.
14848d021039SXu Yilun  *
14858d021039SXu Yilun  * One FPGA device may have several interrupts. This function adds irq
14868d021039SXu Yilun  * information of the DFL fpga device to enum info for next step enumeration.
14878d021039SXu Yilun  * This function should be called before dfl_fpga_feature_devs_enumerate().
14888d021039SXu Yilun  * As we only support one irq domain for all DFLs in the same enum info, adding
14898d021039SXu Yilun  * irq table a second time for the same enum info will return error.
14908d021039SXu Yilun  *
14918d021039SXu Yilun  * If we need to enumerate DFLs which belong to different irq domains, we
14928d021039SXu Yilun  * should fill more enum info and enumerate them one by one.
14938d021039SXu Yilun  *
14948d021039SXu Yilun  * Return: 0 on success, negative error code otherwise.
14958d021039SXu Yilun  */
dfl_fpga_enum_info_add_irq(struct dfl_fpga_enum_info * info,unsigned int nr_irqs,int * irq_table)14968d021039SXu Yilun int dfl_fpga_enum_info_add_irq(struct dfl_fpga_enum_info *info,
14978d021039SXu Yilun 			       unsigned int nr_irqs, int *irq_table)
14988d021039SXu Yilun {
14998d021039SXu Yilun 	if (!nr_irqs || !irq_table)
15008d021039SXu Yilun 		return -EINVAL;
15018d021039SXu Yilun 
15028d021039SXu Yilun 	if (info->irq_table)
15038d021039SXu Yilun 		return -EEXIST;
15048d021039SXu Yilun 
15058d021039SXu Yilun 	info->irq_table = devm_kmemdup(info->dev, irq_table,
15068d021039SXu Yilun 				       sizeof(int) * nr_irqs, GFP_KERNEL);
15078d021039SXu Yilun 	if (!info->irq_table)
15088d021039SXu Yilun 		return -ENOMEM;
15098d021039SXu Yilun 
15108d021039SXu Yilun 	info->nr_irqs = nr_irqs;
15118d021039SXu Yilun 
15128d021039SXu Yilun 	return 0;
15138d021039SXu Yilun }
15148d021039SXu Yilun EXPORT_SYMBOL_GPL(dfl_fpga_enum_info_add_irq);
15158d021039SXu Yilun 
remove_feature_dev(struct device * dev,void * data)1516543be3d8SWu Hao static int remove_feature_dev(struct device *dev, void *data)
1517543be3d8SWu Hao {
1518543be3d8SWu Hao 	struct platform_device *pdev = to_platform_device(dev);
1519543be3d8SWu Hao 	enum dfl_id_type type = feature_dev_id_type(pdev);
1520543be3d8SWu Hao 	int id = pdev->id;
1521543be3d8SWu Hao 
1522543be3d8SWu Hao 	platform_device_unregister(pdev);
1523543be3d8SWu Hao 
1524543be3d8SWu Hao 	dfl_id_free(type, id);
1525543be3d8SWu Hao 
1526543be3d8SWu Hao 	return 0;
1527543be3d8SWu Hao }
1528543be3d8SWu Hao 
remove_feature_devs(struct dfl_fpga_cdev * cdev)1529543be3d8SWu Hao static void remove_feature_devs(struct dfl_fpga_cdev *cdev)
1530543be3d8SWu Hao {
1531543be3d8SWu Hao 	device_for_each_child(&cdev->region->dev, NULL, remove_feature_dev);
1532543be3d8SWu Hao }
1533543be3d8SWu Hao 
1534543be3d8SWu Hao /**
1535543be3d8SWu Hao  * dfl_fpga_feature_devs_enumerate - enumerate feature devices
1536543be3d8SWu Hao  * @info: information for enumeration.
1537543be3d8SWu Hao  *
1538543be3d8SWu Hao  * This function creates a container device (base FPGA region), enumerates
1539543be3d8SWu Hao  * feature devices based on the enumeration info and creates platform devices
1540543be3d8SWu Hao  * under the container device.
1541543be3d8SWu Hao  *
1542543be3d8SWu Hao  * Return: dfl_fpga_cdev struct on success, -errno on failure
1543543be3d8SWu Hao  */
1544543be3d8SWu Hao struct dfl_fpga_cdev *
dfl_fpga_feature_devs_enumerate(struct dfl_fpga_enum_info * info)1545543be3d8SWu Hao dfl_fpga_feature_devs_enumerate(struct dfl_fpga_enum_info *info)
1546543be3d8SWu Hao {
1547543be3d8SWu Hao 	struct build_feature_devs_info *binfo;
1548543be3d8SWu Hao 	struct dfl_fpga_enum_dfl *dfl;
1549543be3d8SWu Hao 	struct dfl_fpga_cdev *cdev;
1550543be3d8SWu Hao 	int ret = 0;
1551543be3d8SWu Hao 
1552543be3d8SWu Hao 	if (!info->dev)
1553543be3d8SWu Hao 		return ERR_PTR(-ENODEV);
1554543be3d8SWu Hao 
1555543be3d8SWu Hao 	cdev = devm_kzalloc(info->dev, sizeof(*cdev), GFP_KERNEL);
1556543be3d8SWu Hao 	if (!cdev)
1557543be3d8SWu Hao 		return ERR_PTR(-ENOMEM);
1558543be3d8SWu Hao 
1559543be3d8SWu Hao 	cdev->parent = info->dev;
1560543be3d8SWu Hao 	mutex_init(&cdev->lock);
1561543be3d8SWu Hao 	INIT_LIST_HEAD(&cdev->port_dev_list);
1562543be3d8SWu Hao 
15638886a579SRuss Weight 	cdev->region = fpga_region_register(info->dev, NULL, NULL);
15648886a579SRuss Weight 	if (IS_ERR(cdev->region)) {
15658886a579SRuss Weight 		ret = PTR_ERR(cdev->region);
1566fea82b7fSAlan Tull 		goto free_cdev_exit;
15678886a579SRuss Weight 	}
1568543be3d8SWu Hao 
1569543be3d8SWu Hao 	/* create and init build info for enumeration */
1570543be3d8SWu Hao 	binfo = devm_kzalloc(info->dev, sizeof(*binfo), GFP_KERNEL);
1571543be3d8SWu Hao 	if (!binfo) {
1572543be3d8SWu Hao 		ret = -ENOMEM;
1573543be3d8SWu Hao 		goto unregister_region_exit;
1574543be3d8SWu Hao 	}
1575543be3d8SWu Hao 
1576543be3d8SWu Hao 	binfo->dev = info->dev;
1577543be3d8SWu Hao 	binfo->cdev = cdev;
1578543be3d8SWu Hao 
15798d021039SXu Yilun 	binfo->nr_irqs = info->nr_irqs;
15808d021039SXu Yilun 	if (info->nr_irqs)
15818d021039SXu Yilun 		binfo->irq_table = info->irq_table;
15828d021039SXu Yilun 
1583543be3d8SWu Hao 	/*
1584543be3d8SWu Hao 	 * start enumeration for all feature devices based on Device Feature
1585543be3d8SWu Hao 	 * Lists.
1586543be3d8SWu Hao 	 */
1587543be3d8SWu Hao 	list_for_each_entry(dfl, &info->dfls, node) {
158889eb35e8SXu Yilun 		ret = parse_feature_list(binfo, dfl->start, dfl->len);
1589543be3d8SWu Hao 		if (ret) {
1590543be3d8SWu Hao 			remove_feature_devs(cdev);
1591543be3d8SWu Hao 			build_info_free(binfo);
1592543be3d8SWu Hao 			goto unregister_region_exit;
1593543be3d8SWu Hao 		}
1594543be3d8SWu Hao 	}
1595543be3d8SWu Hao 
1596543be3d8SWu Hao 	build_info_free(binfo);
1597543be3d8SWu Hao 
1598543be3d8SWu Hao 	return cdev;
1599543be3d8SWu Hao 
1600543be3d8SWu Hao unregister_region_exit:
1601543be3d8SWu Hao 	fpga_region_unregister(cdev->region);
1602543be3d8SWu Hao free_cdev_exit:
1603543be3d8SWu Hao 	devm_kfree(info->dev, cdev);
1604543be3d8SWu Hao 	return ERR_PTR(ret);
1605543be3d8SWu Hao }
1606543be3d8SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_feature_devs_enumerate);
1607543be3d8SWu Hao 
1608543be3d8SWu Hao /**
1609543be3d8SWu Hao  * dfl_fpga_feature_devs_remove - remove all feature devices
1610543be3d8SWu Hao  * @cdev: fpga container device.
1611543be3d8SWu Hao  *
1612543be3d8SWu Hao  * Remove the container device and all feature devices under given container
1613543be3d8SWu Hao  * devices.
1614543be3d8SWu Hao  */
dfl_fpga_feature_devs_remove(struct dfl_fpga_cdev * cdev)1615543be3d8SWu Hao void dfl_fpga_feature_devs_remove(struct dfl_fpga_cdev *cdev)
1616543be3d8SWu Hao {
1617543be3d8SWu Hao 	struct dfl_feature_platform_data *pdata, *ptmp;
1618543be3d8SWu Hao 
1619543be3d8SWu Hao 	mutex_lock(&cdev->lock);
162069bb18ddSWu Hao 	if (cdev->fme_dev)
1621543be3d8SWu Hao 		put_device(cdev->fme_dev);
1622543be3d8SWu Hao 
1623543be3d8SWu Hao 	list_for_each_entry_safe(pdata, ptmp, &cdev->port_dev_list, node) {
1624543be3d8SWu Hao 		struct platform_device *port_dev = pdata->dev;
1625543be3d8SWu Hao 
162669bb18ddSWu Hao 		/* remove released ports */
162769bb18ddSWu Hao 		if (!device_is_registered(&port_dev->dev)) {
162869bb18ddSWu Hao 			dfl_id_free(feature_dev_id_type(port_dev),
162969bb18ddSWu Hao 				    port_dev->id);
163069bb18ddSWu Hao 			platform_device_put(port_dev);
163169bb18ddSWu Hao 		}
163269bb18ddSWu Hao 
1633543be3d8SWu Hao 		list_del(&pdata->node);
1634543be3d8SWu Hao 		put_device(&port_dev->dev);
1635543be3d8SWu Hao 	}
1636543be3d8SWu Hao 	mutex_unlock(&cdev->lock);
1637543be3d8SWu Hao 
163869bb18ddSWu Hao 	remove_feature_devs(cdev);
163969bb18ddSWu Hao 
1640543be3d8SWu Hao 	fpga_region_unregister(cdev->region);
1641543be3d8SWu Hao 	devm_kfree(cdev->parent, cdev);
1642543be3d8SWu Hao }
1643543be3d8SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_feature_devs_remove);
1644543be3d8SWu Hao 
16455d56e117SWu Hao /**
16465d56e117SWu Hao  * __dfl_fpga_cdev_find_port - find a port under given container device
16475d56e117SWu Hao  *
16485d56e117SWu Hao  * @cdev: container device
16495d56e117SWu Hao  * @data: data passed to match function
16505d56e117SWu Hao  * @match: match function used to find specific port from the port device list
16515d56e117SWu Hao  *
16525d56e117SWu Hao  * Find a port device under container device. This function needs to be
16535d56e117SWu Hao  * invoked with lock held.
16545d56e117SWu Hao  *
16555d56e117SWu Hao  * Return: pointer to port's platform device if successful, NULL otherwise.
16565d56e117SWu Hao  *
16575d56e117SWu Hao  * NOTE: you will need to drop the device reference with put_device() after use.
16585d56e117SWu Hao  */
16595d56e117SWu Hao struct platform_device *
__dfl_fpga_cdev_find_port(struct dfl_fpga_cdev * cdev,void * data,int (* match)(struct platform_device *,void *))16605d56e117SWu Hao __dfl_fpga_cdev_find_port(struct dfl_fpga_cdev *cdev, void *data,
16615d56e117SWu Hao 			  int (*match)(struct platform_device *, void *))
16625d56e117SWu Hao {
16635d56e117SWu Hao 	struct dfl_feature_platform_data *pdata;
16645d56e117SWu Hao 	struct platform_device *port_dev;
16655d56e117SWu Hao 
16665d56e117SWu Hao 	list_for_each_entry(pdata, &cdev->port_dev_list, node) {
16675d56e117SWu Hao 		port_dev = pdata->dev;
16685d56e117SWu Hao 
16695d56e117SWu Hao 		if (match(port_dev, data) && get_device(&port_dev->dev))
16705d56e117SWu Hao 			return port_dev;
16715d56e117SWu Hao 	}
16725d56e117SWu Hao 
16735d56e117SWu Hao 	return NULL;
16745d56e117SWu Hao }
16755d56e117SWu Hao EXPORT_SYMBOL_GPL(__dfl_fpga_cdev_find_port);
16765d56e117SWu Hao 
dfl_fpga_init(void)1677543be3d8SWu Hao static int __init dfl_fpga_init(void)
1678543be3d8SWu Hao {
1679b16c5147SWu Hao 	int ret;
1680b16c5147SWu Hao 
16819ba3a0aaSXu Yilun 	ret = bus_register(&dfl_bus_type);
16829ba3a0aaSXu Yilun 	if (ret)
16839ba3a0aaSXu Yilun 		return ret;
16849ba3a0aaSXu Yilun 
1685543be3d8SWu Hao 	dfl_ids_init();
1686543be3d8SWu Hao 
1687b16c5147SWu Hao 	ret = dfl_chardev_init();
16889ba3a0aaSXu Yilun 	if (ret) {
1689b16c5147SWu Hao 		dfl_ids_destroy();
16909ba3a0aaSXu Yilun 		bus_unregister(&dfl_bus_type);
16919ba3a0aaSXu Yilun 	}
1692b16c5147SWu Hao 
1693b16c5147SWu Hao 	return ret;
1694543be3d8SWu Hao }
1695543be3d8SWu Hao 
169669bb18ddSWu Hao /**
169769bb18ddSWu Hao  * dfl_fpga_cdev_release_port - release a port platform device
169869bb18ddSWu Hao  *
169969bb18ddSWu Hao  * @cdev: parent container device.
170069bb18ddSWu Hao  * @port_id: id of the port platform device.
170169bb18ddSWu Hao  *
170269bb18ddSWu Hao  * This function allows user to release a port platform device. This is a
170369bb18ddSWu Hao  * mandatory step before turn a port from PF into VF for SRIOV support.
170469bb18ddSWu Hao  *
170569bb18ddSWu Hao  * Return: 0 on success, negative error code otherwise.
170669bb18ddSWu Hao  */
dfl_fpga_cdev_release_port(struct dfl_fpga_cdev * cdev,int port_id)170769bb18ddSWu Hao int dfl_fpga_cdev_release_port(struct dfl_fpga_cdev *cdev, int port_id)
170869bb18ddSWu Hao {
1709b6862193SXu Yilun 	struct dfl_feature_platform_data *pdata;
171069bb18ddSWu Hao 	struct platform_device *port_pdev;
171169bb18ddSWu Hao 	int ret = -ENODEV;
171269bb18ddSWu Hao 
171369bb18ddSWu Hao 	mutex_lock(&cdev->lock);
171469bb18ddSWu Hao 	port_pdev = __dfl_fpga_cdev_find_port(cdev, &port_id,
171569bb18ddSWu Hao 					      dfl_fpga_check_port_id);
171669bb18ddSWu Hao 	if (!port_pdev)
171769bb18ddSWu Hao 		goto unlock_exit;
171869bb18ddSWu Hao 
171969bb18ddSWu Hao 	if (!device_is_registered(&port_pdev->dev)) {
172069bb18ddSWu Hao 		ret = -EBUSY;
172169bb18ddSWu Hao 		goto put_dev_exit;
172269bb18ddSWu Hao 	}
172369bb18ddSWu Hao 
1724b6862193SXu Yilun 	pdata = dev_get_platdata(&port_pdev->dev);
1725b6862193SXu Yilun 
1726b6862193SXu Yilun 	mutex_lock(&pdata->lock);
1727b6862193SXu Yilun 	ret = dfl_feature_dev_use_begin(pdata, true);
1728b6862193SXu Yilun 	mutex_unlock(&pdata->lock);
172969bb18ddSWu Hao 	if (ret)
173069bb18ddSWu Hao 		goto put_dev_exit;
173169bb18ddSWu Hao 
173269bb18ddSWu Hao 	platform_device_del(port_pdev);
173369bb18ddSWu Hao 	cdev->released_port_num++;
173469bb18ddSWu Hao put_dev_exit:
173569bb18ddSWu Hao 	put_device(&port_pdev->dev);
173669bb18ddSWu Hao unlock_exit:
173769bb18ddSWu Hao 	mutex_unlock(&cdev->lock);
173869bb18ddSWu Hao 	return ret;
173969bb18ddSWu Hao }
174069bb18ddSWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_cdev_release_port);
174169bb18ddSWu Hao 
174269bb18ddSWu Hao /**
174369bb18ddSWu Hao  * dfl_fpga_cdev_assign_port - assign a port platform device back
174469bb18ddSWu Hao  *
174569bb18ddSWu Hao  * @cdev: parent container device.
174669bb18ddSWu Hao  * @port_id: id of the port platform device.
174769bb18ddSWu Hao  *
174869bb18ddSWu Hao  * This function allows user to assign a port platform device back. This is
174969bb18ddSWu Hao  * a mandatory step after disable SRIOV support.
175069bb18ddSWu Hao  *
175169bb18ddSWu Hao  * Return: 0 on success, negative error code otherwise.
175269bb18ddSWu Hao  */
dfl_fpga_cdev_assign_port(struct dfl_fpga_cdev * cdev,int port_id)175369bb18ddSWu Hao int dfl_fpga_cdev_assign_port(struct dfl_fpga_cdev *cdev, int port_id)
175469bb18ddSWu Hao {
1755b6862193SXu Yilun 	struct dfl_feature_platform_data *pdata;
175669bb18ddSWu Hao 	struct platform_device *port_pdev;
175769bb18ddSWu Hao 	int ret = -ENODEV;
175869bb18ddSWu Hao 
175969bb18ddSWu Hao 	mutex_lock(&cdev->lock);
176069bb18ddSWu Hao 	port_pdev = __dfl_fpga_cdev_find_port(cdev, &port_id,
176169bb18ddSWu Hao 					      dfl_fpga_check_port_id);
176269bb18ddSWu Hao 	if (!port_pdev)
176369bb18ddSWu Hao 		goto unlock_exit;
176469bb18ddSWu Hao 
176569bb18ddSWu Hao 	if (device_is_registered(&port_pdev->dev)) {
176669bb18ddSWu Hao 		ret = -EBUSY;
176769bb18ddSWu Hao 		goto put_dev_exit;
176869bb18ddSWu Hao 	}
176969bb18ddSWu Hao 
177069bb18ddSWu Hao 	ret = platform_device_add(port_pdev);
177169bb18ddSWu Hao 	if (ret)
177269bb18ddSWu Hao 		goto put_dev_exit;
177369bb18ddSWu Hao 
1774b6862193SXu Yilun 	pdata = dev_get_platdata(&port_pdev->dev);
1775b6862193SXu Yilun 
1776b6862193SXu Yilun 	mutex_lock(&pdata->lock);
1777b6862193SXu Yilun 	dfl_feature_dev_use_end(pdata);
1778b6862193SXu Yilun 	mutex_unlock(&pdata->lock);
1779b6862193SXu Yilun 
178069bb18ddSWu Hao 	cdev->released_port_num--;
178169bb18ddSWu Hao put_dev_exit:
178269bb18ddSWu Hao 	put_device(&port_pdev->dev);
178369bb18ddSWu Hao unlock_exit:
178469bb18ddSWu Hao 	mutex_unlock(&cdev->lock);
178569bb18ddSWu Hao 	return ret;
178669bb18ddSWu Hao }
178769bb18ddSWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_cdev_assign_port);
178869bb18ddSWu Hao 
config_port_access_mode(struct device * fme_dev,int port_id,bool is_vf)1789bdd4f307SWu Hao static void config_port_access_mode(struct device *fme_dev, int port_id,
1790bdd4f307SWu Hao 				    bool is_vf)
1791bdd4f307SWu Hao {
1792bdd4f307SWu Hao 	void __iomem *base;
1793bdd4f307SWu Hao 	u64 v;
1794bdd4f307SWu Hao 
1795bdd4f307SWu Hao 	base = dfl_get_feature_ioaddr_by_id(fme_dev, FME_FEATURE_ID_HEADER);
1796bdd4f307SWu Hao 
1797bdd4f307SWu Hao 	v = readq(base + FME_HDR_PORT_OFST(port_id));
1798bdd4f307SWu Hao 
1799bdd4f307SWu Hao 	v &= ~FME_PORT_OFST_ACC_CTRL;
1800bdd4f307SWu Hao 	v |= FIELD_PREP(FME_PORT_OFST_ACC_CTRL,
1801bdd4f307SWu Hao 			is_vf ? FME_PORT_OFST_ACC_VF : FME_PORT_OFST_ACC_PF);
1802bdd4f307SWu Hao 
1803bdd4f307SWu Hao 	writeq(v, base + FME_HDR_PORT_OFST(port_id));
1804bdd4f307SWu Hao }
1805bdd4f307SWu Hao 
1806bdd4f307SWu Hao #define config_port_vf_mode(dev, id) config_port_access_mode(dev, id, true)
1807bdd4f307SWu Hao #define config_port_pf_mode(dev, id) config_port_access_mode(dev, id, false)
1808bdd4f307SWu Hao 
1809bdd4f307SWu Hao /**
1810bdd4f307SWu Hao  * dfl_fpga_cdev_config_ports_pf - configure ports to PF access mode
1811bdd4f307SWu Hao  *
1812bdd4f307SWu Hao  * @cdev: parent container device.
1813bdd4f307SWu Hao  *
1814bdd4f307SWu Hao  * This function is needed in sriov configuration routine. It could be used to
1815bdd4f307SWu Hao  * configure the all released ports from VF access mode to PF.
1816bdd4f307SWu Hao  */
dfl_fpga_cdev_config_ports_pf(struct dfl_fpga_cdev * cdev)1817bdd4f307SWu Hao void dfl_fpga_cdev_config_ports_pf(struct dfl_fpga_cdev *cdev)
1818bdd4f307SWu Hao {
1819bdd4f307SWu Hao 	struct dfl_feature_platform_data *pdata;
1820bdd4f307SWu Hao 
1821bdd4f307SWu Hao 	mutex_lock(&cdev->lock);
1822bdd4f307SWu Hao 	list_for_each_entry(pdata, &cdev->port_dev_list, node) {
1823bdd4f307SWu Hao 		if (device_is_registered(&pdata->dev->dev))
1824bdd4f307SWu Hao 			continue;
1825bdd4f307SWu Hao 
1826bdd4f307SWu Hao 		config_port_pf_mode(cdev->fme_dev, pdata->id);
1827bdd4f307SWu Hao 	}
1828bdd4f307SWu Hao 	mutex_unlock(&cdev->lock);
1829bdd4f307SWu Hao }
1830bdd4f307SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_cdev_config_ports_pf);
1831bdd4f307SWu Hao 
1832bdd4f307SWu Hao /**
1833bdd4f307SWu Hao  * dfl_fpga_cdev_config_ports_vf - configure ports to VF access mode
1834bdd4f307SWu Hao  *
1835bdd4f307SWu Hao  * @cdev: parent container device.
1836bdd4f307SWu Hao  * @num_vfs: VF device number.
1837bdd4f307SWu Hao  *
1838bdd4f307SWu Hao  * This function is needed in sriov configuration routine. It could be used to
1839bdd4f307SWu Hao  * configure the released ports from PF access mode to VF.
1840bdd4f307SWu Hao  *
1841bdd4f307SWu Hao  * Return: 0 on success, negative error code otherwise.
1842bdd4f307SWu Hao  */
dfl_fpga_cdev_config_ports_vf(struct dfl_fpga_cdev * cdev,int num_vfs)1843bdd4f307SWu Hao int dfl_fpga_cdev_config_ports_vf(struct dfl_fpga_cdev *cdev, int num_vfs)
1844bdd4f307SWu Hao {
1845bdd4f307SWu Hao 	struct dfl_feature_platform_data *pdata;
1846bdd4f307SWu Hao 	int ret = 0;
1847bdd4f307SWu Hao 
1848bdd4f307SWu Hao 	mutex_lock(&cdev->lock);
1849bdd4f307SWu Hao 	/*
1850bdd4f307SWu Hao 	 * can't turn multiple ports into 1 VF device, only 1 port for 1 VF
1851bdd4f307SWu Hao 	 * device, so if released port number doesn't match VF device number,
1852bdd4f307SWu Hao 	 * then reject the request with -EINVAL error code.
1853bdd4f307SWu Hao 	 */
1854bdd4f307SWu Hao 	if (cdev->released_port_num != num_vfs) {
1855bdd4f307SWu Hao 		ret = -EINVAL;
1856bdd4f307SWu Hao 		goto done;
1857bdd4f307SWu Hao 	}
1858bdd4f307SWu Hao 
1859bdd4f307SWu Hao 	list_for_each_entry(pdata, &cdev->port_dev_list, node) {
1860bdd4f307SWu Hao 		if (device_is_registered(&pdata->dev->dev))
1861bdd4f307SWu Hao 			continue;
1862bdd4f307SWu Hao 
1863bdd4f307SWu Hao 		config_port_vf_mode(cdev->fme_dev, pdata->id);
1864bdd4f307SWu Hao 	}
1865bdd4f307SWu Hao done:
1866bdd4f307SWu Hao 	mutex_unlock(&cdev->lock);
1867bdd4f307SWu Hao 	return ret;
1868bdd4f307SWu Hao }
1869bdd4f307SWu Hao EXPORT_SYMBOL_GPL(dfl_fpga_cdev_config_ports_vf);
1870bdd4f307SWu Hao 
dfl_irq_handler(int irq,void * arg)1871322b598bSXu Yilun static irqreturn_t dfl_irq_handler(int irq, void *arg)
1872322b598bSXu Yilun {
1873322b598bSXu Yilun 	struct eventfd_ctx *trigger = arg;
1874322b598bSXu Yilun 
1875322b598bSXu Yilun 	eventfd_signal(trigger, 1);
1876322b598bSXu Yilun 	return IRQ_HANDLED;
1877322b598bSXu Yilun }
1878322b598bSXu Yilun 
do_set_irq_trigger(struct dfl_feature * feature,unsigned int idx,int fd)1879322b598bSXu Yilun static int do_set_irq_trigger(struct dfl_feature *feature, unsigned int idx,
1880322b598bSXu Yilun 			      int fd)
1881322b598bSXu Yilun {
1882322b598bSXu Yilun 	struct platform_device *pdev = feature->dev;
1883322b598bSXu Yilun 	struct eventfd_ctx *trigger;
1884322b598bSXu Yilun 	int irq, ret;
1885322b598bSXu Yilun 
1886322b598bSXu Yilun 	irq = feature->irq_ctx[idx].irq;
1887322b598bSXu Yilun 
1888322b598bSXu Yilun 	if (feature->irq_ctx[idx].trigger) {
1889322b598bSXu Yilun 		free_irq(irq, feature->irq_ctx[idx].trigger);
1890322b598bSXu Yilun 		kfree(feature->irq_ctx[idx].name);
1891322b598bSXu Yilun 		eventfd_ctx_put(feature->irq_ctx[idx].trigger);
1892322b598bSXu Yilun 		feature->irq_ctx[idx].trigger = NULL;
1893322b598bSXu Yilun 	}
1894322b598bSXu Yilun 
1895322b598bSXu Yilun 	if (fd < 0)
1896322b598bSXu Yilun 		return 0;
1897322b598bSXu Yilun 
1898322b598bSXu Yilun 	feature->irq_ctx[idx].name =
18998a5de2deSXu Yilun 		kasprintf(GFP_KERNEL, "fpga-irq[%u](%s-%x)", idx,
1900322b598bSXu Yilun 			  dev_name(&pdev->dev), feature->id);
1901322b598bSXu Yilun 	if (!feature->irq_ctx[idx].name)
1902322b598bSXu Yilun 		return -ENOMEM;
1903322b598bSXu Yilun 
1904322b598bSXu Yilun 	trigger = eventfd_ctx_fdget(fd);
1905322b598bSXu Yilun 	if (IS_ERR(trigger)) {
1906322b598bSXu Yilun 		ret = PTR_ERR(trigger);
1907322b598bSXu Yilun 		goto free_name;
1908322b598bSXu Yilun 	}
1909322b598bSXu Yilun 
1910322b598bSXu Yilun 	ret = request_irq(irq, dfl_irq_handler, 0,
1911322b598bSXu Yilun 			  feature->irq_ctx[idx].name, trigger);
1912322b598bSXu Yilun 	if (!ret) {
1913322b598bSXu Yilun 		feature->irq_ctx[idx].trigger = trigger;
1914322b598bSXu Yilun 		return ret;
1915322b598bSXu Yilun 	}
1916322b598bSXu Yilun 
1917322b598bSXu Yilun 	eventfd_ctx_put(trigger);
1918322b598bSXu Yilun free_name:
1919322b598bSXu Yilun 	kfree(feature->irq_ctx[idx].name);
1920322b598bSXu Yilun 
1921322b598bSXu Yilun 	return ret;
1922322b598bSXu Yilun }
1923322b598bSXu Yilun 
1924322b598bSXu Yilun /**
1925322b598bSXu Yilun  * dfl_fpga_set_irq_triggers - set eventfd triggers for dfl feature interrupts
1926322b598bSXu Yilun  *
1927322b598bSXu Yilun  * @feature: dfl sub feature.
1928322b598bSXu Yilun  * @start: start of irq index in this dfl sub feature.
1929322b598bSXu Yilun  * @count: number of irqs.
1930322b598bSXu Yilun  * @fds: eventfds to bind with irqs. unbind related irq if fds[n] is negative.
1931322b598bSXu Yilun  *	 unbind "count" specified number of irqs if fds ptr is NULL.
1932322b598bSXu Yilun  *
1933322b598bSXu Yilun  * Bind given eventfds with irqs in this dfl sub feature. Unbind related irq if
1934322b598bSXu Yilun  * fds[n] is negative. Unbind "count" specified number of irqs if fds ptr is
1935322b598bSXu Yilun  * NULL.
1936322b598bSXu Yilun  *
1937322b598bSXu Yilun  * Return: 0 on success, negative error code otherwise.
1938322b598bSXu Yilun  */
dfl_fpga_set_irq_triggers(struct dfl_feature * feature,unsigned int start,unsigned int count,int32_t * fds)1939322b598bSXu Yilun int dfl_fpga_set_irq_triggers(struct dfl_feature *feature, unsigned int start,
1940322b598bSXu Yilun 			      unsigned int count, int32_t *fds)
1941322b598bSXu Yilun {
1942322b598bSXu Yilun 	unsigned int i;
1943322b598bSXu Yilun 	int ret = 0;
1944322b598bSXu Yilun 
1945322b598bSXu Yilun 	/* overflow */
1946322b598bSXu Yilun 	if (unlikely(start + count < start))
1947322b598bSXu Yilun 		return -EINVAL;
1948322b598bSXu Yilun 
1949322b598bSXu Yilun 	/* exceeds nr_irqs */
1950322b598bSXu Yilun 	if (start + count > feature->nr_irqs)
1951322b598bSXu Yilun 		return -EINVAL;
1952322b598bSXu Yilun 
1953322b598bSXu Yilun 	for (i = 0; i < count; i++) {
1954322b598bSXu Yilun 		int fd = fds ? fds[i] : -1;
1955322b598bSXu Yilun 
1956322b598bSXu Yilun 		ret = do_set_irq_trigger(feature, start + i, fd);
1957322b598bSXu Yilun 		if (ret) {
1958322b598bSXu Yilun 			while (i--)
1959322b598bSXu Yilun 				do_set_irq_trigger(feature, start + i, -1);
1960322b598bSXu Yilun 			break;
1961322b598bSXu Yilun 		}
1962322b598bSXu Yilun 	}
1963322b598bSXu Yilun 
1964322b598bSXu Yilun 	return ret;
1965322b598bSXu Yilun }
1966322b598bSXu Yilun EXPORT_SYMBOL_GPL(dfl_fpga_set_irq_triggers);
1967322b598bSXu Yilun 
1968322b598bSXu Yilun /**
1969322b598bSXu Yilun  * dfl_feature_ioctl_get_num_irqs - dfl feature _GET_IRQ_NUM ioctl interface.
1970322b598bSXu Yilun  * @pdev: the feature device which has the sub feature
1971322b598bSXu Yilun  * @feature: the dfl sub feature
1972322b598bSXu Yilun  * @arg: ioctl argument
1973322b598bSXu Yilun  *
1974322b598bSXu Yilun  * Return: 0 on success, negative error code otherwise.
1975322b598bSXu Yilun  */
dfl_feature_ioctl_get_num_irqs(struct platform_device * pdev,struct dfl_feature * feature,unsigned long arg)1976322b598bSXu Yilun long dfl_feature_ioctl_get_num_irqs(struct platform_device *pdev,
1977322b598bSXu Yilun 				    struct dfl_feature *feature,
1978322b598bSXu Yilun 				    unsigned long arg)
1979322b598bSXu Yilun {
1980322b598bSXu Yilun 	return put_user(feature->nr_irqs, (__u32 __user *)arg);
1981322b598bSXu Yilun }
1982322b598bSXu Yilun EXPORT_SYMBOL_GPL(dfl_feature_ioctl_get_num_irqs);
1983322b598bSXu Yilun 
1984322b598bSXu Yilun /**
1985322b598bSXu Yilun  * dfl_feature_ioctl_set_irq - dfl feature _SET_IRQ ioctl interface.
1986322b598bSXu Yilun  * @pdev: the feature device which has the sub feature
1987322b598bSXu Yilun  * @feature: the dfl sub feature
1988322b598bSXu Yilun  * @arg: ioctl argument
1989322b598bSXu Yilun  *
1990322b598bSXu Yilun  * Return: 0 on success, negative error code otherwise.
1991322b598bSXu Yilun  */
dfl_feature_ioctl_set_irq(struct platform_device * pdev,struct dfl_feature * feature,unsigned long arg)1992322b598bSXu Yilun long dfl_feature_ioctl_set_irq(struct platform_device *pdev,
1993322b598bSXu Yilun 			       struct dfl_feature *feature,
1994322b598bSXu Yilun 			       unsigned long arg)
1995322b598bSXu Yilun {
1996322b598bSXu Yilun 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
1997322b598bSXu Yilun 	struct dfl_fpga_irq_set hdr;
1998322b598bSXu Yilun 	s32 *fds;
1999322b598bSXu Yilun 	long ret;
2000322b598bSXu Yilun 
2001322b598bSXu Yilun 	if (!feature->nr_irqs)
2002322b598bSXu Yilun 		return -ENOENT;
2003322b598bSXu Yilun 
2004322b598bSXu Yilun 	if (copy_from_user(&hdr, (void __user *)arg, sizeof(hdr)))
2005322b598bSXu Yilun 		return -EFAULT;
2006322b598bSXu Yilun 
2007322b598bSXu Yilun 	if (!hdr.count || (hdr.start + hdr.count > feature->nr_irqs) ||
2008322b598bSXu Yilun 	    (hdr.start + hdr.count < hdr.start))
2009322b598bSXu Yilun 		return -EINVAL;
2010322b598bSXu Yilun 
2011322b598bSXu Yilun 	fds = memdup_user((void __user *)(arg + sizeof(hdr)),
2012939bc545SDan Carpenter 			  array_size(hdr.count, sizeof(s32)));
2013322b598bSXu Yilun 	if (IS_ERR(fds))
2014322b598bSXu Yilun 		return PTR_ERR(fds);
2015322b598bSXu Yilun 
2016322b598bSXu Yilun 	mutex_lock(&pdata->lock);
2017322b598bSXu Yilun 	ret = dfl_fpga_set_irq_triggers(feature, hdr.start, hdr.count, fds);
2018322b598bSXu Yilun 	mutex_unlock(&pdata->lock);
2019322b598bSXu Yilun 
2020322b598bSXu Yilun 	kfree(fds);
2021322b598bSXu Yilun 	return ret;
2022322b598bSXu Yilun }
2023322b598bSXu Yilun EXPORT_SYMBOL_GPL(dfl_feature_ioctl_set_irq);
2024322b598bSXu Yilun 
dfl_fpga_exit(void)2025543be3d8SWu Hao static void __exit dfl_fpga_exit(void)
2026543be3d8SWu Hao {
2027b16c5147SWu Hao 	dfl_chardev_uinit();
2028543be3d8SWu Hao 	dfl_ids_destroy();
20299ba3a0aaSXu Yilun 	bus_unregister(&dfl_bus_type);
2030543be3d8SWu Hao }
2031543be3d8SWu Hao 
2032543be3d8SWu Hao module_init(dfl_fpga_init);
2033543be3d8SWu Hao module_exit(dfl_fpga_exit);
2034543be3d8SWu Hao 
2035543be3d8SWu Hao MODULE_DESCRIPTION("FPGA Device Feature List (DFL) Support");
2036543be3d8SWu Hao MODULE_AUTHOR("Intel Corporation");
2037543be3d8SWu Hao MODULE_LICENSE("GPL v2");
2038