1724142f8SWu Hao // SPDX-License-Identifier: GPL-2.0
2724142f8SWu Hao /*
3724142f8SWu Hao * Driver for FPGA Management Engine (FME) Global Performance Reporting
4724142f8SWu Hao *
5724142f8SWu Hao * Copyright 2019 Intel Corporation, Inc.
6724142f8SWu Hao *
7724142f8SWu Hao * Authors:
8724142f8SWu Hao * Kang Luwei <luwei.kang@intel.com>
9724142f8SWu Hao * Xiao Guangrong <guangrong.xiao@linux.intel.com>
10724142f8SWu Hao * Wu Hao <hao.wu@intel.com>
11724142f8SWu Hao * Xu Yilun <yilun.xu@intel.com>
12724142f8SWu Hao * Joseph Grecco <joe.grecco@intel.com>
13724142f8SWu Hao * Enno Luebbers <enno.luebbers@intel.com>
14724142f8SWu Hao * Tim Whisonant <tim.whisonant@intel.com>
15724142f8SWu Hao * Ananda Ravuri <ananda.ravuri@intel.com>
16724142f8SWu Hao * Mitchel, Henry <henry.mitchel@intel.com>
17724142f8SWu Hao */
18724142f8SWu Hao
19724142f8SWu Hao #include <linux/perf_event.h>
20724142f8SWu Hao #include "dfl.h"
21724142f8SWu Hao #include "dfl-fme.h"
22724142f8SWu Hao
23724142f8SWu Hao /*
24724142f8SWu Hao * Performance Counter Registers for Cache.
25724142f8SWu Hao *
26724142f8SWu Hao * Cache Events are listed below as CACHE_EVNT_*.
27724142f8SWu Hao */
28724142f8SWu Hao #define CACHE_CTRL 0x8
29724142f8SWu Hao #define CACHE_RESET_CNTR BIT_ULL(0)
30724142f8SWu Hao #define CACHE_FREEZE_CNTR BIT_ULL(8)
31724142f8SWu Hao #define CACHE_CTRL_EVNT GENMASK_ULL(19, 16)
32724142f8SWu Hao #define CACHE_EVNT_RD_HIT 0x0
33724142f8SWu Hao #define CACHE_EVNT_WR_HIT 0x1
34724142f8SWu Hao #define CACHE_EVNT_RD_MISS 0x2
35724142f8SWu Hao #define CACHE_EVNT_WR_MISS 0x3
36724142f8SWu Hao #define CACHE_EVNT_RSVD 0x4
37724142f8SWu Hao #define CACHE_EVNT_HOLD_REQ 0x5
38724142f8SWu Hao #define CACHE_EVNT_DATA_WR_PORT_CONTEN 0x6
39724142f8SWu Hao #define CACHE_EVNT_TAG_WR_PORT_CONTEN 0x7
40724142f8SWu Hao #define CACHE_EVNT_TX_REQ_STALL 0x8
41724142f8SWu Hao #define CACHE_EVNT_RX_REQ_STALL 0x9
42724142f8SWu Hao #define CACHE_EVNT_EVICTIONS 0xa
43724142f8SWu Hao #define CACHE_EVNT_MAX CACHE_EVNT_EVICTIONS
44724142f8SWu Hao #define CACHE_CHANNEL_SEL BIT_ULL(20)
45724142f8SWu Hao #define CACHE_CHANNEL_RD 0
46724142f8SWu Hao #define CACHE_CHANNEL_WR 1
47724142f8SWu Hao #define CACHE_CNTR0 0x10
48724142f8SWu Hao #define CACHE_CNTR1 0x18
49724142f8SWu Hao #define CACHE_CNTR_EVNT_CNTR GENMASK_ULL(47, 0)
50724142f8SWu Hao #define CACHE_CNTR_EVNT GENMASK_ULL(63, 60)
51724142f8SWu Hao
52724142f8SWu Hao /*
53724142f8SWu Hao * Performance Counter Registers for Fabric.
54724142f8SWu Hao *
55724142f8SWu Hao * Fabric Events are listed below as FAB_EVNT_*
56724142f8SWu Hao */
57724142f8SWu Hao #define FAB_CTRL 0x20
58724142f8SWu Hao #define FAB_RESET_CNTR BIT_ULL(0)
59724142f8SWu Hao #define FAB_FREEZE_CNTR BIT_ULL(8)
60724142f8SWu Hao #define FAB_CTRL_EVNT GENMASK_ULL(19, 16)
61724142f8SWu Hao #define FAB_EVNT_PCIE0_RD 0x0
62724142f8SWu Hao #define FAB_EVNT_PCIE0_WR 0x1
63724142f8SWu Hao #define FAB_EVNT_PCIE1_RD 0x2
64724142f8SWu Hao #define FAB_EVNT_PCIE1_WR 0x3
65724142f8SWu Hao #define FAB_EVNT_UPI_RD 0x4
66724142f8SWu Hao #define FAB_EVNT_UPI_WR 0x5
67724142f8SWu Hao #define FAB_EVNT_MMIO_RD 0x6
68724142f8SWu Hao #define FAB_EVNT_MMIO_WR 0x7
69724142f8SWu Hao #define FAB_EVNT_MAX FAB_EVNT_MMIO_WR
70724142f8SWu Hao #define FAB_PORT_ID GENMASK_ULL(21, 20)
71724142f8SWu Hao #define FAB_PORT_FILTER BIT_ULL(23)
72724142f8SWu Hao #define FAB_PORT_FILTER_DISABLE 0
73724142f8SWu Hao #define FAB_PORT_FILTER_ENABLE 1
74724142f8SWu Hao #define FAB_CNTR 0x28
75724142f8SWu Hao #define FAB_CNTR_EVNT_CNTR GENMASK_ULL(59, 0)
76724142f8SWu Hao #define FAB_CNTR_EVNT GENMASK_ULL(63, 60)
77724142f8SWu Hao
78724142f8SWu Hao /*
79724142f8SWu Hao * Performance Counter Registers for Clock.
80724142f8SWu Hao *
81724142f8SWu Hao * Clock Counter can't be reset or frozen by SW.
82724142f8SWu Hao */
83724142f8SWu Hao #define CLK_CNTR 0x30
84724142f8SWu Hao #define BASIC_EVNT_CLK 0x0
85724142f8SWu Hao #define BASIC_EVNT_MAX BASIC_EVNT_CLK
86724142f8SWu Hao
87724142f8SWu Hao /*
88724142f8SWu Hao * Performance Counter Registers for IOMMU / VT-D.
89724142f8SWu Hao *
90724142f8SWu Hao * VT-D Events are listed below as VTD_EVNT_* and VTD_SIP_EVNT_*
91724142f8SWu Hao */
92724142f8SWu Hao #define VTD_CTRL 0x38
93724142f8SWu Hao #define VTD_RESET_CNTR BIT_ULL(0)
94724142f8SWu Hao #define VTD_FREEZE_CNTR BIT_ULL(8)
95724142f8SWu Hao #define VTD_CTRL_EVNT GENMASK_ULL(19, 16)
96724142f8SWu Hao #define VTD_EVNT_AFU_MEM_RD_TRANS 0x0
97724142f8SWu Hao #define VTD_EVNT_AFU_MEM_WR_TRANS 0x1
98724142f8SWu Hao #define VTD_EVNT_AFU_DEVTLB_RD_HIT 0x2
99724142f8SWu Hao #define VTD_EVNT_AFU_DEVTLB_WR_HIT 0x3
100724142f8SWu Hao #define VTD_EVNT_DEVTLB_4K_FILL 0x4
101724142f8SWu Hao #define VTD_EVNT_DEVTLB_2M_FILL 0x5
102724142f8SWu Hao #define VTD_EVNT_DEVTLB_1G_FILL 0x6
103724142f8SWu Hao #define VTD_EVNT_MAX VTD_EVNT_DEVTLB_1G_FILL
104724142f8SWu Hao #define VTD_CNTR 0x40
105724142f8SWu Hao #define VTD_CNTR_EVNT_CNTR GENMASK_ULL(47, 0)
106724142f8SWu Hao #define VTD_CNTR_EVNT GENMASK_ULL(63, 60)
107724142f8SWu Hao
108724142f8SWu Hao #define VTD_SIP_CTRL 0x48
109724142f8SWu Hao #define VTD_SIP_RESET_CNTR BIT_ULL(0)
110724142f8SWu Hao #define VTD_SIP_FREEZE_CNTR BIT_ULL(8)
111724142f8SWu Hao #define VTD_SIP_CTRL_EVNT GENMASK_ULL(19, 16)
112724142f8SWu Hao #define VTD_SIP_EVNT_IOTLB_4K_HIT 0x0
113724142f8SWu Hao #define VTD_SIP_EVNT_IOTLB_2M_HIT 0x1
114724142f8SWu Hao #define VTD_SIP_EVNT_IOTLB_1G_HIT 0x2
115724142f8SWu Hao #define VTD_SIP_EVNT_SLPWC_L3_HIT 0x3
116724142f8SWu Hao #define VTD_SIP_EVNT_SLPWC_L4_HIT 0x4
117724142f8SWu Hao #define VTD_SIP_EVNT_RCC_HIT 0x5
118724142f8SWu Hao #define VTD_SIP_EVNT_IOTLB_4K_MISS 0x6
119724142f8SWu Hao #define VTD_SIP_EVNT_IOTLB_2M_MISS 0x7
120724142f8SWu Hao #define VTD_SIP_EVNT_IOTLB_1G_MISS 0x8
121724142f8SWu Hao #define VTD_SIP_EVNT_SLPWC_L3_MISS 0x9
122724142f8SWu Hao #define VTD_SIP_EVNT_SLPWC_L4_MISS 0xa
123724142f8SWu Hao #define VTD_SIP_EVNT_RCC_MISS 0xb
124724142f8SWu Hao #define VTD_SIP_EVNT_MAX VTD_SIP_EVNT_SLPWC_L4_MISS
125724142f8SWu Hao #define VTD_SIP_CNTR 0X50
126724142f8SWu Hao #define VTD_SIP_CNTR_EVNT_CNTR GENMASK_ULL(47, 0)
127724142f8SWu Hao #define VTD_SIP_CNTR_EVNT GENMASK_ULL(63, 60)
128724142f8SWu Hao
129724142f8SWu Hao #define PERF_TIMEOUT 30
130724142f8SWu Hao
131724142f8SWu Hao #define PERF_MAX_PORT_NUM 1U
132724142f8SWu Hao
133724142f8SWu Hao /**
134724142f8SWu Hao * struct fme_perf_priv - priv data structure for fme perf driver
135724142f8SWu Hao *
136724142f8SWu Hao * @dev: parent device.
137724142f8SWu Hao * @ioaddr: mapped base address of mmio region.
138724142f8SWu Hao * @pmu: pmu data structure for fme perf counters.
139724142f8SWu Hao * @id: id of this fme performance report private feature.
140724142f8SWu Hao * @fab_users: current user number on fabric counters.
141724142f8SWu Hao * @fab_port_id: used to indicate current working mode of fabric counters.
142724142f8SWu Hao * @fab_lock: lock to protect fabric counters working mode.
143724142f8SWu Hao * @cpu: active CPU to which the PMU is bound for accesses.
144*a73c125bSXu Yilun * @node: node for CPU hotplug notifier link.
145724142f8SWu Hao * @cpuhp_state: state for CPU hotplug notification;
146724142f8SWu Hao */
147724142f8SWu Hao struct fme_perf_priv {
148724142f8SWu Hao struct device *dev;
149724142f8SWu Hao void __iomem *ioaddr;
150724142f8SWu Hao struct pmu pmu;
1518a5de2deSXu Yilun u16 id;
152724142f8SWu Hao
153724142f8SWu Hao u32 fab_users;
154724142f8SWu Hao u32 fab_port_id;
155724142f8SWu Hao spinlock_t fab_lock;
156724142f8SWu Hao
157724142f8SWu Hao unsigned int cpu;
158724142f8SWu Hao struct hlist_node node;
159724142f8SWu Hao enum cpuhp_state cpuhp_state;
160724142f8SWu Hao };
161724142f8SWu Hao
162724142f8SWu Hao /**
163724142f8SWu Hao * struct fme_perf_event_ops - callbacks for fme perf events
164724142f8SWu Hao *
165724142f8SWu Hao * @event_init: callback invoked during event init.
166724142f8SWu Hao * @event_destroy: callback invoked during event destroy.
167724142f8SWu Hao * @read_counter: callback to read hardware counters.
168724142f8SWu Hao */
169724142f8SWu Hao struct fme_perf_event_ops {
170724142f8SWu Hao int (*event_init)(struct fme_perf_priv *priv, u32 event, u32 portid);
171724142f8SWu Hao void (*event_destroy)(struct fme_perf_priv *priv, u32 event,
172724142f8SWu Hao u32 portid);
173724142f8SWu Hao u64 (*read_counter)(struct fme_perf_priv *priv, u32 event, u32 portid);
174724142f8SWu Hao };
175724142f8SWu Hao
176724142f8SWu Hao #define to_fme_perf_priv(_pmu) container_of(_pmu, struct fme_perf_priv, pmu)
177724142f8SWu Hao
cpumask_show(struct device * dev,struct device_attribute * attr,char * buf)178724142f8SWu Hao static ssize_t cpumask_show(struct device *dev,
179724142f8SWu Hao struct device_attribute *attr, char *buf)
180724142f8SWu Hao {
181724142f8SWu Hao struct pmu *pmu = dev_get_drvdata(dev);
182724142f8SWu Hao struct fme_perf_priv *priv;
183724142f8SWu Hao
184724142f8SWu Hao priv = to_fme_perf_priv(pmu);
185724142f8SWu Hao
186724142f8SWu Hao return cpumap_print_to_pagebuf(true, buf, cpumask_of(priv->cpu));
187724142f8SWu Hao }
188724142f8SWu Hao static DEVICE_ATTR_RO(cpumask);
189724142f8SWu Hao
190724142f8SWu Hao static struct attribute *fme_perf_cpumask_attrs[] = {
191724142f8SWu Hao &dev_attr_cpumask.attr,
192724142f8SWu Hao NULL,
193724142f8SWu Hao };
194724142f8SWu Hao
195e41d4c01SRikard Falkeborn static const struct attribute_group fme_perf_cpumask_group = {
196724142f8SWu Hao .attrs = fme_perf_cpumask_attrs,
197724142f8SWu Hao };
198724142f8SWu Hao
199724142f8SWu Hao #define FME_EVENT_MASK GENMASK_ULL(11, 0)
200724142f8SWu Hao #define FME_EVENT_SHIFT 0
201724142f8SWu Hao #define FME_EVTYPE_MASK GENMASK_ULL(15, 12)
202724142f8SWu Hao #define FME_EVTYPE_SHIFT 12
203724142f8SWu Hao #define FME_EVTYPE_BASIC 0
204724142f8SWu Hao #define FME_EVTYPE_CACHE 1
205724142f8SWu Hao #define FME_EVTYPE_FABRIC 2
206724142f8SWu Hao #define FME_EVTYPE_VTD 3
207724142f8SWu Hao #define FME_EVTYPE_VTD_SIP 4
208724142f8SWu Hao #define FME_EVTYPE_MAX FME_EVTYPE_VTD_SIP
209724142f8SWu Hao #define FME_PORTID_MASK GENMASK_ULL(23, 16)
210724142f8SWu Hao #define FME_PORTID_SHIFT 16
211724142f8SWu Hao #define FME_PORTID_ROOT (0xffU)
212724142f8SWu Hao
213724142f8SWu Hao #define get_event(_config) FIELD_GET(FME_EVENT_MASK, _config)
214724142f8SWu Hao #define get_evtype(_config) FIELD_GET(FME_EVTYPE_MASK, _config)
215724142f8SWu Hao #define get_portid(_config) FIELD_GET(FME_PORTID_MASK, _config)
216724142f8SWu Hao
217724142f8SWu Hao PMU_FORMAT_ATTR(event, "config:0-11");
218724142f8SWu Hao PMU_FORMAT_ATTR(evtype, "config:12-15");
219724142f8SWu Hao PMU_FORMAT_ATTR(portid, "config:16-23");
220724142f8SWu Hao
221724142f8SWu Hao static struct attribute *fme_perf_format_attrs[] = {
222724142f8SWu Hao &format_attr_event.attr,
223724142f8SWu Hao &format_attr_evtype.attr,
224724142f8SWu Hao &format_attr_portid.attr,
225724142f8SWu Hao NULL,
226724142f8SWu Hao };
227724142f8SWu Hao
228e41d4c01SRikard Falkeborn static const struct attribute_group fme_perf_format_group = {
229724142f8SWu Hao .name = "format",
230724142f8SWu Hao .attrs = fme_perf_format_attrs,
231724142f8SWu Hao };
232724142f8SWu Hao
233724142f8SWu Hao /*
234724142f8SWu Hao * There are no default events, but we need to create
235724142f8SWu Hao * "events" group (with empty attrs) before updating
236724142f8SWu Hao * it with detected events (using pmu->attr_update).
237724142f8SWu Hao */
238724142f8SWu Hao static struct attribute *fme_perf_events_attrs_empty[] = {
239724142f8SWu Hao NULL,
240724142f8SWu Hao };
241724142f8SWu Hao
242e41d4c01SRikard Falkeborn static const struct attribute_group fme_perf_events_group = {
243724142f8SWu Hao .name = "events",
244724142f8SWu Hao .attrs = fme_perf_events_attrs_empty,
245724142f8SWu Hao };
246724142f8SWu Hao
247724142f8SWu Hao static const struct attribute_group *fme_perf_groups[] = {
248724142f8SWu Hao &fme_perf_format_group,
249724142f8SWu Hao &fme_perf_cpumask_group,
250724142f8SWu Hao &fme_perf_events_group,
251724142f8SWu Hao NULL,
252724142f8SWu Hao };
253724142f8SWu Hao
is_portid_root(u32 portid)254724142f8SWu Hao static bool is_portid_root(u32 portid)
255724142f8SWu Hao {
256724142f8SWu Hao return portid == FME_PORTID_ROOT;
257724142f8SWu Hao }
258724142f8SWu Hao
is_portid_port(u32 portid)259724142f8SWu Hao static bool is_portid_port(u32 portid)
260724142f8SWu Hao {
261724142f8SWu Hao return portid < PERF_MAX_PORT_NUM;
262724142f8SWu Hao }
263724142f8SWu Hao
is_portid_root_or_port(u32 portid)264724142f8SWu Hao static bool is_portid_root_or_port(u32 portid)
265724142f8SWu Hao {
266724142f8SWu Hao return is_portid_root(portid) || is_portid_port(portid);
267724142f8SWu Hao }
268724142f8SWu Hao
fme_read_perf_cntr_reg(void __iomem * addr)269724142f8SWu Hao static u64 fme_read_perf_cntr_reg(void __iomem *addr)
270724142f8SWu Hao {
271724142f8SWu Hao u32 low;
272724142f8SWu Hao u64 v;
273724142f8SWu Hao
274724142f8SWu Hao /*
275724142f8SWu Hao * For 64bit counter registers, the counter may increases and carries
276724142f8SWu Hao * out of bit [31] between 2 32bit reads. So add extra reads to help
277724142f8SWu Hao * to prevent this issue. This only happens in platforms which don't
278724142f8SWu Hao * support 64bit read - readq is split into 2 readl.
279724142f8SWu Hao */
280724142f8SWu Hao do {
281724142f8SWu Hao v = readq(addr);
282724142f8SWu Hao low = readl(addr);
283724142f8SWu Hao } while (((u32)v) > low);
284724142f8SWu Hao
285724142f8SWu Hao return v;
286724142f8SWu Hao }
287724142f8SWu Hao
basic_event_init(struct fme_perf_priv * priv,u32 event,u32 portid)288724142f8SWu Hao static int basic_event_init(struct fme_perf_priv *priv, u32 event, u32 portid)
289724142f8SWu Hao {
290724142f8SWu Hao if (event <= BASIC_EVNT_MAX && is_portid_root(portid))
291724142f8SWu Hao return 0;
292724142f8SWu Hao
293724142f8SWu Hao return -EINVAL;
294724142f8SWu Hao }
295724142f8SWu Hao
basic_read_event_counter(struct fme_perf_priv * priv,u32 event,u32 portid)296724142f8SWu Hao static u64 basic_read_event_counter(struct fme_perf_priv *priv,
297724142f8SWu Hao u32 event, u32 portid)
298724142f8SWu Hao {
299724142f8SWu Hao void __iomem *base = priv->ioaddr;
300724142f8SWu Hao
301724142f8SWu Hao return fme_read_perf_cntr_reg(base + CLK_CNTR);
302724142f8SWu Hao }
303724142f8SWu Hao
cache_event_init(struct fme_perf_priv * priv,u32 event,u32 portid)304724142f8SWu Hao static int cache_event_init(struct fme_perf_priv *priv, u32 event, u32 portid)
305724142f8SWu Hao {
306724142f8SWu Hao if (priv->id == FME_FEATURE_ID_GLOBAL_IPERF &&
307724142f8SWu Hao event <= CACHE_EVNT_MAX && is_portid_root(portid))
308724142f8SWu Hao return 0;
309724142f8SWu Hao
310724142f8SWu Hao return -EINVAL;
311724142f8SWu Hao }
312724142f8SWu Hao
cache_read_event_counter(struct fme_perf_priv * priv,u32 event,u32 portid)313724142f8SWu Hao static u64 cache_read_event_counter(struct fme_perf_priv *priv,
314724142f8SWu Hao u32 event, u32 portid)
315724142f8SWu Hao {
316724142f8SWu Hao void __iomem *base = priv->ioaddr;
317724142f8SWu Hao u64 v, count;
318724142f8SWu Hao u8 channel;
319724142f8SWu Hao
320724142f8SWu Hao if (event == CACHE_EVNT_WR_HIT || event == CACHE_EVNT_WR_MISS ||
321724142f8SWu Hao event == CACHE_EVNT_DATA_WR_PORT_CONTEN ||
322724142f8SWu Hao event == CACHE_EVNT_TAG_WR_PORT_CONTEN)
323724142f8SWu Hao channel = CACHE_CHANNEL_WR;
324724142f8SWu Hao else
325724142f8SWu Hao channel = CACHE_CHANNEL_RD;
326724142f8SWu Hao
327724142f8SWu Hao /* set channel access type and cache event code. */
328724142f8SWu Hao v = readq(base + CACHE_CTRL);
329724142f8SWu Hao v &= ~(CACHE_CHANNEL_SEL | CACHE_CTRL_EVNT);
330724142f8SWu Hao v |= FIELD_PREP(CACHE_CHANNEL_SEL, channel);
331724142f8SWu Hao v |= FIELD_PREP(CACHE_CTRL_EVNT, event);
332724142f8SWu Hao writeq(v, base + CACHE_CTRL);
333724142f8SWu Hao
334724142f8SWu Hao if (readq_poll_timeout_atomic(base + CACHE_CNTR0, v,
335724142f8SWu Hao FIELD_GET(CACHE_CNTR_EVNT, v) == event,
336724142f8SWu Hao 1, PERF_TIMEOUT)) {
337724142f8SWu Hao dev_err(priv->dev, "timeout, unmatched cache event code in counter register.\n");
338724142f8SWu Hao return 0;
339724142f8SWu Hao }
340724142f8SWu Hao
341724142f8SWu Hao v = fme_read_perf_cntr_reg(base + CACHE_CNTR0);
342724142f8SWu Hao count = FIELD_GET(CACHE_CNTR_EVNT_CNTR, v);
343724142f8SWu Hao v = fme_read_perf_cntr_reg(base + CACHE_CNTR1);
344724142f8SWu Hao count += FIELD_GET(CACHE_CNTR_EVNT_CNTR, v);
345724142f8SWu Hao
346724142f8SWu Hao return count;
347724142f8SWu Hao }
348724142f8SWu Hao
is_fabric_event_supported(struct fme_perf_priv * priv,u32 event,u32 portid)349724142f8SWu Hao static bool is_fabric_event_supported(struct fme_perf_priv *priv, u32 event,
350724142f8SWu Hao u32 portid)
351724142f8SWu Hao {
352724142f8SWu Hao if (event > FAB_EVNT_MAX || !is_portid_root_or_port(portid))
353724142f8SWu Hao return false;
354724142f8SWu Hao
355724142f8SWu Hao if (priv->id == FME_FEATURE_ID_GLOBAL_DPERF &&
356724142f8SWu Hao (event == FAB_EVNT_PCIE1_RD || event == FAB_EVNT_UPI_RD ||
357724142f8SWu Hao event == FAB_EVNT_PCIE1_WR || event == FAB_EVNT_UPI_WR))
358724142f8SWu Hao return false;
359724142f8SWu Hao
360724142f8SWu Hao return true;
361724142f8SWu Hao }
362724142f8SWu Hao
fabric_event_init(struct fme_perf_priv * priv,u32 event,u32 portid)363724142f8SWu Hao static int fabric_event_init(struct fme_perf_priv *priv, u32 event, u32 portid)
364724142f8SWu Hao {
365724142f8SWu Hao void __iomem *base = priv->ioaddr;
366724142f8SWu Hao int ret = 0;
367724142f8SWu Hao u64 v;
368724142f8SWu Hao
369724142f8SWu Hao if (!is_fabric_event_supported(priv, event, portid))
370724142f8SWu Hao return -EINVAL;
371724142f8SWu Hao
372724142f8SWu Hao /*
373724142f8SWu Hao * as fabric counter set only can be in either overall or port mode.
374724142f8SWu Hao * In overall mode, it counts overall data for FPGA, and in port mode,
375724142f8SWu Hao * it is configured to monitor on one individual port.
376724142f8SWu Hao *
377724142f8SWu Hao * so every time, a new event is initialized, driver checks
378724142f8SWu Hao * current working mode and if someone is using this counter set.
379724142f8SWu Hao */
380724142f8SWu Hao spin_lock(&priv->fab_lock);
381724142f8SWu Hao if (priv->fab_users && priv->fab_port_id != portid) {
382724142f8SWu Hao dev_dbg(priv->dev, "conflict fabric event monitoring mode.\n");
383724142f8SWu Hao ret = -EOPNOTSUPP;
384724142f8SWu Hao goto exit;
385724142f8SWu Hao }
386724142f8SWu Hao
387724142f8SWu Hao priv->fab_users++;
388724142f8SWu Hao
389724142f8SWu Hao /*
390724142f8SWu Hao * skip if current working mode matches, otherwise change the working
391724142f8SWu Hao * mode per input port_id, to monitor overall data or another port.
392724142f8SWu Hao */
393724142f8SWu Hao if (priv->fab_port_id == portid)
394724142f8SWu Hao goto exit;
395724142f8SWu Hao
396724142f8SWu Hao priv->fab_port_id = portid;
397724142f8SWu Hao
398724142f8SWu Hao v = readq(base + FAB_CTRL);
399724142f8SWu Hao v &= ~(FAB_PORT_FILTER | FAB_PORT_ID);
400724142f8SWu Hao
401724142f8SWu Hao if (is_portid_root(portid)) {
402724142f8SWu Hao v |= FIELD_PREP(FAB_PORT_FILTER, FAB_PORT_FILTER_DISABLE);
403724142f8SWu Hao } else {
404724142f8SWu Hao v |= FIELD_PREP(FAB_PORT_FILTER, FAB_PORT_FILTER_ENABLE);
405724142f8SWu Hao v |= FIELD_PREP(FAB_PORT_ID, portid);
406724142f8SWu Hao }
407724142f8SWu Hao writeq(v, base + FAB_CTRL);
408724142f8SWu Hao
409724142f8SWu Hao exit:
410724142f8SWu Hao spin_unlock(&priv->fab_lock);
411724142f8SWu Hao return ret;
412724142f8SWu Hao }
413724142f8SWu Hao
fabric_event_destroy(struct fme_perf_priv * priv,u32 event,u32 portid)414724142f8SWu Hao static void fabric_event_destroy(struct fme_perf_priv *priv, u32 event,
415724142f8SWu Hao u32 portid)
416724142f8SWu Hao {
417724142f8SWu Hao spin_lock(&priv->fab_lock);
418724142f8SWu Hao priv->fab_users--;
419724142f8SWu Hao spin_unlock(&priv->fab_lock);
420724142f8SWu Hao }
421724142f8SWu Hao
fabric_read_event_counter(struct fme_perf_priv * priv,u32 event,u32 portid)422724142f8SWu Hao static u64 fabric_read_event_counter(struct fme_perf_priv *priv, u32 event,
423724142f8SWu Hao u32 portid)
424724142f8SWu Hao {
425724142f8SWu Hao void __iomem *base = priv->ioaddr;
426724142f8SWu Hao u64 v;
427724142f8SWu Hao
428724142f8SWu Hao v = readq(base + FAB_CTRL);
429724142f8SWu Hao v &= ~FAB_CTRL_EVNT;
430724142f8SWu Hao v |= FIELD_PREP(FAB_CTRL_EVNT, event);
431724142f8SWu Hao writeq(v, base + FAB_CTRL);
432724142f8SWu Hao
433724142f8SWu Hao if (readq_poll_timeout_atomic(base + FAB_CNTR, v,
434724142f8SWu Hao FIELD_GET(FAB_CNTR_EVNT, v) == event,
435724142f8SWu Hao 1, PERF_TIMEOUT)) {
436724142f8SWu Hao dev_err(priv->dev, "timeout, unmatched fab event code in counter register.\n");
437724142f8SWu Hao return 0;
438724142f8SWu Hao }
439724142f8SWu Hao
440724142f8SWu Hao v = fme_read_perf_cntr_reg(base + FAB_CNTR);
441724142f8SWu Hao return FIELD_GET(FAB_CNTR_EVNT_CNTR, v);
442724142f8SWu Hao }
443724142f8SWu Hao
vtd_event_init(struct fme_perf_priv * priv,u32 event,u32 portid)444724142f8SWu Hao static int vtd_event_init(struct fme_perf_priv *priv, u32 event, u32 portid)
445724142f8SWu Hao {
446724142f8SWu Hao if (priv->id == FME_FEATURE_ID_GLOBAL_IPERF &&
447724142f8SWu Hao event <= VTD_EVNT_MAX && is_portid_port(portid))
448724142f8SWu Hao return 0;
449724142f8SWu Hao
450724142f8SWu Hao return -EINVAL;
451724142f8SWu Hao }
452724142f8SWu Hao
vtd_read_event_counter(struct fme_perf_priv * priv,u32 event,u32 portid)453724142f8SWu Hao static u64 vtd_read_event_counter(struct fme_perf_priv *priv, u32 event,
454724142f8SWu Hao u32 portid)
455724142f8SWu Hao {
456724142f8SWu Hao void __iomem *base = priv->ioaddr;
457724142f8SWu Hao u64 v;
458724142f8SWu Hao
459724142f8SWu Hao event += (portid * (VTD_EVNT_MAX + 1));
460724142f8SWu Hao
461724142f8SWu Hao v = readq(base + VTD_CTRL);
462724142f8SWu Hao v &= ~VTD_CTRL_EVNT;
463724142f8SWu Hao v |= FIELD_PREP(VTD_CTRL_EVNT, event);
464724142f8SWu Hao writeq(v, base + VTD_CTRL);
465724142f8SWu Hao
466724142f8SWu Hao if (readq_poll_timeout_atomic(base + VTD_CNTR, v,
467724142f8SWu Hao FIELD_GET(VTD_CNTR_EVNT, v) == event,
468724142f8SWu Hao 1, PERF_TIMEOUT)) {
469724142f8SWu Hao dev_err(priv->dev, "timeout, unmatched vtd event code in counter register.\n");
470724142f8SWu Hao return 0;
471724142f8SWu Hao }
472724142f8SWu Hao
473724142f8SWu Hao v = fme_read_perf_cntr_reg(base + VTD_CNTR);
474724142f8SWu Hao return FIELD_GET(VTD_CNTR_EVNT_CNTR, v);
475724142f8SWu Hao }
476724142f8SWu Hao
vtd_sip_event_init(struct fme_perf_priv * priv,u32 event,u32 portid)477724142f8SWu Hao static int vtd_sip_event_init(struct fme_perf_priv *priv, u32 event, u32 portid)
478724142f8SWu Hao {
479724142f8SWu Hao if (priv->id == FME_FEATURE_ID_GLOBAL_IPERF &&
480724142f8SWu Hao event <= VTD_SIP_EVNT_MAX && is_portid_root(portid))
481724142f8SWu Hao return 0;
482724142f8SWu Hao
483724142f8SWu Hao return -EINVAL;
484724142f8SWu Hao }
485724142f8SWu Hao
vtd_sip_read_event_counter(struct fme_perf_priv * priv,u32 event,u32 portid)486724142f8SWu Hao static u64 vtd_sip_read_event_counter(struct fme_perf_priv *priv, u32 event,
487724142f8SWu Hao u32 portid)
488724142f8SWu Hao {
489724142f8SWu Hao void __iomem *base = priv->ioaddr;
490724142f8SWu Hao u64 v;
491724142f8SWu Hao
492724142f8SWu Hao v = readq(base + VTD_SIP_CTRL);
493724142f8SWu Hao v &= ~VTD_SIP_CTRL_EVNT;
494724142f8SWu Hao v |= FIELD_PREP(VTD_SIP_CTRL_EVNT, event);
495724142f8SWu Hao writeq(v, base + VTD_SIP_CTRL);
496724142f8SWu Hao
497724142f8SWu Hao if (readq_poll_timeout_atomic(base + VTD_SIP_CNTR, v,
498724142f8SWu Hao FIELD_GET(VTD_SIP_CNTR_EVNT, v) == event,
499724142f8SWu Hao 1, PERF_TIMEOUT)) {
500724142f8SWu Hao dev_err(priv->dev, "timeout, unmatched vtd sip event code in counter register\n");
501724142f8SWu Hao return 0;
502724142f8SWu Hao }
503724142f8SWu Hao
504724142f8SWu Hao v = fme_read_perf_cntr_reg(base + VTD_SIP_CNTR);
505724142f8SWu Hao return FIELD_GET(VTD_SIP_CNTR_EVNT_CNTR, v);
506724142f8SWu Hao }
507724142f8SWu Hao
508724142f8SWu Hao static struct fme_perf_event_ops fme_perf_event_ops[] = {
509724142f8SWu Hao [FME_EVTYPE_BASIC] = {.event_init = basic_event_init,
510724142f8SWu Hao .read_counter = basic_read_event_counter,},
511724142f8SWu Hao [FME_EVTYPE_CACHE] = {.event_init = cache_event_init,
512724142f8SWu Hao .read_counter = cache_read_event_counter,},
513724142f8SWu Hao [FME_EVTYPE_FABRIC] = {.event_init = fabric_event_init,
514724142f8SWu Hao .event_destroy = fabric_event_destroy,
515724142f8SWu Hao .read_counter = fabric_read_event_counter,},
516724142f8SWu Hao [FME_EVTYPE_VTD] = {.event_init = vtd_event_init,
517724142f8SWu Hao .read_counter = vtd_read_event_counter,},
518724142f8SWu Hao [FME_EVTYPE_VTD_SIP] = {.event_init = vtd_sip_event_init,
519724142f8SWu Hao .read_counter = vtd_sip_read_event_counter,},
520724142f8SWu Hao };
521724142f8SWu Hao
fme_perf_event_show(struct device * dev,struct device_attribute * attr,char * buf)522724142f8SWu Hao static ssize_t fme_perf_event_show(struct device *dev,
523724142f8SWu Hao struct device_attribute *attr, char *buf)
524724142f8SWu Hao {
525724142f8SWu Hao struct dev_ext_attribute *eattr;
526724142f8SWu Hao unsigned long config;
527724142f8SWu Hao char *ptr = buf;
528724142f8SWu Hao
529724142f8SWu Hao eattr = container_of(attr, struct dev_ext_attribute, attr);
530724142f8SWu Hao config = (unsigned long)eattr->var;
531724142f8SWu Hao
532724142f8SWu Hao ptr += sprintf(ptr, "event=0x%02x", (unsigned int)get_event(config));
533724142f8SWu Hao ptr += sprintf(ptr, ",evtype=0x%02x", (unsigned int)get_evtype(config));
534724142f8SWu Hao
535724142f8SWu Hao if (is_portid_root(get_portid(config)))
536724142f8SWu Hao ptr += sprintf(ptr, ",portid=0x%02x\n", FME_PORTID_ROOT);
537724142f8SWu Hao else
538724142f8SWu Hao ptr += sprintf(ptr, ",portid=?\n");
539724142f8SWu Hao
540724142f8SWu Hao return (ssize_t)(ptr - buf);
541724142f8SWu Hao }
542724142f8SWu Hao
543724142f8SWu Hao #define FME_EVENT_ATTR(_name) \
544724142f8SWu Hao __ATTR(_name, 0444, fme_perf_event_show, NULL)
545724142f8SWu Hao
546724142f8SWu Hao #define FME_PORT_EVENT_CONFIG(_event, _type) \
547724142f8SWu Hao (void *)((((_event) << FME_EVENT_SHIFT) & FME_EVENT_MASK) | \
548724142f8SWu Hao (((_type) << FME_EVTYPE_SHIFT) & FME_EVTYPE_MASK))
549724142f8SWu Hao
550724142f8SWu Hao #define FME_EVENT_CONFIG(_event, _type) \
551724142f8SWu Hao (void *)((((_event) << FME_EVENT_SHIFT) & FME_EVENT_MASK) | \
552724142f8SWu Hao (((_type) << FME_EVTYPE_SHIFT) & FME_EVTYPE_MASK) | \
553724142f8SWu Hao (FME_PORTID_ROOT << FME_PORTID_SHIFT))
554724142f8SWu Hao
555724142f8SWu Hao /* FME Perf Basic Events */
556724142f8SWu Hao #define FME_EVENT_BASIC(_name, _event) \
557724142f8SWu Hao static struct dev_ext_attribute fme_perf_event_##_name = { \
558724142f8SWu Hao .attr = FME_EVENT_ATTR(_name), \
559724142f8SWu Hao .var = FME_EVENT_CONFIG(_event, FME_EVTYPE_BASIC), \
560724142f8SWu Hao }
561724142f8SWu Hao
562724142f8SWu Hao FME_EVENT_BASIC(clock, BASIC_EVNT_CLK);
563724142f8SWu Hao
564724142f8SWu Hao static struct attribute *fme_perf_basic_events_attrs[] = {
565724142f8SWu Hao &fme_perf_event_clock.attr.attr,
566724142f8SWu Hao NULL,
567724142f8SWu Hao };
568724142f8SWu Hao
569724142f8SWu Hao static const struct attribute_group fme_perf_basic_events_group = {
570724142f8SWu Hao .name = "events",
571724142f8SWu Hao .attrs = fme_perf_basic_events_attrs,
572724142f8SWu Hao };
573724142f8SWu Hao
574724142f8SWu Hao /* FME Perf Cache Events */
575724142f8SWu Hao #define FME_EVENT_CACHE(_name, _event) \
576724142f8SWu Hao static struct dev_ext_attribute fme_perf_event_cache_##_name = { \
577724142f8SWu Hao .attr = FME_EVENT_ATTR(cache_##_name), \
578724142f8SWu Hao .var = FME_EVENT_CONFIG(_event, FME_EVTYPE_CACHE), \
579724142f8SWu Hao }
580724142f8SWu Hao
581724142f8SWu Hao FME_EVENT_CACHE(read_hit, CACHE_EVNT_RD_HIT);
582724142f8SWu Hao FME_EVENT_CACHE(read_miss, CACHE_EVNT_RD_MISS);
583724142f8SWu Hao FME_EVENT_CACHE(write_hit, CACHE_EVNT_WR_HIT);
584724142f8SWu Hao FME_EVENT_CACHE(write_miss, CACHE_EVNT_WR_MISS);
585724142f8SWu Hao FME_EVENT_CACHE(hold_request, CACHE_EVNT_HOLD_REQ);
586724142f8SWu Hao FME_EVENT_CACHE(tx_req_stall, CACHE_EVNT_TX_REQ_STALL);
587724142f8SWu Hao FME_EVENT_CACHE(rx_req_stall, CACHE_EVNT_RX_REQ_STALL);
588724142f8SWu Hao FME_EVENT_CACHE(eviction, CACHE_EVNT_EVICTIONS);
589724142f8SWu Hao FME_EVENT_CACHE(data_write_port_contention, CACHE_EVNT_DATA_WR_PORT_CONTEN);
590724142f8SWu Hao FME_EVENT_CACHE(tag_write_port_contention, CACHE_EVNT_TAG_WR_PORT_CONTEN);
591724142f8SWu Hao
592724142f8SWu Hao static struct attribute *fme_perf_cache_events_attrs[] = {
593724142f8SWu Hao &fme_perf_event_cache_read_hit.attr.attr,
594724142f8SWu Hao &fme_perf_event_cache_read_miss.attr.attr,
595724142f8SWu Hao &fme_perf_event_cache_write_hit.attr.attr,
596724142f8SWu Hao &fme_perf_event_cache_write_miss.attr.attr,
597724142f8SWu Hao &fme_perf_event_cache_hold_request.attr.attr,
598724142f8SWu Hao &fme_perf_event_cache_tx_req_stall.attr.attr,
599724142f8SWu Hao &fme_perf_event_cache_rx_req_stall.attr.attr,
600724142f8SWu Hao &fme_perf_event_cache_eviction.attr.attr,
601724142f8SWu Hao &fme_perf_event_cache_data_write_port_contention.attr.attr,
602724142f8SWu Hao &fme_perf_event_cache_tag_write_port_contention.attr.attr,
603724142f8SWu Hao NULL,
604724142f8SWu Hao };
605724142f8SWu Hao
fme_perf_events_visible(struct kobject * kobj,struct attribute * attr,int n)606724142f8SWu Hao static umode_t fme_perf_events_visible(struct kobject *kobj,
607724142f8SWu Hao struct attribute *attr, int n)
608724142f8SWu Hao {
609724142f8SWu Hao struct pmu *pmu = dev_get_drvdata(kobj_to_dev(kobj));
610724142f8SWu Hao struct fme_perf_priv *priv = to_fme_perf_priv(pmu);
611724142f8SWu Hao
612724142f8SWu Hao return (priv->id == FME_FEATURE_ID_GLOBAL_IPERF) ? attr->mode : 0;
613724142f8SWu Hao }
614724142f8SWu Hao
615724142f8SWu Hao static const struct attribute_group fme_perf_cache_events_group = {
616724142f8SWu Hao .name = "events",
617724142f8SWu Hao .attrs = fme_perf_cache_events_attrs,
618724142f8SWu Hao .is_visible = fme_perf_events_visible,
619724142f8SWu Hao };
620724142f8SWu Hao
621724142f8SWu Hao /* FME Perf Fabric Events */
622724142f8SWu Hao #define FME_EVENT_FABRIC(_name, _event) \
623724142f8SWu Hao static struct dev_ext_attribute fme_perf_event_fab_##_name = { \
624724142f8SWu Hao .attr = FME_EVENT_ATTR(fab_##_name), \
625724142f8SWu Hao .var = FME_EVENT_CONFIG(_event, FME_EVTYPE_FABRIC), \
626724142f8SWu Hao }
627724142f8SWu Hao
628724142f8SWu Hao #define FME_EVENT_FABRIC_PORT(_name, _event) \
629724142f8SWu Hao static struct dev_ext_attribute fme_perf_event_fab_port_##_name = { \
630724142f8SWu Hao .attr = FME_EVENT_ATTR(fab_port_##_name), \
631724142f8SWu Hao .var = FME_PORT_EVENT_CONFIG(_event, FME_EVTYPE_FABRIC), \
632724142f8SWu Hao }
633724142f8SWu Hao
634724142f8SWu Hao FME_EVENT_FABRIC(pcie0_read, FAB_EVNT_PCIE0_RD);
635724142f8SWu Hao FME_EVENT_FABRIC(pcie0_write, FAB_EVNT_PCIE0_WR);
636724142f8SWu Hao FME_EVENT_FABRIC(pcie1_read, FAB_EVNT_PCIE1_RD);
637724142f8SWu Hao FME_EVENT_FABRIC(pcie1_write, FAB_EVNT_PCIE1_WR);
638724142f8SWu Hao FME_EVENT_FABRIC(upi_read, FAB_EVNT_UPI_RD);
639724142f8SWu Hao FME_EVENT_FABRIC(upi_write, FAB_EVNT_UPI_WR);
640724142f8SWu Hao FME_EVENT_FABRIC(mmio_read, FAB_EVNT_MMIO_RD);
641724142f8SWu Hao FME_EVENT_FABRIC(mmio_write, FAB_EVNT_MMIO_WR);
642724142f8SWu Hao
643724142f8SWu Hao FME_EVENT_FABRIC_PORT(pcie0_read, FAB_EVNT_PCIE0_RD);
644724142f8SWu Hao FME_EVENT_FABRIC_PORT(pcie0_write, FAB_EVNT_PCIE0_WR);
645724142f8SWu Hao FME_EVENT_FABRIC_PORT(pcie1_read, FAB_EVNT_PCIE1_RD);
646724142f8SWu Hao FME_EVENT_FABRIC_PORT(pcie1_write, FAB_EVNT_PCIE1_WR);
647724142f8SWu Hao FME_EVENT_FABRIC_PORT(upi_read, FAB_EVNT_UPI_RD);
648724142f8SWu Hao FME_EVENT_FABRIC_PORT(upi_write, FAB_EVNT_UPI_WR);
649724142f8SWu Hao FME_EVENT_FABRIC_PORT(mmio_read, FAB_EVNT_MMIO_RD);
650724142f8SWu Hao FME_EVENT_FABRIC_PORT(mmio_write, FAB_EVNT_MMIO_WR);
651724142f8SWu Hao
652724142f8SWu Hao static struct attribute *fme_perf_fabric_events_attrs[] = {
653724142f8SWu Hao &fme_perf_event_fab_pcie0_read.attr.attr,
654724142f8SWu Hao &fme_perf_event_fab_pcie0_write.attr.attr,
655724142f8SWu Hao &fme_perf_event_fab_pcie1_read.attr.attr,
656724142f8SWu Hao &fme_perf_event_fab_pcie1_write.attr.attr,
657724142f8SWu Hao &fme_perf_event_fab_upi_read.attr.attr,
658724142f8SWu Hao &fme_perf_event_fab_upi_write.attr.attr,
659724142f8SWu Hao &fme_perf_event_fab_mmio_read.attr.attr,
660724142f8SWu Hao &fme_perf_event_fab_mmio_write.attr.attr,
661724142f8SWu Hao &fme_perf_event_fab_port_pcie0_read.attr.attr,
662724142f8SWu Hao &fme_perf_event_fab_port_pcie0_write.attr.attr,
663724142f8SWu Hao &fme_perf_event_fab_port_pcie1_read.attr.attr,
664724142f8SWu Hao &fme_perf_event_fab_port_pcie1_write.attr.attr,
665724142f8SWu Hao &fme_perf_event_fab_port_upi_read.attr.attr,
666724142f8SWu Hao &fme_perf_event_fab_port_upi_write.attr.attr,
667724142f8SWu Hao &fme_perf_event_fab_port_mmio_read.attr.attr,
668724142f8SWu Hao &fme_perf_event_fab_port_mmio_write.attr.attr,
669724142f8SWu Hao NULL,
670724142f8SWu Hao };
671724142f8SWu Hao
fme_perf_fabric_events_visible(struct kobject * kobj,struct attribute * attr,int n)672724142f8SWu Hao static umode_t fme_perf_fabric_events_visible(struct kobject *kobj,
673724142f8SWu Hao struct attribute *attr, int n)
674724142f8SWu Hao {
675724142f8SWu Hao struct pmu *pmu = dev_get_drvdata(kobj_to_dev(kobj));
676724142f8SWu Hao struct fme_perf_priv *priv = to_fme_perf_priv(pmu);
677724142f8SWu Hao struct dev_ext_attribute *eattr;
678724142f8SWu Hao unsigned long var;
679724142f8SWu Hao
680724142f8SWu Hao eattr = container_of(attr, struct dev_ext_attribute, attr.attr);
681724142f8SWu Hao var = (unsigned long)eattr->var;
682724142f8SWu Hao
683724142f8SWu Hao if (is_fabric_event_supported(priv, get_event(var), get_portid(var)))
684724142f8SWu Hao return attr->mode;
685724142f8SWu Hao
686724142f8SWu Hao return 0;
687724142f8SWu Hao }
688724142f8SWu Hao
689724142f8SWu Hao static const struct attribute_group fme_perf_fabric_events_group = {
690724142f8SWu Hao .name = "events",
691724142f8SWu Hao .attrs = fme_perf_fabric_events_attrs,
692724142f8SWu Hao .is_visible = fme_perf_fabric_events_visible,
693724142f8SWu Hao };
694724142f8SWu Hao
695724142f8SWu Hao /* FME Perf VTD Events */
696724142f8SWu Hao #define FME_EVENT_VTD_PORT(_name, _event) \
697724142f8SWu Hao static struct dev_ext_attribute fme_perf_event_vtd_port_##_name = { \
698724142f8SWu Hao .attr = FME_EVENT_ATTR(vtd_port_##_name), \
699724142f8SWu Hao .var = FME_PORT_EVENT_CONFIG(_event, FME_EVTYPE_VTD), \
700724142f8SWu Hao }
701724142f8SWu Hao
702724142f8SWu Hao FME_EVENT_VTD_PORT(read_transaction, VTD_EVNT_AFU_MEM_RD_TRANS);
703724142f8SWu Hao FME_EVENT_VTD_PORT(write_transaction, VTD_EVNT_AFU_MEM_WR_TRANS);
704724142f8SWu Hao FME_EVENT_VTD_PORT(devtlb_read_hit, VTD_EVNT_AFU_DEVTLB_RD_HIT);
705724142f8SWu Hao FME_EVENT_VTD_PORT(devtlb_write_hit, VTD_EVNT_AFU_DEVTLB_WR_HIT);
706724142f8SWu Hao FME_EVENT_VTD_PORT(devtlb_4k_fill, VTD_EVNT_DEVTLB_4K_FILL);
707724142f8SWu Hao FME_EVENT_VTD_PORT(devtlb_2m_fill, VTD_EVNT_DEVTLB_2M_FILL);
708724142f8SWu Hao FME_EVENT_VTD_PORT(devtlb_1g_fill, VTD_EVNT_DEVTLB_1G_FILL);
709724142f8SWu Hao
710724142f8SWu Hao static struct attribute *fme_perf_vtd_events_attrs[] = {
711724142f8SWu Hao &fme_perf_event_vtd_port_read_transaction.attr.attr,
712724142f8SWu Hao &fme_perf_event_vtd_port_write_transaction.attr.attr,
713724142f8SWu Hao &fme_perf_event_vtd_port_devtlb_read_hit.attr.attr,
714724142f8SWu Hao &fme_perf_event_vtd_port_devtlb_write_hit.attr.attr,
715724142f8SWu Hao &fme_perf_event_vtd_port_devtlb_4k_fill.attr.attr,
716724142f8SWu Hao &fme_perf_event_vtd_port_devtlb_2m_fill.attr.attr,
717724142f8SWu Hao &fme_perf_event_vtd_port_devtlb_1g_fill.attr.attr,
718724142f8SWu Hao NULL,
719724142f8SWu Hao };
720724142f8SWu Hao
721724142f8SWu Hao static const struct attribute_group fme_perf_vtd_events_group = {
722724142f8SWu Hao .name = "events",
723724142f8SWu Hao .attrs = fme_perf_vtd_events_attrs,
724724142f8SWu Hao .is_visible = fme_perf_events_visible,
725724142f8SWu Hao };
726724142f8SWu Hao
727724142f8SWu Hao /* FME Perf VTD SIP Events */
728724142f8SWu Hao #define FME_EVENT_VTD_SIP(_name, _event) \
729724142f8SWu Hao static struct dev_ext_attribute fme_perf_event_vtd_sip_##_name = { \
730724142f8SWu Hao .attr = FME_EVENT_ATTR(vtd_sip_##_name), \
731724142f8SWu Hao .var = FME_EVENT_CONFIG(_event, FME_EVTYPE_VTD_SIP), \
732724142f8SWu Hao }
733724142f8SWu Hao
734724142f8SWu Hao FME_EVENT_VTD_SIP(iotlb_4k_hit, VTD_SIP_EVNT_IOTLB_4K_HIT);
735724142f8SWu Hao FME_EVENT_VTD_SIP(iotlb_2m_hit, VTD_SIP_EVNT_IOTLB_2M_HIT);
736724142f8SWu Hao FME_EVENT_VTD_SIP(iotlb_1g_hit, VTD_SIP_EVNT_IOTLB_1G_HIT);
737724142f8SWu Hao FME_EVENT_VTD_SIP(slpwc_l3_hit, VTD_SIP_EVNT_SLPWC_L3_HIT);
738724142f8SWu Hao FME_EVENT_VTD_SIP(slpwc_l4_hit, VTD_SIP_EVNT_SLPWC_L4_HIT);
739724142f8SWu Hao FME_EVENT_VTD_SIP(rcc_hit, VTD_SIP_EVNT_RCC_HIT);
740724142f8SWu Hao FME_EVENT_VTD_SIP(iotlb_4k_miss, VTD_SIP_EVNT_IOTLB_4K_MISS);
741724142f8SWu Hao FME_EVENT_VTD_SIP(iotlb_2m_miss, VTD_SIP_EVNT_IOTLB_2M_MISS);
742724142f8SWu Hao FME_EVENT_VTD_SIP(iotlb_1g_miss, VTD_SIP_EVNT_IOTLB_1G_MISS);
743724142f8SWu Hao FME_EVENT_VTD_SIP(slpwc_l3_miss, VTD_SIP_EVNT_SLPWC_L3_MISS);
744724142f8SWu Hao FME_EVENT_VTD_SIP(slpwc_l4_miss, VTD_SIP_EVNT_SLPWC_L4_MISS);
745724142f8SWu Hao FME_EVENT_VTD_SIP(rcc_miss, VTD_SIP_EVNT_RCC_MISS);
746724142f8SWu Hao
747724142f8SWu Hao static struct attribute *fme_perf_vtd_sip_events_attrs[] = {
748724142f8SWu Hao &fme_perf_event_vtd_sip_iotlb_4k_hit.attr.attr,
749724142f8SWu Hao &fme_perf_event_vtd_sip_iotlb_2m_hit.attr.attr,
750724142f8SWu Hao &fme_perf_event_vtd_sip_iotlb_1g_hit.attr.attr,
751724142f8SWu Hao &fme_perf_event_vtd_sip_slpwc_l3_hit.attr.attr,
752724142f8SWu Hao &fme_perf_event_vtd_sip_slpwc_l4_hit.attr.attr,
753724142f8SWu Hao &fme_perf_event_vtd_sip_rcc_hit.attr.attr,
754724142f8SWu Hao &fme_perf_event_vtd_sip_iotlb_4k_miss.attr.attr,
755724142f8SWu Hao &fme_perf_event_vtd_sip_iotlb_2m_miss.attr.attr,
756724142f8SWu Hao &fme_perf_event_vtd_sip_iotlb_1g_miss.attr.attr,
757724142f8SWu Hao &fme_perf_event_vtd_sip_slpwc_l3_miss.attr.attr,
758724142f8SWu Hao &fme_perf_event_vtd_sip_slpwc_l4_miss.attr.attr,
759724142f8SWu Hao &fme_perf_event_vtd_sip_rcc_miss.attr.attr,
760724142f8SWu Hao NULL,
761724142f8SWu Hao };
762724142f8SWu Hao
763724142f8SWu Hao static const struct attribute_group fme_perf_vtd_sip_events_group = {
764724142f8SWu Hao .name = "events",
765724142f8SWu Hao .attrs = fme_perf_vtd_sip_events_attrs,
766724142f8SWu Hao .is_visible = fme_perf_events_visible,
767724142f8SWu Hao };
768724142f8SWu Hao
769724142f8SWu Hao static const struct attribute_group *fme_perf_events_groups[] = {
770724142f8SWu Hao &fme_perf_basic_events_group,
771724142f8SWu Hao &fme_perf_cache_events_group,
772724142f8SWu Hao &fme_perf_fabric_events_group,
773724142f8SWu Hao &fme_perf_vtd_events_group,
774724142f8SWu Hao &fme_perf_vtd_sip_events_group,
775724142f8SWu Hao NULL,
776724142f8SWu Hao };
777724142f8SWu Hao
get_event_ops(u32 evtype)778724142f8SWu Hao static struct fme_perf_event_ops *get_event_ops(u32 evtype)
779724142f8SWu Hao {
780724142f8SWu Hao if (evtype > FME_EVTYPE_MAX)
781724142f8SWu Hao return NULL;
782724142f8SWu Hao
783724142f8SWu Hao return &fme_perf_event_ops[evtype];
784724142f8SWu Hao }
785724142f8SWu Hao
fme_perf_event_destroy(struct perf_event * event)786724142f8SWu Hao static void fme_perf_event_destroy(struct perf_event *event)
787724142f8SWu Hao {
788724142f8SWu Hao struct fme_perf_event_ops *ops = get_event_ops(event->hw.event_base);
789724142f8SWu Hao struct fme_perf_priv *priv = to_fme_perf_priv(event->pmu);
790724142f8SWu Hao
791724142f8SWu Hao if (ops->event_destroy)
792724142f8SWu Hao ops->event_destroy(priv, event->hw.idx, event->hw.config_base);
793724142f8SWu Hao }
794724142f8SWu Hao
fme_perf_event_init(struct perf_event * event)795724142f8SWu Hao static int fme_perf_event_init(struct perf_event *event)
796724142f8SWu Hao {
797724142f8SWu Hao struct fme_perf_priv *priv = to_fme_perf_priv(event->pmu);
798724142f8SWu Hao struct hw_perf_event *hwc = &event->hw;
799724142f8SWu Hao struct fme_perf_event_ops *ops;
800724142f8SWu Hao u32 eventid, evtype, portid;
801724142f8SWu Hao
802724142f8SWu Hao /* test the event attr type check for PMU enumeration */
803724142f8SWu Hao if (event->attr.type != event->pmu->type)
804724142f8SWu Hao return -ENOENT;
805724142f8SWu Hao
806724142f8SWu Hao /*
807724142f8SWu Hao * fme counters are shared across all cores.
808724142f8SWu Hao * Therefore, it does not support per-process mode.
809724142f8SWu Hao * Also, it does not support event sampling mode.
810724142f8SWu Hao */
811724142f8SWu Hao if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
812724142f8SWu Hao return -EINVAL;
813724142f8SWu Hao
814724142f8SWu Hao if (event->cpu < 0)
815724142f8SWu Hao return -EINVAL;
816724142f8SWu Hao
817724142f8SWu Hao if (event->cpu != priv->cpu)
818724142f8SWu Hao return -EINVAL;
819724142f8SWu Hao
820724142f8SWu Hao eventid = get_event(event->attr.config);
821724142f8SWu Hao portid = get_portid(event->attr.config);
822724142f8SWu Hao evtype = get_evtype(event->attr.config);
823724142f8SWu Hao if (evtype > FME_EVTYPE_MAX)
824724142f8SWu Hao return -EINVAL;
825724142f8SWu Hao
826724142f8SWu Hao hwc->event_base = evtype;
827724142f8SWu Hao hwc->idx = (int)eventid;
828724142f8SWu Hao hwc->config_base = portid;
829724142f8SWu Hao
830724142f8SWu Hao event->destroy = fme_perf_event_destroy;
831724142f8SWu Hao
832724142f8SWu Hao dev_dbg(priv->dev, "%s event=0x%x, evtype=0x%x, portid=0x%x,\n",
833724142f8SWu Hao __func__, eventid, evtype, portid);
834724142f8SWu Hao
835724142f8SWu Hao ops = get_event_ops(evtype);
836724142f8SWu Hao if (ops->event_init)
837724142f8SWu Hao return ops->event_init(priv, eventid, portid);
838724142f8SWu Hao
839724142f8SWu Hao return 0;
840724142f8SWu Hao }
841724142f8SWu Hao
fme_perf_event_update(struct perf_event * event)842724142f8SWu Hao static void fme_perf_event_update(struct perf_event *event)
843724142f8SWu Hao {
844724142f8SWu Hao struct fme_perf_event_ops *ops = get_event_ops(event->hw.event_base);
845724142f8SWu Hao struct fme_perf_priv *priv = to_fme_perf_priv(event->pmu);
846724142f8SWu Hao struct hw_perf_event *hwc = &event->hw;
847724142f8SWu Hao u64 now, prev, delta;
848724142f8SWu Hao
849724142f8SWu Hao now = ops->read_counter(priv, (u32)hwc->idx, hwc->config_base);
850724142f8SWu Hao prev = local64_read(&hwc->prev_count);
851724142f8SWu Hao delta = now - prev;
852724142f8SWu Hao
853724142f8SWu Hao local64_add(delta, &event->count);
854724142f8SWu Hao }
855724142f8SWu Hao
fme_perf_event_start(struct perf_event * event,int flags)856724142f8SWu Hao static void fme_perf_event_start(struct perf_event *event, int flags)
857724142f8SWu Hao {
858724142f8SWu Hao struct fme_perf_event_ops *ops = get_event_ops(event->hw.event_base);
859724142f8SWu Hao struct fme_perf_priv *priv = to_fme_perf_priv(event->pmu);
860724142f8SWu Hao struct hw_perf_event *hwc = &event->hw;
861724142f8SWu Hao u64 count;
862724142f8SWu Hao
863724142f8SWu Hao count = ops->read_counter(priv, (u32)hwc->idx, hwc->config_base);
864724142f8SWu Hao local64_set(&hwc->prev_count, count);
865724142f8SWu Hao }
866724142f8SWu Hao
fme_perf_event_stop(struct perf_event * event,int flags)867724142f8SWu Hao static void fme_perf_event_stop(struct perf_event *event, int flags)
868724142f8SWu Hao {
869724142f8SWu Hao fme_perf_event_update(event);
870724142f8SWu Hao }
871724142f8SWu Hao
fme_perf_event_add(struct perf_event * event,int flags)872724142f8SWu Hao static int fme_perf_event_add(struct perf_event *event, int flags)
873724142f8SWu Hao {
874724142f8SWu Hao if (flags & PERF_EF_START)
875724142f8SWu Hao fme_perf_event_start(event, flags);
876724142f8SWu Hao
877724142f8SWu Hao return 0;
878724142f8SWu Hao }
879724142f8SWu Hao
fme_perf_event_del(struct perf_event * event,int flags)880724142f8SWu Hao static void fme_perf_event_del(struct perf_event *event, int flags)
881724142f8SWu Hao {
882724142f8SWu Hao fme_perf_event_stop(event, PERF_EF_UPDATE);
883724142f8SWu Hao }
884724142f8SWu Hao
fme_perf_event_read(struct perf_event * event)885724142f8SWu Hao static void fme_perf_event_read(struct perf_event *event)
886724142f8SWu Hao {
887724142f8SWu Hao fme_perf_event_update(event);
888724142f8SWu Hao }
889724142f8SWu Hao
fme_perf_setup_hardware(struct fme_perf_priv * priv)890724142f8SWu Hao static void fme_perf_setup_hardware(struct fme_perf_priv *priv)
891724142f8SWu Hao {
892724142f8SWu Hao void __iomem *base = priv->ioaddr;
893724142f8SWu Hao u64 v;
894724142f8SWu Hao
895724142f8SWu Hao /* read and save current working mode for fabric counters */
896724142f8SWu Hao v = readq(base + FAB_CTRL);
897724142f8SWu Hao
898724142f8SWu Hao if (FIELD_GET(FAB_PORT_FILTER, v) == FAB_PORT_FILTER_DISABLE)
899724142f8SWu Hao priv->fab_port_id = FME_PORTID_ROOT;
900724142f8SWu Hao else
901724142f8SWu Hao priv->fab_port_id = FIELD_GET(FAB_PORT_ID, v);
902724142f8SWu Hao }
903724142f8SWu Hao
fme_perf_pmu_register(struct platform_device * pdev,struct fme_perf_priv * priv)904724142f8SWu Hao static int fme_perf_pmu_register(struct platform_device *pdev,
905724142f8SWu Hao struct fme_perf_priv *priv)
906724142f8SWu Hao {
907724142f8SWu Hao struct pmu *pmu = &priv->pmu;
908724142f8SWu Hao char *name;
909724142f8SWu Hao int ret;
910724142f8SWu Hao
911724142f8SWu Hao spin_lock_init(&priv->fab_lock);
912724142f8SWu Hao
913724142f8SWu Hao fme_perf_setup_hardware(priv);
914724142f8SWu Hao
915724142f8SWu Hao pmu->task_ctx_nr = perf_invalid_context;
916724142f8SWu Hao pmu->attr_groups = fme_perf_groups;
917724142f8SWu Hao pmu->attr_update = fme_perf_events_groups;
918724142f8SWu Hao pmu->event_init = fme_perf_event_init;
919724142f8SWu Hao pmu->add = fme_perf_event_add;
920724142f8SWu Hao pmu->del = fme_perf_event_del;
921724142f8SWu Hao pmu->start = fme_perf_event_start;
922724142f8SWu Hao pmu->stop = fme_perf_event_stop;
923724142f8SWu Hao pmu->read = fme_perf_event_read;
924724142f8SWu Hao pmu->capabilities = PERF_PMU_CAP_NO_INTERRUPT |
925724142f8SWu Hao PERF_PMU_CAP_NO_EXCLUDE;
926724142f8SWu Hao
927724142f8SWu Hao name = devm_kasprintf(priv->dev, GFP_KERNEL, "dfl_fme%d", pdev->id);
928724142f8SWu Hao
929724142f8SWu Hao ret = perf_pmu_register(pmu, name, -1);
930724142f8SWu Hao if (ret)
931724142f8SWu Hao return ret;
932724142f8SWu Hao
933724142f8SWu Hao return 0;
934724142f8SWu Hao }
935724142f8SWu Hao
fme_perf_pmu_unregister(struct fme_perf_priv * priv)936724142f8SWu Hao static void fme_perf_pmu_unregister(struct fme_perf_priv *priv)
937724142f8SWu Hao {
938724142f8SWu Hao perf_pmu_unregister(&priv->pmu);
939724142f8SWu Hao }
940724142f8SWu Hao
fme_perf_offline_cpu(unsigned int cpu,struct hlist_node * node)941724142f8SWu Hao static int fme_perf_offline_cpu(unsigned int cpu, struct hlist_node *node)
942724142f8SWu Hao {
943724142f8SWu Hao struct fme_perf_priv *priv;
944724142f8SWu Hao int target;
945724142f8SWu Hao
946724142f8SWu Hao priv = hlist_entry_safe(node, struct fme_perf_priv, node);
947724142f8SWu Hao
948724142f8SWu Hao if (cpu != priv->cpu)
949724142f8SWu Hao return 0;
950724142f8SWu Hao
951724142f8SWu Hao target = cpumask_any_but(cpu_online_mask, cpu);
952724142f8SWu Hao if (target >= nr_cpu_ids)
953724142f8SWu Hao return 0;
954724142f8SWu Hao
955724142f8SWu Hao priv->cpu = target;
956ec6446d5SKajol Jain perf_pmu_migrate_context(&priv->pmu, cpu, target);
957ec6446d5SKajol Jain
958724142f8SWu Hao return 0;
959724142f8SWu Hao }
960724142f8SWu Hao
fme_perf_init(struct platform_device * pdev,struct dfl_feature * feature)961724142f8SWu Hao static int fme_perf_init(struct platform_device *pdev,
962724142f8SWu Hao struct dfl_feature *feature)
963724142f8SWu Hao {
964724142f8SWu Hao struct fme_perf_priv *priv;
965724142f8SWu Hao int ret;
966724142f8SWu Hao
967724142f8SWu Hao priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
968724142f8SWu Hao if (!priv)
969724142f8SWu Hao return -ENOMEM;
970724142f8SWu Hao
971724142f8SWu Hao priv->dev = &pdev->dev;
972724142f8SWu Hao priv->ioaddr = feature->ioaddr;
973724142f8SWu Hao priv->id = feature->id;
974724142f8SWu Hao priv->cpu = raw_smp_processor_id();
975724142f8SWu Hao
976724142f8SWu Hao ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
977724142f8SWu Hao "perf/fpga/dfl_fme:online",
978724142f8SWu Hao NULL, fme_perf_offline_cpu);
979724142f8SWu Hao if (ret < 0)
980724142f8SWu Hao return ret;
981724142f8SWu Hao
982724142f8SWu Hao priv->cpuhp_state = ret;
983724142f8SWu Hao
984724142f8SWu Hao /* Register the pmu instance for cpu hotplug */
985724142f8SWu Hao ret = cpuhp_state_add_instance_nocalls(priv->cpuhp_state, &priv->node);
986724142f8SWu Hao if (ret)
987724142f8SWu Hao goto cpuhp_instance_err;
988724142f8SWu Hao
989724142f8SWu Hao ret = fme_perf_pmu_register(pdev, priv);
990724142f8SWu Hao if (ret)
991724142f8SWu Hao goto pmu_register_err;
992724142f8SWu Hao
993724142f8SWu Hao feature->priv = priv;
994724142f8SWu Hao return 0;
995724142f8SWu Hao
996724142f8SWu Hao pmu_register_err:
997724142f8SWu Hao cpuhp_state_remove_instance_nocalls(priv->cpuhp_state, &priv->node);
998724142f8SWu Hao cpuhp_instance_err:
999724142f8SWu Hao cpuhp_remove_multi_state(priv->cpuhp_state);
1000724142f8SWu Hao return ret;
1001724142f8SWu Hao }
1002724142f8SWu Hao
fme_perf_uinit(struct platform_device * pdev,struct dfl_feature * feature)1003724142f8SWu Hao static void fme_perf_uinit(struct platform_device *pdev,
1004724142f8SWu Hao struct dfl_feature *feature)
1005724142f8SWu Hao {
1006724142f8SWu Hao struct fme_perf_priv *priv = feature->priv;
1007724142f8SWu Hao
1008724142f8SWu Hao fme_perf_pmu_unregister(priv);
1009724142f8SWu Hao cpuhp_state_remove_instance_nocalls(priv->cpuhp_state, &priv->node);
1010724142f8SWu Hao cpuhp_remove_multi_state(priv->cpuhp_state);
1011724142f8SWu Hao }
1012724142f8SWu Hao
1013724142f8SWu Hao const struct dfl_feature_id fme_perf_id_table[] = {
1014724142f8SWu Hao {.id = FME_FEATURE_ID_GLOBAL_IPERF,},
1015724142f8SWu Hao {.id = FME_FEATURE_ID_GLOBAL_DPERF,},
1016724142f8SWu Hao {0,}
1017724142f8SWu Hao };
1018724142f8SWu Hao
1019724142f8SWu Hao const struct dfl_feature_ops fme_perf_ops = {
1020724142f8SWu Hao .init = fme_perf_init,
1021724142f8SWu Hao .uinit = fme_perf_uinit,
1022724142f8SWu Hao };
1023