11a1527cfSWu Hao // SPDX-License-Identifier: GPL-2.0 21a1527cfSWu Hao /* 31a1527cfSWu Hao * Driver for FPGA Accelerated Function Unit (AFU) 41a1527cfSWu Hao * 51a1527cfSWu Hao * Copyright (C) 2017-2018 Intel Corporation, Inc. 61a1527cfSWu Hao * 71a1527cfSWu Hao * Authors: 81a1527cfSWu Hao * Wu Hao <hao.wu@intel.com> 91a1527cfSWu Hao * Xiao Guangrong <guangrong.xiao@linux.intel.com> 101a1527cfSWu Hao * Joseph Grecco <joe.grecco@intel.com> 111a1527cfSWu Hao * Enno Luebbers <enno.luebbers@intel.com> 121a1527cfSWu Hao * Tim Whisonant <tim.whisonant@intel.com> 131a1527cfSWu Hao * Ananda Ravuri <ananda.ravuri@intel.com> 141a1527cfSWu Hao * Henry Mitchel <henry.mitchel@intel.com> 151a1527cfSWu Hao */ 161a1527cfSWu Hao 171a1527cfSWu Hao #include <linux/kernel.h> 181a1527cfSWu Hao #include <linux/module.h> 19857a2622SXiao Guangrong #include <linux/uaccess.h> 20e4664c0eSWu Hao #include <linux/fpga-dfl.h> 211a1527cfSWu Hao 22857a2622SXiao Guangrong #include "dfl-afu.h" 231a1527cfSWu Hao 2447c1b19cSWu Hao /** 2547c1b19cSWu Hao * port_enable - enable a port 2647c1b19cSWu Hao * @pdev: port platform device. 2747c1b19cSWu Hao * 2847c1b19cSWu Hao * Enable Port by clear the port soft reset bit, which is set by default. 29857a2622SXiao Guangrong * The AFU is unable to respond to any MMIO access while in reset. 30857a2622SXiao Guangrong * port_enable function should only be used after port_disable function. 3147c1b19cSWu Hao */ 3247c1b19cSWu Hao static void port_enable(struct platform_device *pdev) 3347c1b19cSWu Hao { 3447c1b19cSWu Hao struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev); 3547c1b19cSWu Hao void __iomem *base; 3647c1b19cSWu Hao u64 v; 3747c1b19cSWu Hao 3847c1b19cSWu Hao WARN_ON(!pdata->disable_count); 3947c1b19cSWu Hao 4047c1b19cSWu Hao if (--pdata->disable_count != 0) 4147c1b19cSWu Hao return; 4247c1b19cSWu Hao 4347c1b19cSWu Hao base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER); 4447c1b19cSWu Hao 4547c1b19cSWu Hao /* Clear port soft reset */ 4647c1b19cSWu Hao v = readq(base + PORT_HDR_CTRL); 4747c1b19cSWu Hao v &= ~PORT_CTRL_SFTRST; 4847c1b19cSWu Hao writeq(v, base + PORT_HDR_CTRL); 4947c1b19cSWu Hao } 5047c1b19cSWu Hao 5147c1b19cSWu Hao #define RST_POLL_INVL 10 /* us */ 5247c1b19cSWu Hao #define RST_POLL_TIMEOUT 1000 /* us */ 5347c1b19cSWu Hao 5447c1b19cSWu Hao /** 5547c1b19cSWu Hao * port_disable - disable a port 5647c1b19cSWu Hao * @pdev: port platform device. 5747c1b19cSWu Hao * 5847c1b19cSWu Hao * Disable Port by setting the port soft reset bit, it puts the port into 5947c1b19cSWu Hao * reset. 6047c1b19cSWu Hao */ 6147c1b19cSWu Hao static int port_disable(struct platform_device *pdev) 6247c1b19cSWu Hao { 6347c1b19cSWu Hao struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev); 6447c1b19cSWu Hao void __iomem *base; 6547c1b19cSWu Hao u64 v; 6647c1b19cSWu Hao 6747c1b19cSWu Hao if (pdata->disable_count++ != 0) 6847c1b19cSWu Hao return 0; 6947c1b19cSWu Hao 7047c1b19cSWu Hao base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER); 7147c1b19cSWu Hao 7247c1b19cSWu Hao /* Set port soft reset */ 7347c1b19cSWu Hao v = readq(base + PORT_HDR_CTRL); 7447c1b19cSWu Hao v |= PORT_CTRL_SFTRST; 7547c1b19cSWu Hao writeq(v, base + PORT_HDR_CTRL); 7647c1b19cSWu Hao 7747c1b19cSWu Hao /* 7847c1b19cSWu Hao * HW sets ack bit to 1 when all outstanding requests have been drained 7947c1b19cSWu Hao * on this port and minimum soft reset pulse width has elapsed. 8047c1b19cSWu Hao * Driver polls port_soft_reset_ack to determine if reset done by HW. 8147c1b19cSWu Hao */ 8247c1b19cSWu Hao if (readq_poll_timeout(base + PORT_HDR_CTRL, v, v & PORT_CTRL_SFTRST, 8347c1b19cSWu Hao RST_POLL_INVL, RST_POLL_TIMEOUT)) { 8447c1b19cSWu Hao dev_err(&pdev->dev, "timeout, fail to reset device\n"); 8547c1b19cSWu Hao return -ETIMEDOUT; 8647c1b19cSWu Hao } 8747c1b19cSWu Hao 8847c1b19cSWu Hao return 0; 8947c1b19cSWu Hao } 9047c1b19cSWu Hao 91e4664c0eSWu Hao /* 92e4664c0eSWu Hao * This function resets the FPGA Port and its accelerator (AFU) by function 93e4664c0eSWu Hao * __port_disable and __port_enable (set port soft reset bit and then clear 94e4664c0eSWu Hao * it). Userspace can do Port reset at any time, e.g. during DMA or Partial 95e4664c0eSWu Hao * Reconfiguration. But it should never cause any system level issue, only 96e4664c0eSWu Hao * functional failure (e.g. DMA or PR operation failure) and be recoverable 97e4664c0eSWu Hao * from the failure. 98e4664c0eSWu Hao * 99e4664c0eSWu Hao * Note: the accelerator (AFU) is not accessible when its port is in reset 100e4664c0eSWu Hao * (disabled). Any attempts on MMIO access to AFU while in reset, will 101e4664c0eSWu Hao * result errors reported via port error reporting sub feature (if present). 102e4664c0eSWu Hao */ 103e4664c0eSWu Hao static int __port_reset(struct platform_device *pdev) 104e4664c0eSWu Hao { 105e4664c0eSWu Hao int ret; 106e4664c0eSWu Hao 107e4664c0eSWu Hao ret = port_disable(pdev); 108e4664c0eSWu Hao if (!ret) 109e4664c0eSWu Hao port_enable(pdev); 110e4664c0eSWu Hao 111e4664c0eSWu Hao return ret; 112e4664c0eSWu Hao } 113e4664c0eSWu Hao 114e4664c0eSWu Hao static int port_reset(struct platform_device *pdev) 115e4664c0eSWu Hao { 116e4664c0eSWu Hao struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev); 117e4664c0eSWu Hao int ret; 118e4664c0eSWu Hao 119e4664c0eSWu Hao mutex_lock(&pdata->lock); 120e4664c0eSWu Hao ret = __port_reset(pdev); 121e4664c0eSWu Hao mutex_unlock(&pdata->lock); 122e4664c0eSWu Hao 123e4664c0eSWu Hao return ret; 124e4664c0eSWu Hao } 125e4664c0eSWu Hao 12647c1b19cSWu Hao static int port_get_id(struct platform_device *pdev) 12747c1b19cSWu Hao { 12847c1b19cSWu Hao void __iomem *base; 12947c1b19cSWu Hao 13047c1b19cSWu Hao base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER); 13147c1b19cSWu Hao 13247c1b19cSWu Hao return FIELD_GET(PORT_CAP_PORT_NUM, readq(base + PORT_HDR_CAP)); 13347c1b19cSWu Hao } 13447c1b19cSWu Hao 135e4664c0eSWu Hao static ssize_t 136e4664c0eSWu Hao id_show(struct device *dev, struct device_attribute *attr, char *buf) 137e4664c0eSWu Hao { 138e4664c0eSWu Hao int id = port_get_id(to_platform_device(dev)); 139e4664c0eSWu Hao 140e4664c0eSWu Hao return scnprintf(buf, PAGE_SIZE, "%d\n", id); 141e4664c0eSWu Hao } 142e4664c0eSWu Hao static DEVICE_ATTR_RO(id); 143e4664c0eSWu Hao 144e4664c0eSWu Hao static const struct attribute *port_hdr_attrs[] = { 145e4664c0eSWu Hao &dev_attr_id.attr, 146e4664c0eSWu Hao NULL, 147e4664c0eSWu Hao }; 148e4664c0eSWu Hao 1491a1527cfSWu Hao static int port_hdr_init(struct platform_device *pdev, 1501a1527cfSWu Hao struct dfl_feature *feature) 1511a1527cfSWu Hao { 1521a1527cfSWu Hao dev_dbg(&pdev->dev, "PORT HDR Init.\n"); 1531a1527cfSWu Hao 154e4664c0eSWu Hao port_reset(pdev); 155e4664c0eSWu Hao 156e4664c0eSWu Hao return sysfs_create_files(&pdev->dev.kobj, port_hdr_attrs); 1571a1527cfSWu Hao } 1581a1527cfSWu Hao 1591a1527cfSWu Hao static void port_hdr_uinit(struct platform_device *pdev, 1601a1527cfSWu Hao struct dfl_feature *feature) 1611a1527cfSWu Hao { 1621a1527cfSWu Hao dev_dbg(&pdev->dev, "PORT HDR UInit.\n"); 163e4664c0eSWu Hao 164e4664c0eSWu Hao sysfs_remove_files(&pdev->dev.kobj, port_hdr_attrs); 165e4664c0eSWu Hao } 166e4664c0eSWu Hao 167e4664c0eSWu Hao static long 168e4664c0eSWu Hao port_hdr_ioctl(struct platform_device *pdev, struct dfl_feature *feature, 169e4664c0eSWu Hao unsigned int cmd, unsigned long arg) 170e4664c0eSWu Hao { 171e4664c0eSWu Hao long ret; 172e4664c0eSWu Hao 173e4664c0eSWu Hao switch (cmd) { 174e4664c0eSWu Hao case DFL_FPGA_PORT_RESET: 175e4664c0eSWu Hao if (!arg) 176e4664c0eSWu Hao ret = port_reset(pdev); 177e4664c0eSWu Hao else 178e4664c0eSWu Hao ret = -EINVAL; 179e4664c0eSWu Hao break; 180e4664c0eSWu Hao default: 181e4664c0eSWu Hao dev_dbg(&pdev->dev, "%x cmd not handled", cmd); 182e4664c0eSWu Hao ret = -ENODEV; 183e4664c0eSWu Hao } 184e4664c0eSWu Hao 185e4664c0eSWu Hao return ret; 1861a1527cfSWu Hao } 1871a1527cfSWu Hao 1881a1527cfSWu Hao static const struct dfl_feature_ops port_hdr_ops = { 1891a1527cfSWu Hao .init = port_hdr_init, 1901a1527cfSWu Hao .uinit = port_hdr_uinit, 191e4664c0eSWu Hao .ioctl = port_hdr_ioctl, 1921a1527cfSWu Hao }; 1931a1527cfSWu Hao 194857a2622SXiao Guangrong static ssize_t 195857a2622SXiao Guangrong afu_id_show(struct device *dev, struct device_attribute *attr, char *buf) 196857a2622SXiao Guangrong { 197857a2622SXiao Guangrong struct dfl_feature_platform_data *pdata = dev_get_platdata(dev); 198857a2622SXiao Guangrong void __iomem *base; 199857a2622SXiao Guangrong u64 guidl, guidh; 200857a2622SXiao Guangrong 201857a2622SXiao Guangrong base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_AFU); 202857a2622SXiao Guangrong 203857a2622SXiao Guangrong mutex_lock(&pdata->lock); 204857a2622SXiao Guangrong if (pdata->disable_count) { 205857a2622SXiao Guangrong mutex_unlock(&pdata->lock); 206857a2622SXiao Guangrong return -EBUSY; 207857a2622SXiao Guangrong } 208857a2622SXiao Guangrong 209857a2622SXiao Guangrong guidl = readq(base + GUID_L); 210857a2622SXiao Guangrong guidh = readq(base + GUID_H); 211857a2622SXiao Guangrong mutex_unlock(&pdata->lock); 212857a2622SXiao Guangrong 213857a2622SXiao Guangrong return scnprintf(buf, PAGE_SIZE, "%016llx%016llx\n", guidh, guidl); 214857a2622SXiao Guangrong } 215857a2622SXiao Guangrong static DEVICE_ATTR_RO(afu_id); 216857a2622SXiao Guangrong 217857a2622SXiao Guangrong static const struct attribute *port_afu_attrs[] = { 218857a2622SXiao Guangrong &dev_attr_afu_id.attr, 219857a2622SXiao Guangrong NULL 220857a2622SXiao Guangrong }; 221857a2622SXiao Guangrong 222857a2622SXiao Guangrong static int port_afu_init(struct platform_device *pdev, 223857a2622SXiao Guangrong struct dfl_feature *feature) 224857a2622SXiao Guangrong { 225857a2622SXiao Guangrong struct resource *res = &pdev->resource[feature->resource_index]; 226857a2622SXiao Guangrong int ret; 227857a2622SXiao Guangrong 228857a2622SXiao Guangrong dev_dbg(&pdev->dev, "PORT AFU Init.\n"); 229857a2622SXiao Guangrong 230857a2622SXiao Guangrong ret = afu_mmio_region_add(dev_get_platdata(&pdev->dev), 231857a2622SXiao Guangrong DFL_PORT_REGION_INDEX_AFU, resource_size(res), 232857a2622SXiao Guangrong res->start, DFL_PORT_REGION_READ | 233857a2622SXiao Guangrong DFL_PORT_REGION_WRITE | DFL_PORT_REGION_MMAP); 234857a2622SXiao Guangrong if (ret) 235857a2622SXiao Guangrong return ret; 236857a2622SXiao Guangrong 237857a2622SXiao Guangrong return sysfs_create_files(&pdev->dev.kobj, port_afu_attrs); 238857a2622SXiao Guangrong } 239857a2622SXiao Guangrong 240857a2622SXiao Guangrong static void port_afu_uinit(struct platform_device *pdev, 241857a2622SXiao Guangrong struct dfl_feature *feature) 242857a2622SXiao Guangrong { 243857a2622SXiao Guangrong dev_dbg(&pdev->dev, "PORT AFU UInit.\n"); 244857a2622SXiao Guangrong 245857a2622SXiao Guangrong sysfs_remove_files(&pdev->dev.kobj, port_afu_attrs); 246857a2622SXiao Guangrong } 247857a2622SXiao Guangrong 248857a2622SXiao Guangrong static const struct dfl_feature_ops port_afu_ops = { 249857a2622SXiao Guangrong .init = port_afu_init, 250857a2622SXiao Guangrong .uinit = port_afu_uinit, 251857a2622SXiao Guangrong }; 252857a2622SXiao Guangrong 2531a1527cfSWu Hao static struct dfl_feature_driver port_feature_drvs[] = { 2541a1527cfSWu Hao { 2551a1527cfSWu Hao .id = PORT_FEATURE_ID_HEADER, 2561a1527cfSWu Hao .ops = &port_hdr_ops, 2571a1527cfSWu Hao }, 2581a1527cfSWu Hao { 259857a2622SXiao Guangrong .id = PORT_FEATURE_ID_AFU, 260857a2622SXiao Guangrong .ops = &port_afu_ops, 261857a2622SXiao Guangrong }, 262857a2622SXiao Guangrong { 2631a1527cfSWu Hao .ops = NULL, 2641a1527cfSWu Hao } 2651a1527cfSWu Hao }; 2661a1527cfSWu Hao 2671a1527cfSWu Hao static int afu_open(struct inode *inode, struct file *filp) 2681a1527cfSWu Hao { 2691a1527cfSWu Hao struct platform_device *fdev = dfl_fpga_inode_to_feature_dev(inode); 2701a1527cfSWu Hao struct dfl_feature_platform_data *pdata; 2711a1527cfSWu Hao int ret; 2721a1527cfSWu Hao 2731a1527cfSWu Hao pdata = dev_get_platdata(&fdev->dev); 2741a1527cfSWu Hao if (WARN_ON(!pdata)) 2751a1527cfSWu Hao return -ENODEV; 2761a1527cfSWu Hao 2771a1527cfSWu Hao ret = dfl_feature_dev_use_begin(pdata); 2781a1527cfSWu Hao if (ret) 2791a1527cfSWu Hao return ret; 2801a1527cfSWu Hao 2811a1527cfSWu Hao dev_dbg(&fdev->dev, "Device File Open\n"); 2821a1527cfSWu Hao filp->private_data = fdev; 2831a1527cfSWu Hao 2841a1527cfSWu Hao return 0; 2851a1527cfSWu Hao } 2861a1527cfSWu Hao 2871a1527cfSWu Hao static int afu_release(struct inode *inode, struct file *filp) 2881a1527cfSWu Hao { 2891a1527cfSWu Hao struct platform_device *pdev = filp->private_data; 2901a1527cfSWu Hao struct dfl_feature_platform_data *pdata; 2911a1527cfSWu Hao 2921a1527cfSWu Hao dev_dbg(&pdev->dev, "Device File Release\n"); 2931a1527cfSWu Hao 2941a1527cfSWu Hao pdata = dev_get_platdata(&pdev->dev); 2951a1527cfSWu Hao 296*fa8dda1eSWu Hao mutex_lock(&pdata->lock); 297*fa8dda1eSWu Hao __port_reset(pdev); 298*fa8dda1eSWu Hao afu_dma_region_destroy(pdata); 299*fa8dda1eSWu Hao mutex_unlock(&pdata->lock); 300*fa8dda1eSWu Hao 3011a1527cfSWu Hao dfl_feature_dev_use_end(pdata); 3021a1527cfSWu Hao 3031a1527cfSWu Hao return 0; 3041a1527cfSWu Hao } 3051a1527cfSWu Hao 3066fd893c4SWu Hao static long afu_ioctl_check_extension(struct dfl_feature_platform_data *pdata, 3076fd893c4SWu Hao unsigned long arg) 3086fd893c4SWu Hao { 3096fd893c4SWu Hao /* No extension support for now */ 3106fd893c4SWu Hao return 0; 3116fd893c4SWu Hao } 3126fd893c4SWu Hao 313857a2622SXiao Guangrong static long 314857a2622SXiao Guangrong afu_ioctl_get_info(struct dfl_feature_platform_data *pdata, void __user *arg) 315857a2622SXiao Guangrong { 316857a2622SXiao Guangrong struct dfl_fpga_port_info info; 317857a2622SXiao Guangrong struct dfl_afu *afu; 318857a2622SXiao Guangrong unsigned long minsz; 319857a2622SXiao Guangrong 320857a2622SXiao Guangrong minsz = offsetofend(struct dfl_fpga_port_info, num_umsgs); 321857a2622SXiao Guangrong 322857a2622SXiao Guangrong if (copy_from_user(&info, arg, minsz)) 323857a2622SXiao Guangrong return -EFAULT; 324857a2622SXiao Guangrong 325857a2622SXiao Guangrong if (info.argsz < minsz) 326857a2622SXiao Guangrong return -EINVAL; 327857a2622SXiao Guangrong 328857a2622SXiao Guangrong mutex_lock(&pdata->lock); 329857a2622SXiao Guangrong afu = dfl_fpga_pdata_get_private(pdata); 330857a2622SXiao Guangrong info.flags = 0; 331857a2622SXiao Guangrong info.num_regions = afu->num_regions; 332857a2622SXiao Guangrong info.num_umsgs = afu->num_umsgs; 333857a2622SXiao Guangrong mutex_unlock(&pdata->lock); 334857a2622SXiao Guangrong 335857a2622SXiao Guangrong if (copy_to_user(arg, &info, sizeof(info))) 336857a2622SXiao Guangrong return -EFAULT; 337857a2622SXiao Guangrong 338857a2622SXiao Guangrong return 0; 339857a2622SXiao Guangrong } 340857a2622SXiao Guangrong 341857a2622SXiao Guangrong static long afu_ioctl_get_region_info(struct dfl_feature_platform_data *pdata, 342857a2622SXiao Guangrong void __user *arg) 343857a2622SXiao Guangrong { 344857a2622SXiao Guangrong struct dfl_fpga_port_region_info rinfo; 345857a2622SXiao Guangrong struct dfl_afu_mmio_region region; 346857a2622SXiao Guangrong unsigned long minsz; 347857a2622SXiao Guangrong long ret; 348857a2622SXiao Guangrong 349857a2622SXiao Guangrong minsz = offsetofend(struct dfl_fpga_port_region_info, offset); 350857a2622SXiao Guangrong 351857a2622SXiao Guangrong if (copy_from_user(&rinfo, arg, minsz)) 352857a2622SXiao Guangrong return -EFAULT; 353857a2622SXiao Guangrong 354857a2622SXiao Guangrong if (rinfo.argsz < minsz || rinfo.padding) 355857a2622SXiao Guangrong return -EINVAL; 356857a2622SXiao Guangrong 357857a2622SXiao Guangrong ret = afu_mmio_region_get_by_index(pdata, rinfo.index, ®ion); 358857a2622SXiao Guangrong if (ret) 359857a2622SXiao Guangrong return ret; 360857a2622SXiao Guangrong 361857a2622SXiao Guangrong rinfo.flags = region.flags; 362857a2622SXiao Guangrong rinfo.size = region.size; 363857a2622SXiao Guangrong rinfo.offset = region.offset; 364857a2622SXiao Guangrong 365857a2622SXiao Guangrong if (copy_to_user(arg, &rinfo, sizeof(rinfo))) 366857a2622SXiao Guangrong return -EFAULT; 367857a2622SXiao Guangrong 368857a2622SXiao Guangrong return 0; 369857a2622SXiao Guangrong } 370857a2622SXiao Guangrong 371*fa8dda1eSWu Hao static long 372*fa8dda1eSWu Hao afu_ioctl_dma_map(struct dfl_feature_platform_data *pdata, void __user *arg) 373*fa8dda1eSWu Hao { 374*fa8dda1eSWu Hao struct dfl_fpga_port_dma_map map; 375*fa8dda1eSWu Hao unsigned long minsz; 376*fa8dda1eSWu Hao long ret; 377*fa8dda1eSWu Hao 378*fa8dda1eSWu Hao minsz = offsetofend(struct dfl_fpga_port_dma_map, iova); 379*fa8dda1eSWu Hao 380*fa8dda1eSWu Hao if (copy_from_user(&map, arg, minsz)) 381*fa8dda1eSWu Hao return -EFAULT; 382*fa8dda1eSWu Hao 383*fa8dda1eSWu Hao if (map.argsz < minsz || map.flags) 384*fa8dda1eSWu Hao return -EINVAL; 385*fa8dda1eSWu Hao 386*fa8dda1eSWu Hao ret = afu_dma_map_region(pdata, map.user_addr, map.length, &map.iova); 387*fa8dda1eSWu Hao if (ret) 388*fa8dda1eSWu Hao return ret; 389*fa8dda1eSWu Hao 390*fa8dda1eSWu Hao if (copy_to_user(arg, &map, sizeof(map))) { 391*fa8dda1eSWu Hao afu_dma_unmap_region(pdata, map.iova); 392*fa8dda1eSWu Hao return -EFAULT; 393*fa8dda1eSWu Hao } 394*fa8dda1eSWu Hao 395*fa8dda1eSWu Hao dev_dbg(&pdata->dev->dev, "dma map: ua=%llx, len=%llx, iova=%llx\n", 396*fa8dda1eSWu Hao (unsigned long long)map.user_addr, 397*fa8dda1eSWu Hao (unsigned long long)map.length, 398*fa8dda1eSWu Hao (unsigned long long)map.iova); 399*fa8dda1eSWu Hao 400*fa8dda1eSWu Hao return 0; 401*fa8dda1eSWu Hao } 402*fa8dda1eSWu Hao 403*fa8dda1eSWu Hao static long 404*fa8dda1eSWu Hao afu_ioctl_dma_unmap(struct dfl_feature_platform_data *pdata, void __user *arg) 405*fa8dda1eSWu Hao { 406*fa8dda1eSWu Hao struct dfl_fpga_port_dma_unmap unmap; 407*fa8dda1eSWu Hao unsigned long minsz; 408*fa8dda1eSWu Hao 409*fa8dda1eSWu Hao minsz = offsetofend(struct dfl_fpga_port_dma_unmap, iova); 410*fa8dda1eSWu Hao 411*fa8dda1eSWu Hao if (copy_from_user(&unmap, arg, minsz)) 412*fa8dda1eSWu Hao return -EFAULT; 413*fa8dda1eSWu Hao 414*fa8dda1eSWu Hao if (unmap.argsz < minsz || unmap.flags) 415*fa8dda1eSWu Hao return -EINVAL; 416*fa8dda1eSWu Hao 417*fa8dda1eSWu Hao return afu_dma_unmap_region(pdata, unmap.iova); 418*fa8dda1eSWu Hao } 419*fa8dda1eSWu Hao 4201a1527cfSWu Hao static long afu_ioctl(struct file *filp, unsigned int cmd, unsigned long arg) 4211a1527cfSWu Hao { 4221a1527cfSWu Hao struct platform_device *pdev = filp->private_data; 4231a1527cfSWu Hao struct dfl_feature_platform_data *pdata; 4241a1527cfSWu Hao struct dfl_feature *f; 4251a1527cfSWu Hao long ret; 4261a1527cfSWu Hao 4271a1527cfSWu Hao dev_dbg(&pdev->dev, "%s cmd 0x%x\n", __func__, cmd); 4281a1527cfSWu Hao 4291a1527cfSWu Hao pdata = dev_get_platdata(&pdev->dev); 4301a1527cfSWu Hao 4311a1527cfSWu Hao switch (cmd) { 4326fd893c4SWu Hao case DFL_FPGA_GET_API_VERSION: 4336fd893c4SWu Hao return DFL_FPGA_API_VERSION; 4346fd893c4SWu Hao case DFL_FPGA_CHECK_EXTENSION: 4356fd893c4SWu Hao return afu_ioctl_check_extension(pdata, arg); 436857a2622SXiao Guangrong case DFL_FPGA_PORT_GET_INFO: 437857a2622SXiao Guangrong return afu_ioctl_get_info(pdata, (void __user *)arg); 438857a2622SXiao Guangrong case DFL_FPGA_PORT_GET_REGION_INFO: 439857a2622SXiao Guangrong return afu_ioctl_get_region_info(pdata, (void __user *)arg); 440*fa8dda1eSWu Hao case DFL_FPGA_PORT_DMA_MAP: 441*fa8dda1eSWu Hao return afu_ioctl_dma_map(pdata, (void __user *)arg); 442*fa8dda1eSWu Hao case DFL_FPGA_PORT_DMA_UNMAP: 443*fa8dda1eSWu Hao return afu_ioctl_dma_unmap(pdata, (void __user *)arg); 4441a1527cfSWu Hao default: 4451a1527cfSWu Hao /* 4461a1527cfSWu Hao * Let sub-feature's ioctl function to handle the cmd 4471a1527cfSWu Hao * Sub-feature's ioctl returns -ENODEV when cmd is not 4481a1527cfSWu Hao * handled in this sub feature, and returns 0 and other 4491a1527cfSWu Hao * error code if cmd is handled. 4501a1527cfSWu Hao */ 4511a1527cfSWu Hao dfl_fpga_dev_for_each_feature(pdata, f) 4521a1527cfSWu Hao if (f->ops && f->ops->ioctl) { 4531a1527cfSWu Hao ret = f->ops->ioctl(pdev, f, cmd, arg); 4541a1527cfSWu Hao if (ret != -ENODEV) 4551a1527cfSWu Hao return ret; 4561a1527cfSWu Hao } 4571a1527cfSWu Hao } 4581a1527cfSWu Hao 4591a1527cfSWu Hao return -EINVAL; 4601a1527cfSWu Hao } 4611a1527cfSWu Hao 462857a2622SXiao Guangrong static int afu_mmap(struct file *filp, struct vm_area_struct *vma) 463857a2622SXiao Guangrong { 464857a2622SXiao Guangrong struct platform_device *pdev = filp->private_data; 465857a2622SXiao Guangrong struct dfl_feature_platform_data *pdata; 466857a2622SXiao Guangrong u64 size = vma->vm_end - vma->vm_start; 467857a2622SXiao Guangrong struct dfl_afu_mmio_region region; 468857a2622SXiao Guangrong u64 offset; 469857a2622SXiao Guangrong int ret; 470857a2622SXiao Guangrong 471857a2622SXiao Guangrong if (!(vma->vm_flags & VM_SHARED)) 472857a2622SXiao Guangrong return -EINVAL; 473857a2622SXiao Guangrong 474857a2622SXiao Guangrong pdata = dev_get_platdata(&pdev->dev); 475857a2622SXiao Guangrong 476857a2622SXiao Guangrong offset = vma->vm_pgoff << PAGE_SHIFT; 477857a2622SXiao Guangrong ret = afu_mmio_region_get_by_offset(pdata, offset, size, ®ion); 478857a2622SXiao Guangrong if (ret) 479857a2622SXiao Guangrong return ret; 480857a2622SXiao Guangrong 481857a2622SXiao Guangrong if (!(region.flags & DFL_PORT_REGION_MMAP)) 482857a2622SXiao Guangrong return -EINVAL; 483857a2622SXiao Guangrong 484857a2622SXiao Guangrong if ((vma->vm_flags & VM_READ) && !(region.flags & DFL_PORT_REGION_READ)) 485857a2622SXiao Guangrong return -EPERM; 486857a2622SXiao Guangrong 487857a2622SXiao Guangrong if ((vma->vm_flags & VM_WRITE) && 488857a2622SXiao Guangrong !(region.flags & DFL_PORT_REGION_WRITE)) 489857a2622SXiao Guangrong return -EPERM; 490857a2622SXiao Guangrong 491857a2622SXiao Guangrong vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); 492857a2622SXiao Guangrong 493857a2622SXiao Guangrong return remap_pfn_range(vma, vma->vm_start, 494857a2622SXiao Guangrong (region.phys + (offset - region.offset)) >> PAGE_SHIFT, 495857a2622SXiao Guangrong size, vma->vm_page_prot); 496857a2622SXiao Guangrong } 497857a2622SXiao Guangrong 4981a1527cfSWu Hao static const struct file_operations afu_fops = { 4991a1527cfSWu Hao .owner = THIS_MODULE, 5001a1527cfSWu Hao .open = afu_open, 5011a1527cfSWu Hao .release = afu_release, 5021a1527cfSWu Hao .unlocked_ioctl = afu_ioctl, 503857a2622SXiao Guangrong .mmap = afu_mmap, 5041a1527cfSWu Hao }; 5051a1527cfSWu Hao 506857a2622SXiao Guangrong static int afu_dev_init(struct platform_device *pdev) 507857a2622SXiao Guangrong { 508857a2622SXiao Guangrong struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev); 509857a2622SXiao Guangrong struct dfl_afu *afu; 510857a2622SXiao Guangrong 511857a2622SXiao Guangrong afu = devm_kzalloc(&pdev->dev, sizeof(*afu), GFP_KERNEL); 512857a2622SXiao Guangrong if (!afu) 513857a2622SXiao Guangrong return -ENOMEM; 514857a2622SXiao Guangrong 515857a2622SXiao Guangrong afu->pdata = pdata; 516857a2622SXiao Guangrong 517857a2622SXiao Guangrong mutex_lock(&pdata->lock); 518857a2622SXiao Guangrong dfl_fpga_pdata_set_private(pdata, afu); 519857a2622SXiao Guangrong afu_mmio_region_init(pdata); 520*fa8dda1eSWu Hao afu_dma_region_init(pdata); 521857a2622SXiao Guangrong mutex_unlock(&pdata->lock); 522857a2622SXiao Guangrong 523857a2622SXiao Guangrong return 0; 524857a2622SXiao Guangrong } 525857a2622SXiao Guangrong 526857a2622SXiao Guangrong static int afu_dev_destroy(struct platform_device *pdev) 527857a2622SXiao Guangrong { 528857a2622SXiao Guangrong struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev); 529857a2622SXiao Guangrong struct dfl_afu *afu; 530857a2622SXiao Guangrong 531857a2622SXiao Guangrong mutex_lock(&pdata->lock); 532857a2622SXiao Guangrong afu = dfl_fpga_pdata_get_private(pdata); 533857a2622SXiao Guangrong afu_mmio_region_destroy(pdata); 534*fa8dda1eSWu Hao afu_dma_region_destroy(pdata); 535857a2622SXiao Guangrong dfl_fpga_pdata_set_private(pdata, NULL); 536857a2622SXiao Guangrong mutex_unlock(&pdata->lock); 537857a2622SXiao Guangrong 538857a2622SXiao Guangrong return 0; 539857a2622SXiao Guangrong } 540857a2622SXiao Guangrong 54147c1b19cSWu Hao static int port_enable_set(struct platform_device *pdev, bool enable) 54247c1b19cSWu Hao { 54347c1b19cSWu Hao struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev); 54447c1b19cSWu Hao int ret = 0; 54547c1b19cSWu Hao 54647c1b19cSWu Hao mutex_lock(&pdata->lock); 54747c1b19cSWu Hao if (enable) 54847c1b19cSWu Hao port_enable(pdev); 54947c1b19cSWu Hao else 55047c1b19cSWu Hao ret = port_disable(pdev); 55147c1b19cSWu Hao mutex_unlock(&pdata->lock); 55247c1b19cSWu Hao 55347c1b19cSWu Hao return ret; 55447c1b19cSWu Hao } 55547c1b19cSWu Hao 55647c1b19cSWu Hao static struct dfl_fpga_port_ops afu_port_ops = { 55747c1b19cSWu Hao .name = DFL_FPGA_FEATURE_DEV_PORT, 55847c1b19cSWu Hao .owner = THIS_MODULE, 55947c1b19cSWu Hao .get_id = port_get_id, 56047c1b19cSWu Hao .enable_set = port_enable_set, 56147c1b19cSWu Hao }; 56247c1b19cSWu Hao 5631a1527cfSWu Hao static int afu_probe(struct platform_device *pdev) 5641a1527cfSWu Hao { 5651a1527cfSWu Hao int ret; 5661a1527cfSWu Hao 5671a1527cfSWu Hao dev_dbg(&pdev->dev, "%s\n", __func__); 5681a1527cfSWu Hao 569857a2622SXiao Guangrong ret = afu_dev_init(pdev); 570857a2622SXiao Guangrong if (ret) 571857a2622SXiao Guangrong goto exit; 572857a2622SXiao Guangrong 5731a1527cfSWu Hao ret = dfl_fpga_dev_feature_init(pdev, port_feature_drvs); 5741a1527cfSWu Hao if (ret) 575857a2622SXiao Guangrong goto dev_destroy; 5761a1527cfSWu Hao 5771a1527cfSWu Hao ret = dfl_fpga_dev_ops_register(pdev, &afu_fops, THIS_MODULE); 578857a2622SXiao Guangrong if (ret) { 5791a1527cfSWu Hao dfl_fpga_dev_feature_uinit(pdev); 580857a2622SXiao Guangrong goto dev_destroy; 581857a2622SXiao Guangrong } 5821a1527cfSWu Hao 583857a2622SXiao Guangrong return 0; 584857a2622SXiao Guangrong 585857a2622SXiao Guangrong dev_destroy: 586857a2622SXiao Guangrong afu_dev_destroy(pdev); 587857a2622SXiao Guangrong exit: 5881a1527cfSWu Hao return ret; 5891a1527cfSWu Hao } 5901a1527cfSWu Hao 5911a1527cfSWu Hao static int afu_remove(struct platform_device *pdev) 5921a1527cfSWu Hao { 5931a1527cfSWu Hao dev_dbg(&pdev->dev, "%s\n", __func__); 5941a1527cfSWu Hao 5951a1527cfSWu Hao dfl_fpga_dev_ops_unregister(pdev); 5961a1527cfSWu Hao dfl_fpga_dev_feature_uinit(pdev); 597857a2622SXiao Guangrong afu_dev_destroy(pdev); 5981a1527cfSWu Hao 5991a1527cfSWu Hao return 0; 6001a1527cfSWu Hao } 6011a1527cfSWu Hao 6021a1527cfSWu Hao static struct platform_driver afu_driver = { 6031a1527cfSWu Hao .driver = { 6041a1527cfSWu Hao .name = DFL_FPGA_FEATURE_DEV_PORT, 6051a1527cfSWu Hao }, 6061a1527cfSWu Hao .probe = afu_probe, 6071a1527cfSWu Hao .remove = afu_remove, 6081a1527cfSWu Hao }; 6091a1527cfSWu Hao 61047c1b19cSWu Hao static int __init afu_init(void) 61147c1b19cSWu Hao { 61247c1b19cSWu Hao int ret; 61347c1b19cSWu Hao 61447c1b19cSWu Hao dfl_fpga_port_ops_add(&afu_port_ops); 61547c1b19cSWu Hao 61647c1b19cSWu Hao ret = platform_driver_register(&afu_driver); 61747c1b19cSWu Hao if (ret) 61847c1b19cSWu Hao dfl_fpga_port_ops_del(&afu_port_ops); 61947c1b19cSWu Hao 62047c1b19cSWu Hao return ret; 62147c1b19cSWu Hao } 62247c1b19cSWu Hao 62347c1b19cSWu Hao static void __exit afu_exit(void) 62447c1b19cSWu Hao { 62547c1b19cSWu Hao platform_driver_unregister(&afu_driver); 62647c1b19cSWu Hao 62747c1b19cSWu Hao dfl_fpga_port_ops_del(&afu_port_ops); 62847c1b19cSWu Hao } 62947c1b19cSWu Hao 63047c1b19cSWu Hao module_init(afu_init); 63147c1b19cSWu Hao module_exit(afu_exit); 6321a1527cfSWu Hao 6331a1527cfSWu Hao MODULE_DESCRIPTION("FPGA Accelerated Function Unit driver"); 6341a1527cfSWu Hao MODULE_AUTHOR("Intel Corporation"); 6351a1527cfSWu Hao MODULE_LICENSE("GPL v2"); 6361a1527cfSWu Hao MODULE_ALIAS("platform:dfl-port"); 637