xref: /openbmc/linux/drivers/fpga/dfl-afu-main.c (revision d2ad5ac1cda7c30c9ded04d0e21aba528f1f96ec)
11a1527cfSWu Hao // SPDX-License-Identifier: GPL-2.0
21a1527cfSWu Hao /*
31a1527cfSWu Hao  * Driver for FPGA Accelerated Function Unit (AFU)
41a1527cfSWu Hao  *
51a1527cfSWu Hao  * Copyright (C) 2017-2018 Intel Corporation, Inc.
61a1527cfSWu Hao  *
71a1527cfSWu Hao  * Authors:
81a1527cfSWu Hao  *   Wu Hao <hao.wu@intel.com>
91a1527cfSWu Hao  *   Xiao Guangrong <guangrong.xiao@linux.intel.com>
101a1527cfSWu Hao  *   Joseph Grecco <joe.grecco@intel.com>
111a1527cfSWu Hao  *   Enno Luebbers <enno.luebbers@intel.com>
121a1527cfSWu Hao  *   Tim Whisonant <tim.whisonant@intel.com>
131a1527cfSWu Hao  *   Ananda Ravuri <ananda.ravuri@intel.com>
141a1527cfSWu Hao  *   Henry Mitchel <henry.mitchel@intel.com>
151a1527cfSWu Hao  */
161a1527cfSWu Hao 
171a1527cfSWu Hao #include <linux/kernel.h>
181a1527cfSWu Hao #include <linux/module.h>
19857a2622SXiao Guangrong #include <linux/uaccess.h>
20e4664c0eSWu Hao #include <linux/fpga-dfl.h>
211a1527cfSWu Hao 
22857a2622SXiao Guangrong #include "dfl-afu.h"
231a1527cfSWu Hao 
2447c1b19cSWu Hao /**
2547c1b19cSWu Hao  * port_enable - enable a port
2647c1b19cSWu Hao  * @pdev: port platform device.
2747c1b19cSWu Hao  *
2847c1b19cSWu Hao  * Enable Port by clear the port soft reset bit, which is set by default.
29857a2622SXiao Guangrong  * The AFU is unable to respond to any MMIO access while in reset.
30857a2622SXiao Guangrong  * port_enable function should only be used after port_disable function.
3147c1b19cSWu Hao  */
3247c1b19cSWu Hao static void port_enable(struct platform_device *pdev)
3347c1b19cSWu Hao {
3447c1b19cSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
3547c1b19cSWu Hao 	void __iomem *base;
3647c1b19cSWu Hao 	u64 v;
3747c1b19cSWu Hao 
3847c1b19cSWu Hao 	WARN_ON(!pdata->disable_count);
3947c1b19cSWu Hao 
4047c1b19cSWu Hao 	if (--pdata->disable_count != 0)
4147c1b19cSWu Hao 		return;
4247c1b19cSWu Hao 
4347c1b19cSWu Hao 	base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
4447c1b19cSWu Hao 
4547c1b19cSWu Hao 	/* Clear port soft reset */
4647c1b19cSWu Hao 	v = readq(base + PORT_HDR_CTRL);
4747c1b19cSWu Hao 	v &= ~PORT_CTRL_SFTRST;
4847c1b19cSWu Hao 	writeq(v, base + PORT_HDR_CTRL);
4947c1b19cSWu Hao }
5047c1b19cSWu Hao 
5147c1b19cSWu Hao #define RST_POLL_INVL 10 /* us */
5247c1b19cSWu Hao #define RST_POLL_TIMEOUT 1000 /* us */
5347c1b19cSWu Hao 
5447c1b19cSWu Hao /**
5547c1b19cSWu Hao  * port_disable - disable a port
5647c1b19cSWu Hao  * @pdev: port platform device.
5747c1b19cSWu Hao  *
5847c1b19cSWu Hao  * Disable Port by setting the port soft reset bit, it puts the port into
5947c1b19cSWu Hao  * reset.
6047c1b19cSWu Hao  */
6147c1b19cSWu Hao static int port_disable(struct platform_device *pdev)
6247c1b19cSWu Hao {
6347c1b19cSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
6447c1b19cSWu Hao 	void __iomem *base;
6547c1b19cSWu Hao 	u64 v;
6647c1b19cSWu Hao 
6747c1b19cSWu Hao 	if (pdata->disable_count++ != 0)
6847c1b19cSWu Hao 		return 0;
6947c1b19cSWu Hao 
7047c1b19cSWu Hao 	base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
7147c1b19cSWu Hao 
7247c1b19cSWu Hao 	/* Set port soft reset */
7347c1b19cSWu Hao 	v = readq(base + PORT_HDR_CTRL);
7447c1b19cSWu Hao 	v |= PORT_CTRL_SFTRST;
7547c1b19cSWu Hao 	writeq(v, base + PORT_HDR_CTRL);
7647c1b19cSWu Hao 
7747c1b19cSWu Hao 	/*
7847c1b19cSWu Hao 	 * HW sets ack bit to 1 when all outstanding requests have been drained
7947c1b19cSWu Hao 	 * on this port and minimum soft reset pulse width has elapsed.
8047c1b19cSWu Hao 	 * Driver polls port_soft_reset_ack to determine if reset done by HW.
8147c1b19cSWu Hao 	 */
8247c1b19cSWu Hao 	if (readq_poll_timeout(base + PORT_HDR_CTRL, v, v & PORT_CTRL_SFTRST,
8347c1b19cSWu Hao 			       RST_POLL_INVL, RST_POLL_TIMEOUT)) {
8447c1b19cSWu Hao 		dev_err(&pdev->dev, "timeout, fail to reset device\n");
8547c1b19cSWu Hao 		return -ETIMEDOUT;
8647c1b19cSWu Hao 	}
8747c1b19cSWu Hao 
8847c1b19cSWu Hao 	return 0;
8947c1b19cSWu Hao }
9047c1b19cSWu Hao 
91e4664c0eSWu Hao /*
92e4664c0eSWu Hao  * This function resets the FPGA Port and its accelerator (AFU) by function
93e4664c0eSWu Hao  * __port_disable and __port_enable (set port soft reset bit and then clear
94e4664c0eSWu Hao  * it). Userspace can do Port reset at any time, e.g. during DMA or Partial
95e4664c0eSWu Hao  * Reconfiguration. But it should never cause any system level issue, only
96e4664c0eSWu Hao  * functional failure (e.g. DMA or PR operation failure) and be recoverable
97e4664c0eSWu Hao  * from the failure.
98e4664c0eSWu Hao  *
99e4664c0eSWu Hao  * Note: the accelerator (AFU) is not accessible when its port is in reset
100e4664c0eSWu Hao  * (disabled). Any attempts on MMIO access to AFU while in reset, will
101e4664c0eSWu Hao  * result errors reported via port error reporting sub feature (if present).
102e4664c0eSWu Hao  */
103e4664c0eSWu Hao static int __port_reset(struct platform_device *pdev)
104e4664c0eSWu Hao {
105e4664c0eSWu Hao 	int ret;
106e4664c0eSWu Hao 
107e4664c0eSWu Hao 	ret = port_disable(pdev);
108e4664c0eSWu Hao 	if (!ret)
109e4664c0eSWu Hao 		port_enable(pdev);
110e4664c0eSWu Hao 
111e4664c0eSWu Hao 	return ret;
112e4664c0eSWu Hao }
113e4664c0eSWu Hao 
114e4664c0eSWu Hao static int port_reset(struct platform_device *pdev)
115e4664c0eSWu Hao {
116e4664c0eSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
117e4664c0eSWu Hao 	int ret;
118e4664c0eSWu Hao 
119e4664c0eSWu Hao 	mutex_lock(&pdata->lock);
120e4664c0eSWu Hao 	ret = __port_reset(pdev);
121e4664c0eSWu Hao 	mutex_unlock(&pdata->lock);
122e4664c0eSWu Hao 
123e4664c0eSWu Hao 	return ret;
124e4664c0eSWu Hao }
125e4664c0eSWu Hao 
12647c1b19cSWu Hao static int port_get_id(struct platform_device *pdev)
12747c1b19cSWu Hao {
12847c1b19cSWu Hao 	void __iomem *base;
12947c1b19cSWu Hao 
13047c1b19cSWu Hao 	base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
13147c1b19cSWu Hao 
13247c1b19cSWu Hao 	return FIELD_GET(PORT_CAP_PORT_NUM, readq(base + PORT_HDR_CAP));
13347c1b19cSWu Hao }
13447c1b19cSWu Hao 
135e4664c0eSWu Hao static ssize_t
136e4664c0eSWu Hao id_show(struct device *dev, struct device_attribute *attr, char *buf)
137e4664c0eSWu Hao {
138e4664c0eSWu Hao 	int id = port_get_id(to_platform_device(dev));
139e4664c0eSWu Hao 
140e4664c0eSWu Hao 	return scnprintf(buf, PAGE_SIZE, "%d\n", id);
141e4664c0eSWu Hao }
142e4664c0eSWu Hao static DEVICE_ATTR_RO(id);
143e4664c0eSWu Hao 
144*d2ad5ac1SWu Hao static ssize_t
145*d2ad5ac1SWu Hao ltr_show(struct device *dev, struct device_attribute *attr, char *buf)
146*d2ad5ac1SWu Hao {
147*d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
148*d2ad5ac1SWu Hao 	void __iomem *base;
149*d2ad5ac1SWu Hao 	u64 v;
150*d2ad5ac1SWu Hao 
151*d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
152*d2ad5ac1SWu Hao 
153*d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
154*d2ad5ac1SWu Hao 	v = readq(base + PORT_HDR_CTRL);
155*d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
156*d2ad5ac1SWu Hao 
157*d2ad5ac1SWu Hao 	return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_CTRL_LATENCY, v));
158*d2ad5ac1SWu Hao }
159*d2ad5ac1SWu Hao 
160*d2ad5ac1SWu Hao static ssize_t
161*d2ad5ac1SWu Hao ltr_store(struct device *dev, struct device_attribute *attr,
162*d2ad5ac1SWu Hao 	  const char *buf, size_t count)
163*d2ad5ac1SWu Hao {
164*d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
165*d2ad5ac1SWu Hao 	void __iomem *base;
166*d2ad5ac1SWu Hao 	bool ltr;
167*d2ad5ac1SWu Hao 	u64 v;
168*d2ad5ac1SWu Hao 
169*d2ad5ac1SWu Hao 	if (kstrtobool(buf, &ltr))
170*d2ad5ac1SWu Hao 		return -EINVAL;
171*d2ad5ac1SWu Hao 
172*d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
173*d2ad5ac1SWu Hao 
174*d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
175*d2ad5ac1SWu Hao 	v = readq(base + PORT_HDR_CTRL);
176*d2ad5ac1SWu Hao 	v &= ~PORT_CTRL_LATENCY;
177*d2ad5ac1SWu Hao 	v |= FIELD_PREP(PORT_CTRL_LATENCY, ltr ? 1 : 0);
178*d2ad5ac1SWu Hao 	writeq(v, base + PORT_HDR_CTRL);
179*d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
180*d2ad5ac1SWu Hao 
181*d2ad5ac1SWu Hao 	return count;
182*d2ad5ac1SWu Hao }
183*d2ad5ac1SWu Hao static DEVICE_ATTR_RW(ltr);
184*d2ad5ac1SWu Hao 
185*d2ad5ac1SWu Hao static ssize_t
186*d2ad5ac1SWu Hao ap1_event_show(struct device *dev, struct device_attribute *attr, char *buf)
187*d2ad5ac1SWu Hao {
188*d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
189*d2ad5ac1SWu Hao 	void __iomem *base;
190*d2ad5ac1SWu Hao 	u64 v;
191*d2ad5ac1SWu Hao 
192*d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
193*d2ad5ac1SWu Hao 
194*d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
195*d2ad5ac1SWu Hao 	v = readq(base + PORT_HDR_STS);
196*d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
197*d2ad5ac1SWu Hao 
198*d2ad5ac1SWu Hao 	return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_STS_AP1_EVT, v));
199*d2ad5ac1SWu Hao }
200*d2ad5ac1SWu Hao 
201*d2ad5ac1SWu Hao static ssize_t
202*d2ad5ac1SWu Hao ap1_event_store(struct device *dev, struct device_attribute *attr,
203*d2ad5ac1SWu Hao 		const char *buf, size_t count)
204*d2ad5ac1SWu Hao {
205*d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
206*d2ad5ac1SWu Hao 	void __iomem *base;
207*d2ad5ac1SWu Hao 	bool clear;
208*d2ad5ac1SWu Hao 
209*d2ad5ac1SWu Hao 	if (kstrtobool(buf, &clear) || !clear)
210*d2ad5ac1SWu Hao 		return -EINVAL;
211*d2ad5ac1SWu Hao 
212*d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
213*d2ad5ac1SWu Hao 
214*d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
215*d2ad5ac1SWu Hao 	writeq(PORT_STS_AP1_EVT, base + PORT_HDR_STS);
216*d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
217*d2ad5ac1SWu Hao 
218*d2ad5ac1SWu Hao 	return count;
219*d2ad5ac1SWu Hao }
220*d2ad5ac1SWu Hao static DEVICE_ATTR_RW(ap1_event);
221*d2ad5ac1SWu Hao 
222*d2ad5ac1SWu Hao static ssize_t
223*d2ad5ac1SWu Hao ap2_event_show(struct device *dev, struct device_attribute *attr,
224*d2ad5ac1SWu Hao 	       char *buf)
225*d2ad5ac1SWu Hao {
226*d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
227*d2ad5ac1SWu Hao 	void __iomem *base;
228*d2ad5ac1SWu Hao 	u64 v;
229*d2ad5ac1SWu Hao 
230*d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
231*d2ad5ac1SWu Hao 
232*d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
233*d2ad5ac1SWu Hao 	v = readq(base + PORT_HDR_STS);
234*d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
235*d2ad5ac1SWu Hao 
236*d2ad5ac1SWu Hao 	return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_STS_AP2_EVT, v));
237*d2ad5ac1SWu Hao }
238*d2ad5ac1SWu Hao 
239*d2ad5ac1SWu Hao static ssize_t
240*d2ad5ac1SWu Hao ap2_event_store(struct device *dev, struct device_attribute *attr,
241*d2ad5ac1SWu Hao 		const char *buf, size_t count)
242*d2ad5ac1SWu Hao {
243*d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
244*d2ad5ac1SWu Hao 	void __iomem *base;
245*d2ad5ac1SWu Hao 	bool clear;
246*d2ad5ac1SWu Hao 
247*d2ad5ac1SWu Hao 	if (kstrtobool(buf, &clear) || !clear)
248*d2ad5ac1SWu Hao 		return -EINVAL;
249*d2ad5ac1SWu Hao 
250*d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
251*d2ad5ac1SWu Hao 
252*d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
253*d2ad5ac1SWu Hao 	writeq(PORT_STS_AP2_EVT, base + PORT_HDR_STS);
254*d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
255*d2ad5ac1SWu Hao 
256*d2ad5ac1SWu Hao 	return count;
257*d2ad5ac1SWu Hao }
258*d2ad5ac1SWu Hao static DEVICE_ATTR_RW(ap2_event);
259*d2ad5ac1SWu Hao 
260*d2ad5ac1SWu Hao static ssize_t
261*d2ad5ac1SWu Hao power_state_show(struct device *dev, struct device_attribute *attr, char *buf)
262*d2ad5ac1SWu Hao {
263*d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
264*d2ad5ac1SWu Hao 	void __iomem *base;
265*d2ad5ac1SWu Hao 	u64 v;
266*d2ad5ac1SWu Hao 
267*d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
268*d2ad5ac1SWu Hao 
269*d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
270*d2ad5ac1SWu Hao 	v = readq(base + PORT_HDR_STS);
271*d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
272*d2ad5ac1SWu Hao 
273*d2ad5ac1SWu Hao 	return sprintf(buf, "0x%x\n", (u8)FIELD_GET(PORT_STS_PWR_STATE, v));
274*d2ad5ac1SWu Hao }
275*d2ad5ac1SWu Hao static DEVICE_ATTR_RO(power_state);
276*d2ad5ac1SWu Hao 
277dcfecd4dSGreg Kroah-Hartman static struct attribute *port_hdr_attrs[] = {
278e4664c0eSWu Hao 	&dev_attr_id.attr,
279*d2ad5ac1SWu Hao 	&dev_attr_ltr.attr,
280*d2ad5ac1SWu Hao 	&dev_attr_ap1_event.attr,
281*d2ad5ac1SWu Hao 	&dev_attr_ap2_event.attr,
282*d2ad5ac1SWu Hao 	&dev_attr_power_state.attr,
283e4664c0eSWu Hao 	NULL,
284e4664c0eSWu Hao };
285dcfecd4dSGreg Kroah-Hartman ATTRIBUTE_GROUPS(port_hdr);
286e4664c0eSWu Hao 
2871a1527cfSWu Hao static int port_hdr_init(struct platform_device *pdev,
2881a1527cfSWu Hao 			 struct dfl_feature *feature)
2891a1527cfSWu Hao {
2901a1527cfSWu Hao 	dev_dbg(&pdev->dev, "PORT HDR Init.\n");
2911a1527cfSWu Hao 
292e4664c0eSWu Hao 	port_reset(pdev);
293e4664c0eSWu Hao 
294dcfecd4dSGreg Kroah-Hartman 	return device_add_groups(&pdev->dev, port_hdr_groups);
2951a1527cfSWu Hao }
2961a1527cfSWu Hao 
2971a1527cfSWu Hao static void port_hdr_uinit(struct platform_device *pdev,
2981a1527cfSWu Hao 			   struct dfl_feature *feature)
2991a1527cfSWu Hao {
3001a1527cfSWu Hao 	dev_dbg(&pdev->dev, "PORT HDR UInit.\n");
301e4664c0eSWu Hao 
302dcfecd4dSGreg Kroah-Hartman 	device_remove_groups(&pdev->dev, port_hdr_groups);
303e4664c0eSWu Hao }
304e4664c0eSWu Hao 
305e4664c0eSWu Hao static long
306e4664c0eSWu Hao port_hdr_ioctl(struct platform_device *pdev, struct dfl_feature *feature,
307e4664c0eSWu Hao 	       unsigned int cmd, unsigned long arg)
308e4664c0eSWu Hao {
309e4664c0eSWu Hao 	long ret;
310e4664c0eSWu Hao 
311e4664c0eSWu Hao 	switch (cmd) {
312e4664c0eSWu Hao 	case DFL_FPGA_PORT_RESET:
313e4664c0eSWu Hao 		if (!arg)
314e4664c0eSWu Hao 			ret = port_reset(pdev);
315e4664c0eSWu Hao 		else
316e4664c0eSWu Hao 			ret = -EINVAL;
317e4664c0eSWu Hao 		break;
318e4664c0eSWu Hao 	default:
319e4664c0eSWu Hao 		dev_dbg(&pdev->dev, "%x cmd not handled", cmd);
320e4664c0eSWu Hao 		ret = -ENODEV;
321e4664c0eSWu Hao 	}
322e4664c0eSWu Hao 
323e4664c0eSWu Hao 	return ret;
3241a1527cfSWu Hao }
3251a1527cfSWu Hao 
3261a1527cfSWu Hao static const struct dfl_feature_ops port_hdr_ops = {
3271a1527cfSWu Hao 	.init = port_hdr_init,
3281a1527cfSWu Hao 	.uinit = port_hdr_uinit,
329e4664c0eSWu Hao 	.ioctl = port_hdr_ioctl,
3301a1527cfSWu Hao };
3311a1527cfSWu Hao 
332857a2622SXiao Guangrong static ssize_t
333857a2622SXiao Guangrong afu_id_show(struct device *dev, struct device_attribute *attr, char *buf)
334857a2622SXiao Guangrong {
335857a2622SXiao Guangrong 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
336857a2622SXiao Guangrong 	void __iomem *base;
337857a2622SXiao Guangrong 	u64 guidl, guidh;
338857a2622SXiao Guangrong 
339857a2622SXiao Guangrong 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_AFU);
340857a2622SXiao Guangrong 
341857a2622SXiao Guangrong 	mutex_lock(&pdata->lock);
342857a2622SXiao Guangrong 	if (pdata->disable_count) {
343857a2622SXiao Guangrong 		mutex_unlock(&pdata->lock);
344857a2622SXiao Guangrong 		return -EBUSY;
345857a2622SXiao Guangrong 	}
346857a2622SXiao Guangrong 
347857a2622SXiao Guangrong 	guidl = readq(base + GUID_L);
348857a2622SXiao Guangrong 	guidh = readq(base + GUID_H);
349857a2622SXiao Guangrong 	mutex_unlock(&pdata->lock);
350857a2622SXiao Guangrong 
351857a2622SXiao Guangrong 	return scnprintf(buf, PAGE_SIZE, "%016llx%016llx\n", guidh, guidl);
352857a2622SXiao Guangrong }
353857a2622SXiao Guangrong static DEVICE_ATTR_RO(afu_id);
354857a2622SXiao Guangrong 
355dcfecd4dSGreg Kroah-Hartman static struct attribute *port_afu_attrs[] = {
356857a2622SXiao Guangrong 	&dev_attr_afu_id.attr,
357857a2622SXiao Guangrong 	NULL
358857a2622SXiao Guangrong };
359dcfecd4dSGreg Kroah-Hartman ATTRIBUTE_GROUPS(port_afu);
360857a2622SXiao Guangrong 
361857a2622SXiao Guangrong static int port_afu_init(struct platform_device *pdev,
362857a2622SXiao Guangrong 			 struct dfl_feature *feature)
363857a2622SXiao Guangrong {
364857a2622SXiao Guangrong 	struct resource *res = &pdev->resource[feature->resource_index];
365857a2622SXiao Guangrong 	int ret;
366857a2622SXiao Guangrong 
367857a2622SXiao Guangrong 	dev_dbg(&pdev->dev, "PORT AFU Init.\n");
368857a2622SXiao Guangrong 
369857a2622SXiao Guangrong 	ret = afu_mmio_region_add(dev_get_platdata(&pdev->dev),
370857a2622SXiao Guangrong 				  DFL_PORT_REGION_INDEX_AFU, resource_size(res),
371857a2622SXiao Guangrong 				  res->start, DFL_PORT_REGION_READ |
372857a2622SXiao Guangrong 				  DFL_PORT_REGION_WRITE | DFL_PORT_REGION_MMAP);
373857a2622SXiao Guangrong 	if (ret)
374857a2622SXiao Guangrong 		return ret;
375857a2622SXiao Guangrong 
376dcfecd4dSGreg Kroah-Hartman 	return device_add_groups(&pdev->dev, port_afu_groups);
377857a2622SXiao Guangrong }
378857a2622SXiao Guangrong 
379857a2622SXiao Guangrong static void port_afu_uinit(struct platform_device *pdev,
380857a2622SXiao Guangrong 			   struct dfl_feature *feature)
381857a2622SXiao Guangrong {
382857a2622SXiao Guangrong 	dev_dbg(&pdev->dev, "PORT AFU UInit.\n");
383857a2622SXiao Guangrong 
384dcfecd4dSGreg Kroah-Hartman 	device_remove_groups(&pdev->dev, port_afu_groups);
385857a2622SXiao Guangrong }
386857a2622SXiao Guangrong 
387857a2622SXiao Guangrong static const struct dfl_feature_ops port_afu_ops = {
388857a2622SXiao Guangrong 	.init = port_afu_init,
389857a2622SXiao Guangrong 	.uinit = port_afu_uinit,
390857a2622SXiao Guangrong };
391857a2622SXiao Guangrong 
3921a1527cfSWu Hao static struct dfl_feature_driver port_feature_drvs[] = {
3931a1527cfSWu Hao 	{
3941a1527cfSWu Hao 		.id = PORT_FEATURE_ID_HEADER,
3951a1527cfSWu Hao 		.ops = &port_hdr_ops,
3961a1527cfSWu Hao 	},
3971a1527cfSWu Hao 	{
398857a2622SXiao Guangrong 		.id = PORT_FEATURE_ID_AFU,
399857a2622SXiao Guangrong 		.ops = &port_afu_ops,
400857a2622SXiao Guangrong 	},
401857a2622SXiao Guangrong 	{
4021a1527cfSWu Hao 		.ops = NULL,
4031a1527cfSWu Hao 	}
4041a1527cfSWu Hao };
4051a1527cfSWu Hao 
4061a1527cfSWu Hao static int afu_open(struct inode *inode, struct file *filp)
4071a1527cfSWu Hao {
4081a1527cfSWu Hao 	struct platform_device *fdev = dfl_fpga_inode_to_feature_dev(inode);
4091a1527cfSWu Hao 	struct dfl_feature_platform_data *pdata;
4101a1527cfSWu Hao 	int ret;
4111a1527cfSWu Hao 
4121a1527cfSWu Hao 	pdata = dev_get_platdata(&fdev->dev);
4131a1527cfSWu Hao 	if (WARN_ON(!pdata))
4141a1527cfSWu Hao 		return -ENODEV;
4151a1527cfSWu Hao 
4161a1527cfSWu Hao 	ret = dfl_feature_dev_use_begin(pdata);
4171a1527cfSWu Hao 	if (ret)
4181a1527cfSWu Hao 		return ret;
4191a1527cfSWu Hao 
4201a1527cfSWu Hao 	dev_dbg(&fdev->dev, "Device File Open\n");
4211a1527cfSWu Hao 	filp->private_data = fdev;
4221a1527cfSWu Hao 
4231a1527cfSWu Hao 	return 0;
4241a1527cfSWu Hao }
4251a1527cfSWu Hao 
4261a1527cfSWu Hao static int afu_release(struct inode *inode, struct file *filp)
4271a1527cfSWu Hao {
4281a1527cfSWu Hao 	struct platform_device *pdev = filp->private_data;
4291a1527cfSWu Hao 	struct dfl_feature_platform_data *pdata;
4301a1527cfSWu Hao 
4311a1527cfSWu Hao 	dev_dbg(&pdev->dev, "Device File Release\n");
4321a1527cfSWu Hao 
4331a1527cfSWu Hao 	pdata = dev_get_platdata(&pdev->dev);
4341a1527cfSWu Hao 
435fa8dda1eSWu Hao 	mutex_lock(&pdata->lock);
436fa8dda1eSWu Hao 	__port_reset(pdev);
437fa8dda1eSWu Hao 	afu_dma_region_destroy(pdata);
438fa8dda1eSWu Hao 	mutex_unlock(&pdata->lock);
439fa8dda1eSWu Hao 
4401a1527cfSWu Hao 	dfl_feature_dev_use_end(pdata);
4411a1527cfSWu Hao 
4421a1527cfSWu Hao 	return 0;
4431a1527cfSWu Hao }
4441a1527cfSWu Hao 
4456fd893c4SWu Hao static long afu_ioctl_check_extension(struct dfl_feature_platform_data *pdata,
4466fd893c4SWu Hao 				      unsigned long arg)
4476fd893c4SWu Hao {
4486fd893c4SWu Hao 	/* No extension support for now */
4496fd893c4SWu Hao 	return 0;
4506fd893c4SWu Hao }
4516fd893c4SWu Hao 
452857a2622SXiao Guangrong static long
453857a2622SXiao Guangrong afu_ioctl_get_info(struct dfl_feature_platform_data *pdata, void __user *arg)
454857a2622SXiao Guangrong {
455857a2622SXiao Guangrong 	struct dfl_fpga_port_info info;
456857a2622SXiao Guangrong 	struct dfl_afu *afu;
457857a2622SXiao Guangrong 	unsigned long minsz;
458857a2622SXiao Guangrong 
459857a2622SXiao Guangrong 	minsz = offsetofend(struct dfl_fpga_port_info, num_umsgs);
460857a2622SXiao Guangrong 
461857a2622SXiao Guangrong 	if (copy_from_user(&info, arg, minsz))
462857a2622SXiao Guangrong 		return -EFAULT;
463857a2622SXiao Guangrong 
464857a2622SXiao Guangrong 	if (info.argsz < minsz)
465857a2622SXiao Guangrong 		return -EINVAL;
466857a2622SXiao Guangrong 
467857a2622SXiao Guangrong 	mutex_lock(&pdata->lock);
468857a2622SXiao Guangrong 	afu = dfl_fpga_pdata_get_private(pdata);
469857a2622SXiao Guangrong 	info.flags = 0;
470857a2622SXiao Guangrong 	info.num_regions = afu->num_regions;
471857a2622SXiao Guangrong 	info.num_umsgs = afu->num_umsgs;
472857a2622SXiao Guangrong 	mutex_unlock(&pdata->lock);
473857a2622SXiao Guangrong 
474857a2622SXiao Guangrong 	if (copy_to_user(arg, &info, sizeof(info)))
475857a2622SXiao Guangrong 		return -EFAULT;
476857a2622SXiao Guangrong 
477857a2622SXiao Guangrong 	return 0;
478857a2622SXiao Guangrong }
479857a2622SXiao Guangrong 
480857a2622SXiao Guangrong static long afu_ioctl_get_region_info(struct dfl_feature_platform_data *pdata,
481857a2622SXiao Guangrong 				      void __user *arg)
482857a2622SXiao Guangrong {
483857a2622SXiao Guangrong 	struct dfl_fpga_port_region_info rinfo;
484857a2622SXiao Guangrong 	struct dfl_afu_mmio_region region;
485857a2622SXiao Guangrong 	unsigned long minsz;
486857a2622SXiao Guangrong 	long ret;
487857a2622SXiao Guangrong 
488857a2622SXiao Guangrong 	minsz = offsetofend(struct dfl_fpga_port_region_info, offset);
489857a2622SXiao Guangrong 
490857a2622SXiao Guangrong 	if (copy_from_user(&rinfo, arg, minsz))
491857a2622SXiao Guangrong 		return -EFAULT;
492857a2622SXiao Guangrong 
493857a2622SXiao Guangrong 	if (rinfo.argsz < minsz || rinfo.padding)
494857a2622SXiao Guangrong 		return -EINVAL;
495857a2622SXiao Guangrong 
496857a2622SXiao Guangrong 	ret = afu_mmio_region_get_by_index(pdata, rinfo.index, &region);
497857a2622SXiao Guangrong 	if (ret)
498857a2622SXiao Guangrong 		return ret;
499857a2622SXiao Guangrong 
500857a2622SXiao Guangrong 	rinfo.flags = region.flags;
501857a2622SXiao Guangrong 	rinfo.size = region.size;
502857a2622SXiao Guangrong 	rinfo.offset = region.offset;
503857a2622SXiao Guangrong 
504857a2622SXiao Guangrong 	if (copy_to_user(arg, &rinfo, sizeof(rinfo)))
505857a2622SXiao Guangrong 		return -EFAULT;
506857a2622SXiao Guangrong 
507857a2622SXiao Guangrong 	return 0;
508857a2622SXiao Guangrong }
509857a2622SXiao Guangrong 
510fa8dda1eSWu Hao static long
511fa8dda1eSWu Hao afu_ioctl_dma_map(struct dfl_feature_platform_data *pdata, void __user *arg)
512fa8dda1eSWu Hao {
513fa8dda1eSWu Hao 	struct dfl_fpga_port_dma_map map;
514fa8dda1eSWu Hao 	unsigned long minsz;
515fa8dda1eSWu Hao 	long ret;
516fa8dda1eSWu Hao 
517fa8dda1eSWu Hao 	minsz = offsetofend(struct dfl_fpga_port_dma_map, iova);
518fa8dda1eSWu Hao 
519fa8dda1eSWu Hao 	if (copy_from_user(&map, arg, minsz))
520fa8dda1eSWu Hao 		return -EFAULT;
521fa8dda1eSWu Hao 
522fa8dda1eSWu Hao 	if (map.argsz < minsz || map.flags)
523fa8dda1eSWu Hao 		return -EINVAL;
524fa8dda1eSWu Hao 
525fa8dda1eSWu Hao 	ret = afu_dma_map_region(pdata, map.user_addr, map.length, &map.iova);
526fa8dda1eSWu Hao 	if (ret)
527fa8dda1eSWu Hao 		return ret;
528fa8dda1eSWu Hao 
529fa8dda1eSWu Hao 	if (copy_to_user(arg, &map, sizeof(map))) {
530fa8dda1eSWu Hao 		afu_dma_unmap_region(pdata, map.iova);
531fa8dda1eSWu Hao 		return -EFAULT;
532fa8dda1eSWu Hao 	}
533fa8dda1eSWu Hao 
534fa8dda1eSWu Hao 	dev_dbg(&pdata->dev->dev, "dma map: ua=%llx, len=%llx, iova=%llx\n",
535fa8dda1eSWu Hao 		(unsigned long long)map.user_addr,
536fa8dda1eSWu Hao 		(unsigned long long)map.length,
537fa8dda1eSWu Hao 		(unsigned long long)map.iova);
538fa8dda1eSWu Hao 
539fa8dda1eSWu Hao 	return 0;
540fa8dda1eSWu Hao }
541fa8dda1eSWu Hao 
542fa8dda1eSWu Hao static long
543fa8dda1eSWu Hao afu_ioctl_dma_unmap(struct dfl_feature_platform_data *pdata, void __user *arg)
544fa8dda1eSWu Hao {
545fa8dda1eSWu Hao 	struct dfl_fpga_port_dma_unmap unmap;
546fa8dda1eSWu Hao 	unsigned long minsz;
547fa8dda1eSWu Hao 
548fa8dda1eSWu Hao 	minsz = offsetofend(struct dfl_fpga_port_dma_unmap, iova);
549fa8dda1eSWu Hao 
550fa8dda1eSWu Hao 	if (copy_from_user(&unmap, arg, minsz))
551fa8dda1eSWu Hao 		return -EFAULT;
552fa8dda1eSWu Hao 
553fa8dda1eSWu Hao 	if (unmap.argsz < minsz || unmap.flags)
554fa8dda1eSWu Hao 		return -EINVAL;
555fa8dda1eSWu Hao 
556fa8dda1eSWu Hao 	return afu_dma_unmap_region(pdata, unmap.iova);
557fa8dda1eSWu Hao }
558fa8dda1eSWu Hao 
5591a1527cfSWu Hao static long afu_ioctl(struct file *filp, unsigned int cmd, unsigned long arg)
5601a1527cfSWu Hao {
5611a1527cfSWu Hao 	struct platform_device *pdev = filp->private_data;
5621a1527cfSWu Hao 	struct dfl_feature_platform_data *pdata;
5631a1527cfSWu Hao 	struct dfl_feature *f;
5641a1527cfSWu Hao 	long ret;
5651a1527cfSWu Hao 
5661a1527cfSWu Hao 	dev_dbg(&pdev->dev, "%s cmd 0x%x\n", __func__, cmd);
5671a1527cfSWu Hao 
5681a1527cfSWu Hao 	pdata = dev_get_platdata(&pdev->dev);
5691a1527cfSWu Hao 
5701a1527cfSWu Hao 	switch (cmd) {
5716fd893c4SWu Hao 	case DFL_FPGA_GET_API_VERSION:
5726fd893c4SWu Hao 		return DFL_FPGA_API_VERSION;
5736fd893c4SWu Hao 	case DFL_FPGA_CHECK_EXTENSION:
5746fd893c4SWu Hao 		return afu_ioctl_check_extension(pdata, arg);
575857a2622SXiao Guangrong 	case DFL_FPGA_PORT_GET_INFO:
576857a2622SXiao Guangrong 		return afu_ioctl_get_info(pdata, (void __user *)arg);
577857a2622SXiao Guangrong 	case DFL_FPGA_PORT_GET_REGION_INFO:
578857a2622SXiao Guangrong 		return afu_ioctl_get_region_info(pdata, (void __user *)arg);
579fa8dda1eSWu Hao 	case DFL_FPGA_PORT_DMA_MAP:
580fa8dda1eSWu Hao 		return afu_ioctl_dma_map(pdata, (void __user *)arg);
581fa8dda1eSWu Hao 	case DFL_FPGA_PORT_DMA_UNMAP:
582fa8dda1eSWu Hao 		return afu_ioctl_dma_unmap(pdata, (void __user *)arg);
5831a1527cfSWu Hao 	default:
5841a1527cfSWu Hao 		/*
5851a1527cfSWu Hao 		 * Let sub-feature's ioctl function to handle the cmd
5861a1527cfSWu Hao 		 * Sub-feature's ioctl returns -ENODEV when cmd is not
5871a1527cfSWu Hao 		 * handled in this sub feature, and returns 0 and other
5881a1527cfSWu Hao 		 * error code if cmd is handled.
5891a1527cfSWu Hao 		 */
5901a1527cfSWu Hao 		dfl_fpga_dev_for_each_feature(pdata, f)
5911a1527cfSWu Hao 			if (f->ops && f->ops->ioctl) {
5921a1527cfSWu Hao 				ret = f->ops->ioctl(pdev, f, cmd, arg);
5931a1527cfSWu Hao 				if (ret != -ENODEV)
5941a1527cfSWu Hao 					return ret;
5951a1527cfSWu Hao 			}
5961a1527cfSWu Hao 	}
5971a1527cfSWu Hao 
5981a1527cfSWu Hao 	return -EINVAL;
5991a1527cfSWu Hao }
6001a1527cfSWu Hao 
601857a2622SXiao Guangrong static int afu_mmap(struct file *filp, struct vm_area_struct *vma)
602857a2622SXiao Guangrong {
603857a2622SXiao Guangrong 	struct platform_device *pdev = filp->private_data;
604857a2622SXiao Guangrong 	struct dfl_feature_platform_data *pdata;
605857a2622SXiao Guangrong 	u64 size = vma->vm_end - vma->vm_start;
606857a2622SXiao Guangrong 	struct dfl_afu_mmio_region region;
607857a2622SXiao Guangrong 	u64 offset;
608857a2622SXiao Guangrong 	int ret;
609857a2622SXiao Guangrong 
610857a2622SXiao Guangrong 	if (!(vma->vm_flags & VM_SHARED))
611857a2622SXiao Guangrong 		return -EINVAL;
612857a2622SXiao Guangrong 
613857a2622SXiao Guangrong 	pdata = dev_get_platdata(&pdev->dev);
614857a2622SXiao Guangrong 
615857a2622SXiao Guangrong 	offset = vma->vm_pgoff << PAGE_SHIFT;
616857a2622SXiao Guangrong 	ret = afu_mmio_region_get_by_offset(pdata, offset, size, &region);
617857a2622SXiao Guangrong 	if (ret)
618857a2622SXiao Guangrong 		return ret;
619857a2622SXiao Guangrong 
620857a2622SXiao Guangrong 	if (!(region.flags & DFL_PORT_REGION_MMAP))
621857a2622SXiao Guangrong 		return -EINVAL;
622857a2622SXiao Guangrong 
623857a2622SXiao Guangrong 	if ((vma->vm_flags & VM_READ) && !(region.flags & DFL_PORT_REGION_READ))
624857a2622SXiao Guangrong 		return -EPERM;
625857a2622SXiao Guangrong 
626857a2622SXiao Guangrong 	if ((vma->vm_flags & VM_WRITE) &&
627857a2622SXiao Guangrong 	    !(region.flags & DFL_PORT_REGION_WRITE))
628857a2622SXiao Guangrong 		return -EPERM;
629857a2622SXiao Guangrong 
630857a2622SXiao Guangrong 	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
631857a2622SXiao Guangrong 
632857a2622SXiao Guangrong 	return remap_pfn_range(vma, vma->vm_start,
633857a2622SXiao Guangrong 			(region.phys + (offset - region.offset)) >> PAGE_SHIFT,
634857a2622SXiao Guangrong 			size, vma->vm_page_prot);
635857a2622SXiao Guangrong }
636857a2622SXiao Guangrong 
6371a1527cfSWu Hao static const struct file_operations afu_fops = {
6381a1527cfSWu Hao 	.owner = THIS_MODULE,
6391a1527cfSWu Hao 	.open = afu_open,
6401a1527cfSWu Hao 	.release = afu_release,
6411a1527cfSWu Hao 	.unlocked_ioctl = afu_ioctl,
642857a2622SXiao Guangrong 	.mmap = afu_mmap,
6431a1527cfSWu Hao };
6441a1527cfSWu Hao 
645857a2622SXiao Guangrong static int afu_dev_init(struct platform_device *pdev)
646857a2622SXiao Guangrong {
647857a2622SXiao Guangrong 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
648857a2622SXiao Guangrong 	struct dfl_afu *afu;
649857a2622SXiao Guangrong 
650857a2622SXiao Guangrong 	afu = devm_kzalloc(&pdev->dev, sizeof(*afu), GFP_KERNEL);
651857a2622SXiao Guangrong 	if (!afu)
652857a2622SXiao Guangrong 		return -ENOMEM;
653857a2622SXiao Guangrong 
654857a2622SXiao Guangrong 	afu->pdata = pdata;
655857a2622SXiao Guangrong 
656857a2622SXiao Guangrong 	mutex_lock(&pdata->lock);
657857a2622SXiao Guangrong 	dfl_fpga_pdata_set_private(pdata, afu);
658857a2622SXiao Guangrong 	afu_mmio_region_init(pdata);
659fa8dda1eSWu Hao 	afu_dma_region_init(pdata);
660857a2622SXiao Guangrong 	mutex_unlock(&pdata->lock);
661857a2622SXiao Guangrong 
662857a2622SXiao Guangrong 	return 0;
663857a2622SXiao Guangrong }
664857a2622SXiao Guangrong 
665857a2622SXiao Guangrong static int afu_dev_destroy(struct platform_device *pdev)
666857a2622SXiao Guangrong {
667857a2622SXiao Guangrong 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
668857a2622SXiao Guangrong 	struct dfl_afu *afu;
669857a2622SXiao Guangrong 
670857a2622SXiao Guangrong 	mutex_lock(&pdata->lock);
671857a2622SXiao Guangrong 	afu = dfl_fpga_pdata_get_private(pdata);
672857a2622SXiao Guangrong 	afu_mmio_region_destroy(pdata);
673fa8dda1eSWu Hao 	afu_dma_region_destroy(pdata);
674857a2622SXiao Guangrong 	dfl_fpga_pdata_set_private(pdata, NULL);
675857a2622SXiao Guangrong 	mutex_unlock(&pdata->lock);
676857a2622SXiao Guangrong 
677857a2622SXiao Guangrong 	return 0;
678857a2622SXiao Guangrong }
679857a2622SXiao Guangrong 
68047c1b19cSWu Hao static int port_enable_set(struct platform_device *pdev, bool enable)
68147c1b19cSWu Hao {
68247c1b19cSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
68347c1b19cSWu Hao 	int ret = 0;
68447c1b19cSWu Hao 
68547c1b19cSWu Hao 	mutex_lock(&pdata->lock);
68647c1b19cSWu Hao 	if (enable)
68747c1b19cSWu Hao 		port_enable(pdev);
68847c1b19cSWu Hao 	else
68947c1b19cSWu Hao 		ret = port_disable(pdev);
69047c1b19cSWu Hao 	mutex_unlock(&pdata->lock);
69147c1b19cSWu Hao 
69247c1b19cSWu Hao 	return ret;
69347c1b19cSWu Hao }
69447c1b19cSWu Hao 
69547c1b19cSWu Hao static struct dfl_fpga_port_ops afu_port_ops = {
69647c1b19cSWu Hao 	.name = DFL_FPGA_FEATURE_DEV_PORT,
69747c1b19cSWu Hao 	.owner = THIS_MODULE,
69847c1b19cSWu Hao 	.get_id = port_get_id,
69947c1b19cSWu Hao 	.enable_set = port_enable_set,
70047c1b19cSWu Hao };
70147c1b19cSWu Hao 
7021a1527cfSWu Hao static int afu_probe(struct platform_device *pdev)
7031a1527cfSWu Hao {
7041a1527cfSWu Hao 	int ret;
7051a1527cfSWu Hao 
7061a1527cfSWu Hao 	dev_dbg(&pdev->dev, "%s\n", __func__);
7071a1527cfSWu Hao 
708857a2622SXiao Guangrong 	ret = afu_dev_init(pdev);
709857a2622SXiao Guangrong 	if (ret)
710857a2622SXiao Guangrong 		goto exit;
711857a2622SXiao Guangrong 
7121a1527cfSWu Hao 	ret = dfl_fpga_dev_feature_init(pdev, port_feature_drvs);
7131a1527cfSWu Hao 	if (ret)
714857a2622SXiao Guangrong 		goto dev_destroy;
7151a1527cfSWu Hao 
7161a1527cfSWu Hao 	ret = dfl_fpga_dev_ops_register(pdev, &afu_fops, THIS_MODULE);
717857a2622SXiao Guangrong 	if (ret) {
7181a1527cfSWu Hao 		dfl_fpga_dev_feature_uinit(pdev);
719857a2622SXiao Guangrong 		goto dev_destroy;
720857a2622SXiao Guangrong 	}
7211a1527cfSWu Hao 
722857a2622SXiao Guangrong 	return 0;
723857a2622SXiao Guangrong 
724857a2622SXiao Guangrong dev_destroy:
725857a2622SXiao Guangrong 	afu_dev_destroy(pdev);
726857a2622SXiao Guangrong exit:
7271a1527cfSWu Hao 	return ret;
7281a1527cfSWu Hao }
7291a1527cfSWu Hao 
7301a1527cfSWu Hao static int afu_remove(struct platform_device *pdev)
7311a1527cfSWu Hao {
7321a1527cfSWu Hao 	dev_dbg(&pdev->dev, "%s\n", __func__);
7331a1527cfSWu Hao 
7341a1527cfSWu Hao 	dfl_fpga_dev_ops_unregister(pdev);
7351a1527cfSWu Hao 	dfl_fpga_dev_feature_uinit(pdev);
736857a2622SXiao Guangrong 	afu_dev_destroy(pdev);
7371a1527cfSWu Hao 
7381a1527cfSWu Hao 	return 0;
7391a1527cfSWu Hao }
7401a1527cfSWu Hao 
7411a1527cfSWu Hao static struct platform_driver afu_driver = {
7421a1527cfSWu Hao 	.driver	= {
7431a1527cfSWu Hao 		.name    = DFL_FPGA_FEATURE_DEV_PORT,
7441a1527cfSWu Hao 	},
7451a1527cfSWu Hao 	.probe   = afu_probe,
7461a1527cfSWu Hao 	.remove  = afu_remove,
7471a1527cfSWu Hao };
7481a1527cfSWu Hao 
74947c1b19cSWu Hao static int __init afu_init(void)
75047c1b19cSWu Hao {
75147c1b19cSWu Hao 	int ret;
75247c1b19cSWu Hao 
75347c1b19cSWu Hao 	dfl_fpga_port_ops_add(&afu_port_ops);
75447c1b19cSWu Hao 
75547c1b19cSWu Hao 	ret = platform_driver_register(&afu_driver);
75647c1b19cSWu Hao 	if (ret)
75747c1b19cSWu Hao 		dfl_fpga_port_ops_del(&afu_port_ops);
75847c1b19cSWu Hao 
75947c1b19cSWu Hao 	return ret;
76047c1b19cSWu Hao }
76147c1b19cSWu Hao 
76247c1b19cSWu Hao static void __exit afu_exit(void)
76347c1b19cSWu Hao {
76447c1b19cSWu Hao 	platform_driver_unregister(&afu_driver);
76547c1b19cSWu Hao 
76647c1b19cSWu Hao 	dfl_fpga_port_ops_del(&afu_port_ops);
76747c1b19cSWu Hao }
76847c1b19cSWu Hao 
76947c1b19cSWu Hao module_init(afu_init);
77047c1b19cSWu Hao module_exit(afu_exit);
7711a1527cfSWu Hao 
7721a1527cfSWu Hao MODULE_DESCRIPTION("FPGA Accelerated Function Unit driver");
7731a1527cfSWu Hao MODULE_AUTHOR("Intel Corporation");
7741a1527cfSWu Hao MODULE_LICENSE("GPL v2");
7751a1527cfSWu Hao MODULE_ALIAS("platform:dfl-port");
776