xref: /openbmc/linux/drivers/fpga/dfl-afu-main.c (revision a80a4b82e7d8cf71bf495bda92072d1397b790a1)
11a1527cfSWu Hao // SPDX-License-Identifier: GPL-2.0
21a1527cfSWu Hao /*
31a1527cfSWu Hao  * Driver for FPGA Accelerated Function Unit (AFU)
41a1527cfSWu Hao  *
51a1527cfSWu Hao  * Copyright (C) 2017-2018 Intel Corporation, Inc.
61a1527cfSWu Hao  *
71a1527cfSWu Hao  * Authors:
81a1527cfSWu Hao  *   Wu Hao <hao.wu@intel.com>
91a1527cfSWu Hao  *   Xiao Guangrong <guangrong.xiao@linux.intel.com>
101a1527cfSWu Hao  *   Joseph Grecco <joe.grecco@intel.com>
111a1527cfSWu Hao  *   Enno Luebbers <enno.luebbers@intel.com>
121a1527cfSWu Hao  *   Tim Whisonant <tim.whisonant@intel.com>
131a1527cfSWu Hao  *   Ananda Ravuri <ananda.ravuri@intel.com>
141a1527cfSWu Hao  *   Henry Mitchel <henry.mitchel@intel.com>
151a1527cfSWu Hao  */
161a1527cfSWu Hao 
171a1527cfSWu Hao #include <linux/kernel.h>
181a1527cfSWu Hao #include <linux/module.h>
19857a2622SXiao Guangrong #include <linux/uaccess.h>
20e4664c0eSWu Hao #include <linux/fpga-dfl.h>
211a1527cfSWu Hao 
22857a2622SXiao Guangrong #include "dfl-afu.h"
231a1527cfSWu Hao 
2447c1b19cSWu Hao /**
2547c1b19cSWu Hao  * port_enable - enable a port
2647c1b19cSWu Hao  * @pdev: port platform device.
2747c1b19cSWu Hao  *
2847c1b19cSWu Hao  * Enable Port by clear the port soft reset bit, which is set by default.
29857a2622SXiao Guangrong  * The AFU is unable to respond to any MMIO access while in reset.
30857a2622SXiao Guangrong  * port_enable function should only be used after port_disable function.
3147c1b19cSWu Hao  */
3247c1b19cSWu Hao static void port_enable(struct platform_device *pdev)
3347c1b19cSWu Hao {
3447c1b19cSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
3547c1b19cSWu Hao 	void __iomem *base;
3647c1b19cSWu Hao 	u64 v;
3747c1b19cSWu Hao 
3847c1b19cSWu Hao 	WARN_ON(!pdata->disable_count);
3947c1b19cSWu Hao 
4047c1b19cSWu Hao 	if (--pdata->disable_count != 0)
4147c1b19cSWu Hao 		return;
4247c1b19cSWu Hao 
4347c1b19cSWu Hao 	base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
4447c1b19cSWu Hao 
4547c1b19cSWu Hao 	/* Clear port soft reset */
4647c1b19cSWu Hao 	v = readq(base + PORT_HDR_CTRL);
4747c1b19cSWu Hao 	v &= ~PORT_CTRL_SFTRST;
4847c1b19cSWu Hao 	writeq(v, base + PORT_HDR_CTRL);
4947c1b19cSWu Hao }
5047c1b19cSWu Hao 
5147c1b19cSWu Hao #define RST_POLL_INVL 10 /* us */
5247c1b19cSWu Hao #define RST_POLL_TIMEOUT 1000 /* us */
5347c1b19cSWu Hao 
5447c1b19cSWu Hao /**
5547c1b19cSWu Hao  * port_disable - disable a port
5647c1b19cSWu Hao  * @pdev: port platform device.
5747c1b19cSWu Hao  *
5847c1b19cSWu Hao  * Disable Port by setting the port soft reset bit, it puts the port into
5947c1b19cSWu Hao  * reset.
6047c1b19cSWu Hao  */
6147c1b19cSWu Hao static int port_disable(struct platform_device *pdev)
6247c1b19cSWu Hao {
6347c1b19cSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
6447c1b19cSWu Hao 	void __iomem *base;
6547c1b19cSWu Hao 	u64 v;
6647c1b19cSWu Hao 
6747c1b19cSWu Hao 	if (pdata->disable_count++ != 0)
6847c1b19cSWu Hao 		return 0;
6947c1b19cSWu Hao 
7047c1b19cSWu Hao 	base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
7147c1b19cSWu Hao 
7247c1b19cSWu Hao 	/* Set port soft reset */
7347c1b19cSWu Hao 	v = readq(base + PORT_HDR_CTRL);
7447c1b19cSWu Hao 	v |= PORT_CTRL_SFTRST;
7547c1b19cSWu Hao 	writeq(v, base + PORT_HDR_CTRL);
7647c1b19cSWu Hao 
7747c1b19cSWu Hao 	/*
7847c1b19cSWu Hao 	 * HW sets ack bit to 1 when all outstanding requests have been drained
7947c1b19cSWu Hao 	 * on this port and minimum soft reset pulse width has elapsed.
8047c1b19cSWu Hao 	 * Driver polls port_soft_reset_ack to determine if reset done by HW.
8147c1b19cSWu Hao 	 */
8247c1b19cSWu Hao 	if (readq_poll_timeout(base + PORT_HDR_CTRL, v, v & PORT_CTRL_SFTRST,
8347c1b19cSWu Hao 			       RST_POLL_INVL, RST_POLL_TIMEOUT)) {
8447c1b19cSWu Hao 		dev_err(&pdev->dev, "timeout, fail to reset device\n");
8547c1b19cSWu Hao 		return -ETIMEDOUT;
8647c1b19cSWu Hao 	}
8747c1b19cSWu Hao 
8847c1b19cSWu Hao 	return 0;
8947c1b19cSWu Hao }
9047c1b19cSWu Hao 
91e4664c0eSWu Hao /*
92e4664c0eSWu Hao  * This function resets the FPGA Port and its accelerator (AFU) by function
93e4664c0eSWu Hao  * __port_disable and __port_enable (set port soft reset bit and then clear
94e4664c0eSWu Hao  * it). Userspace can do Port reset at any time, e.g. during DMA or Partial
95e4664c0eSWu Hao  * Reconfiguration. But it should never cause any system level issue, only
96e4664c0eSWu Hao  * functional failure (e.g. DMA or PR operation failure) and be recoverable
97e4664c0eSWu Hao  * from the failure.
98e4664c0eSWu Hao  *
99e4664c0eSWu Hao  * Note: the accelerator (AFU) is not accessible when its port is in reset
100e4664c0eSWu Hao  * (disabled). Any attempts on MMIO access to AFU while in reset, will
101e4664c0eSWu Hao  * result errors reported via port error reporting sub feature (if present).
102e4664c0eSWu Hao  */
103e4664c0eSWu Hao static int __port_reset(struct platform_device *pdev)
104e4664c0eSWu Hao {
105e4664c0eSWu Hao 	int ret;
106e4664c0eSWu Hao 
107e4664c0eSWu Hao 	ret = port_disable(pdev);
108e4664c0eSWu Hao 	if (!ret)
109e4664c0eSWu Hao 		port_enable(pdev);
110e4664c0eSWu Hao 
111e4664c0eSWu Hao 	return ret;
112e4664c0eSWu Hao }
113e4664c0eSWu Hao 
114e4664c0eSWu Hao static int port_reset(struct platform_device *pdev)
115e4664c0eSWu Hao {
116e4664c0eSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
117e4664c0eSWu Hao 	int ret;
118e4664c0eSWu Hao 
119e4664c0eSWu Hao 	mutex_lock(&pdata->lock);
120e4664c0eSWu Hao 	ret = __port_reset(pdev);
121e4664c0eSWu Hao 	mutex_unlock(&pdata->lock);
122e4664c0eSWu Hao 
123e4664c0eSWu Hao 	return ret;
124e4664c0eSWu Hao }
125e4664c0eSWu Hao 
12647c1b19cSWu Hao static int port_get_id(struct platform_device *pdev)
12747c1b19cSWu Hao {
12847c1b19cSWu Hao 	void __iomem *base;
12947c1b19cSWu Hao 
13047c1b19cSWu Hao 	base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
13147c1b19cSWu Hao 
13247c1b19cSWu Hao 	return FIELD_GET(PORT_CAP_PORT_NUM, readq(base + PORT_HDR_CAP));
13347c1b19cSWu Hao }
13447c1b19cSWu Hao 
135e4664c0eSWu Hao static ssize_t
136e4664c0eSWu Hao id_show(struct device *dev, struct device_attribute *attr, char *buf)
137e4664c0eSWu Hao {
138e4664c0eSWu Hao 	int id = port_get_id(to_platform_device(dev));
139e4664c0eSWu Hao 
140e4664c0eSWu Hao 	return scnprintf(buf, PAGE_SIZE, "%d\n", id);
141e4664c0eSWu Hao }
142e4664c0eSWu Hao static DEVICE_ATTR_RO(id);
143e4664c0eSWu Hao 
144d2ad5ac1SWu Hao static ssize_t
145d2ad5ac1SWu Hao ltr_show(struct device *dev, struct device_attribute *attr, char *buf)
146d2ad5ac1SWu Hao {
147d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
148d2ad5ac1SWu Hao 	void __iomem *base;
149d2ad5ac1SWu Hao 	u64 v;
150d2ad5ac1SWu Hao 
151d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
152d2ad5ac1SWu Hao 
153d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
154d2ad5ac1SWu Hao 	v = readq(base + PORT_HDR_CTRL);
155d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
156d2ad5ac1SWu Hao 
157d2ad5ac1SWu Hao 	return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_CTRL_LATENCY, v));
158d2ad5ac1SWu Hao }
159d2ad5ac1SWu Hao 
160d2ad5ac1SWu Hao static ssize_t
161d2ad5ac1SWu Hao ltr_store(struct device *dev, struct device_attribute *attr,
162d2ad5ac1SWu Hao 	  const char *buf, size_t count)
163d2ad5ac1SWu Hao {
164d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
165d2ad5ac1SWu Hao 	void __iomem *base;
166d2ad5ac1SWu Hao 	bool ltr;
167d2ad5ac1SWu Hao 	u64 v;
168d2ad5ac1SWu Hao 
169d2ad5ac1SWu Hao 	if (kstrtobool(buf, &ltr))
170d2ad5ac1SWu Hao 		return -EINVAL;
171d2ad5ac1SWu Hao 
172d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
173d2ad5ac1SWu Hao 
174d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
175d2ad5ac1SWu Hao 	v = readq(base + PORT_HDR_CTRL);
176d2ad5ac1SWu Hao 	v &= ~PORT_CTRL_LATENCY;
177d2ad5ac1SWu Hao 	v |= FIELD_PREP(PORT_CTRL_LATENCY, ltr ? 1 : 0);
178d2ad5ac1SWu Hao 	writeq(v, base + PORT_HDR_CTRL);
179d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
180d2ad5ac1SWu Hao 
181d2ad5ac1SWu Hao 	return count;
182d2ad5ac1SWu Hao }
183d2ad5ac1SWu Hao static DEVICE_ATTR_RW(ltr);
184d2ad5ac1SWu Hao 
185d2ad5ac1SWu Hao static ssize_t
186d2ad5ac1SWu Hao ap1_event_show(struct device *dev, struct device_attribute *attr, char *buf)
187d2ad5ac1SWu Hao {
188d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
189d2ad5ac1SWu Hao 	void __iomem *base;
190d2ad5ac1SWu Hao 	u64 v;
191d2ad5ac1SWu Hao 
192d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
193d2ad5ac1SWu Hao 
194d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
195d2ad5ac1SWu Hao 	v = readq(base + PORT_HDR_STS);
196d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
197d2ad5ac1SWu Hao 
198d2ad5ac1SWu Hao 	return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_STS_AP1_EVT, v));
199d2ad5ac1SWu Hao }
200d2ad5ac1SWu Hao 
201d2ad5ac1SWu Hao static ssize_t
202d2ad5ac1SWu Hao ap1_event_store(struct device *dev, struct device_attribute *attr,
203d2ad5ac1SWu Hao 		const char *buf, size_t count)
204d2ad5ac1SWu Hao {
205d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
206d2ad5ac1SWu Hao 	void __iomem *base;
207d2ad5ac1SWu Hao 	bool clear;
208d2ad5ac1SWu Hao 
209d2ad5ac1SWu Hao 	if (kstrtobool(buf, &clear) || !clear)
210d2ad5ac1SWu Hao 		return -EINVAL;
211d2ad5ac1SWu Hao 
212d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
213d2ad5ac1SWu Hao 
214d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
215d2ad5ac1SWu Hao 	writeq(PORT_STS_AP1_EVT, base + PORT_HDR_STS);
216d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
217d2ad5ac1SWu Hao 
218d2ad5ac1SWu Hao 	return count;
219d2ad5ac1SWu Hao }
220d2ad5ac1SWu Hao static DEVICE_ATTR_RW(ap1_event);
221d2ad5ac1SWu Hao 
222d2ad5ac1SWu Hao static ssize_t
223d2ad5ac1SWu Hao ap2_event_show(struct device *dev, struct device_attribute *attr,
224d2ad5ac1SWu Hao 	       char *buf)
225d2ad5ac1SWu Hao {
226d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
227d2ad5ac1SWu Hao 	void __iomem *base;
228d2ad5ac1SWu Hao 	u64 v;
229d2ad5ac1SWu Hao 
230d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
231d2ad5ac1SWu Hao 
232d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
233d2ad5ac1SWu Hao 	v = readq(base + PORT_HDR_STS);
234d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
235d2ad5ac1SWu Hao 
236d2ad5ac1SWu Hao 	return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_STS_AP2_EVT, v));
237d2ad5ac1SWu Hao }
238d2ad5ac1SWu Hao 
239d2ad5ac1SWu Hao static ssize_t
240d2ad5ac1SWu Hao ap2_event_store(struct device *dev, struct device_attribute *attr,
241d2ad5ac1SWu Hao 		const char *buf, size_t count)
242d2ad5ac1SWu Hao {
243d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
244d2ad5ac1SWu Hao 	void __iomem *base;
245d2ad5ac1SWu Hao 	bool clear;
246d2ad5ac1SWu Hao 
247d2ad5ac1SWu Hao 	if (kstrtobool(buf, &clear) || !clear)
248d2ad5ac1SWu Hao 		return -EINVAL;
249d2ad5ac1SWu Hao 
250d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
251d2ad5ac1SWu Hao 
252d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
253d2ad5ac1SWu Hao 	writeq(PORT_STS_AP2_EVT, base + PORT_HDR_STS);
254d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
255d2ad5ac1SWu Hao 
256d2ad5ac1SWu Hao 	return count;
257d2ad5ac1SWu Hao }
258d2ad5ac1SWu Hao static DEVICE_ATTR_RW(ap2_event);
259d2ad5ac1SWu Hao 
260d2ad5ac1SWu Hao static ssize_t
261d2ad5ac1SWu Hao power_state_show(struct device *dev, struct device_attribute *attr, char *buf)
262d2ad5ac1SWu Hao {
263d2ad5ac1SWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
264d2ad5ac1SWu Hao 	void __iomem *base;
265d2ad5ac1SWu Hao 	u64 v;
266d2ad5ac1SWu Hao 
267d2ad5ac1SWu Hao 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
268d2ad5ac1SWu Hao 
269d2ad5ac1SWu Hao 	mutex_lock(&pdata->lock);
270d2ad5ac1SWu Hao 	v = readq(base + PORT_HDR_STS);
271d2ad5ac1SWu Hao 	mutex_unlock(&pdata->lock);
272d2ad5ac1SWu Hao 
273d2ad5ac1SWu Hao 	return sprintf(buf, "0x%x\n", (u8)FIELD_GET(PORT_STS_PWR_STATE, v));
274d2ad5ac1SWu Hao }
275d2ad5ac1SWu Hao static DEVICE_ATTR_RO(power_state);
276d2ad5ac1SWu Hao 
277dcfecd4dSGreg Kroah-Hartman static struct attribute *port_hdr_attrs[] = {
278e4664c0eSWu Hao 	&dev_attr_id.attr,
279d2ad5ac1SWu Hao 	&dev_attr_ltr.attr,
280d2ad5ac1SWu Hao 	&dev_attr_ap1_event.attr,
281d2ad5ac1SWu Hao 	&dev_attr_ap2_event.attr,
282d2ad5ac1SWu Hao 	&dev_attr_power_state.attr,
283e4664c0eSWu Hao 	NULL,
284e4664c0eSWu Hao };
285*a80a4b82SWu Hao 
286*a80a4b82SWu Hao static const struct attribute_group port_hdr_group = {
287*a80a4b82SWu Hao 	.attrs = port_hdr_attrs,
288*a80a4b82SWu Hao };
289e4664c0eSWu Hao 
2901a1527cfSWu Hao static int port_hdr_init(struct platform_device *pdev,
2911a1527cfSWu Hao 			 struct dfl_feature *feature)
2921a1527cfSWu Hao {
293e4664c0eSWu Hao 	port_reset(pdev);
294e4664c0eSWu Hao 
295*a80a4b82SWu Hao 	return 0;
296e4664c0eSWu Hao }
297e4664c0eSWu Hao 
298e4664c0eSWu Hao static long
299e4664c0eSWu Hao port_hdr_ioctl(struct platform_device *pdev, struct dfl_feature *feature,
300e4664c0eSWu Hao 	       unsigned int cmd, unsigned long arg)
301e4664c0eSWu Hao {
302e4664c0eSWu Hao 	long ret;
303e4664c0eSWu Hao 
304e4664c0eSWu Hao 	switch (cmd) {
305e4664c0eSWu Hao 	case DFL_FPGA_PORT_RESET:
306e4664c0eSWu Hao 		if (!arg)
307e4664c0eSWu Hao 			ret = port_reset(pdev);
308e4664c0eSWu Hao 		else
309e4664c0eSWu Hao 			ret = -EINVAL;
310e4664c0eSWu Hao 		break;
311e4664c0eSWu Hao 	default:
312e4664c0eSWu Hao 		dev_dbg(&pdev->dev, "%x cmd not handled", cmd);
313e4664c0eSWu Hao 		ret = -ENODEV;
314e4664c0eSWu Hao 	}
315e4664c0eSWu Hao 
316e4664c0eSWu Hao 	return ret;
3171a1527cfSWu Hao }
3181a1527cfSWu Hao 
31915bbb300SWu Hao static const struct dfl_feature_id port_hdr_id_table[] = {
32015bbb300SWu Hao 	{.id = PORT_FEATURE_ID_HEADER,},
32115bbb300SWu Hao 	{0,}
32215bbb300SWu Hao };
32315bbb300SWu Hao 
3241a1527cfSWu Hao static const struct dfl_feature_ops port_hdr_ops = {
3251a1527cfSWu Hao 	.init = port_hdr_init,
326e4664c0eSWu Hao 	.ioctl = port_hdr_ioctl,
3271a1527cfSWu Hao };
3281a1527cfSWu Hao 
329857a2622SXiao Guangrong static ssize_t
330857a2622SXiao Guangrong afu_id_show(struct device *dev, struct device_attribute *attr, char *buf)
331857a2622SXiao Guangrong {
332857a2622SXiao Guangrong 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
333857a2622SXiao Guangrong 	void __iomem *base;
334857a2622SXiao Guangrong 	u64 guidl, guidh;
335857a2622SXiao Guangrong 
336857a2622SXiao Guangrong 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_AFU);
337857a2622SXiao Guangrong 
338857a2622SXiao Guangrong 	mutex_lock(&pdata->lock);
339857a2622SXiao Guangrong 	if (pdata->disable_count) {
340857a2622SXiao Guangrong 		mutex_unlock(&pdata->lock);
341857a2622SXiao Guangrong 		return -EBUSY;
342857a2622SXiao Guangrong 	}
343857a2622SXiao Guangrong 
344857a2622SXiao Guangrong 	guidl = readq(base + GUID_L);
345857a2622SXiao Guangrong 	guidh = readq(base + GUID_H);
346857a2622SXiao Guangrong 	mutex_unlock(&pdata->lock);
347857a2622SXiao Guangrong 
348857a2622SXiao Guangrong 	return scnprintf(buf, PAGE_SIZE, "%016llx%016llx\n", guidh, guidl);
349857a2622SXiao Guangrong }
350857a2622SXiao Guangrong static DEVICE_ATTR_RO(afu_id);
351857a2622SXiao Guangrong 
352dcfecd4dSGreg Kroah-Hartman static struct attribute *port_afu_attrs[] = {
353857a2622SXiao Guangrong 	&dev_attr_afu_id.attr,
354857a2622SXiao Guangrong 	NULL
355857a2622SXiao Guangrong };
356*a80a4b82SWu Hao 
357*a80a4b82SWu Hao static umode_t port_afu_attrs_visible(struct kobject *kobj,
358*a80a4b82SWu Hao 				      struct attribute *attr, int n)
359*a80a4b82SWu Hao {
360*a80a4b82SWu Hao 	struct device *dev = kobj_to_dev(kobj);
361*a80a4b82SWu Hao 
362*a80a4b82SWu Hao 	/*
363*a80a4b82SWu Hao 	 * sysfs entries are visible only if related private feature is
364*a80a4b82SWu Hao 	 * enumerated.
365*a80a4b82SWu Hao 	 */
366*a80a4b82SWu Hao 	if (!dfl_get_feature_by_id(dev, PORT_FEATURE_ID_AFU))
367*a80a4b82SWu Hao 		return 0;
368*a80a4b82SWu Hao 
369*a80a4b82SWu Hao 	return attr->mode;
370*a80a4b82SWu Hao }
371*a80a4b82SWu Hao 
372*a80a4b82SWu Hao static const struct attribute_group port_afu_group = {
373*a80a4b82SWu Hao 	.attrs      = port_afu_attrs,
374*a80a4b82SWu Hao 	.is_visible = port_afu_attrs_visible,
375*a80a4b82SWu Hao };
376857a2622SXiao Guangrong 
377857a2622SXiao Guangrong static int port_afu_init(struct platform_device *pdev,
378857a2622SXiao Guangrong 			 struct dfl_feature *feature)
379857a2622SXiao Guangrong {
380857a2622SXiao Guangrong 	struct resource *res = &pdev->resource[feature->resource_index];
381857a2622SXiao Guangrong 
382*a80a4b82SWu Hao 	return afu_mmio_region_add(dev_get_platdata(&pdev->dev),
383*a80a4b82SWu Hao 				   DFL_PORT_REGION_INDEX_AFU,
384*a80a4b82SWu Hao 				   resource_size(res), res->start,
385*a80a4b82SWu Hao 				   DFL_PORT_REGION_MMAP | DFL_PORT_REGION_READ |
386*a80a4b82SWu Hao 				   DFL_PORT_REGION_WRITE);
387857a2622SXiao Guangrong }
388857a2622SXiao Guangrong 
38915bbb300SWu Hao static const struct dfl_feature_id port_afu_id_table[] = {
39015bbb300SWu Hao 	{.id = PORT_FEATURE_ID_AFU,},
39115bbb300SWu Hao 	{0,}
39215bbb300SWu Hao };
39315bbb300SWu Hao 
394857a2622SXiao Guangrong static const struct dfl_feature_ops port_afu_ops = {
395857a2622SXiao Guangrong 	.init = port_afu_init,
396857a2622SXiao Guangrong };
397857a2622SXiao Guangrong 
3981a1527cfSWu Hao static struct dfl_feature_driver port_feature_drvs[] = {
3991a1527cfSWu Hao 	{
40015bbb300SWu Hao 		.id_table = port_hdr_id_table,
4011a1527cfSWu Hao 		.ops = &port_hdr_ops,
4021a1527cfSWu Hao 	},
4031a1527cfSWu Hao 	{
40415bbb300SWu Hao 		.id_table = port_afu_id_table,
405857a2622SXiao Guangrong 		.ops = &port_afu_ops,
406857a2622SXiao Guangrong 	},
407857a2622SXiao Guangrong 	{
4081a1527cfSWu Hao 		.ops = NULL,
4091a1527cfSWu Hao 	}
4101a1527cfSWu Hao };
4111a1527cfSWu Hao 
4121a1527cfSWu Hao static int afu_open(struct inode *inode, struct file *filp)
4131a1527cfSWu Hao {
4141a1527cfSWu Hao 	struct platform_device *fdev = dfl_fpga_inode_to_feature_dev(inode);
4151a1527cfSWu Hao 	struct dfl_feature_platform_data *pdata;
4161a1527cfSWu Hao 	int ret;
4171a1527cfSWu Hao 
4181a1527cfSWu Hao 	pdata = dev_get_platdata(&fdev->dev);
4191a1527cfSWu Hao 	if (WARN_ON(!pdata))
4201a1527cfSWu Hao 		return -ENODEV;
4211a1527cfSWu Hao 
4221a1527cfSWu Hao 	ret = dfl_feature_dev_use_begin(pdata);
4231a1527cfSWu Hao 	if (ret)
4241a1527cfSWu Hao 		return ret;
4251a1527cfSWu Hao 
4261a1527cfSWu Hao 	dev_dbg(&fdev->dev, "Device File Open\n");
4271a1527cfSWu Hao 	filp->private_data = fdev;
4281a1527cfSWu Hao 
4291a1527cfSWu Hao 	return 0;
4301a1527cfSWu Hao }
4311a1527cfSWu Hao 
4321a1527cfSWu Hao static int afu_release(struct inode *inode, struct file *filp)
4331a1527cfSWu Hao {
4341a1527cfSWu Hao 	struct platform_device *pdev = filp->private_data;
4351a1527cfSWu Hao 	struct dfl_feature_platform_data *pdata;
4361a1527cfSWu Hao 
4371a1527cfSWu Hao 	dev_dbg(&pdev->dev, "Device File Release\n");
4381a1527cfSWu Hao 
4391a1527cfSWu Hao 	pdata = dev_get_platdata(&pdev->dev);
4401a1527cfSWu Hao 
441fa8dda1eSWu Hao 	mutex_lock(&pdata->lock);
442fa8dda1eSWu Hao 	__port_reset(pdev);
443fa8dda1eSWu Hao 	afu_dma_region_destroy(pdata);
444fa8dda1eSWu Hao 	mutex_unlock(&pdata->lock);
445fa8dda1eSWu Hao 
4461a1527cfSWu Hao 	dfl_feature_dev_use_end(pdata);
4471a1527cfSWu Hao 
4481a1527cfSWu Hao 	return 0;
4491a1527cfSWu Hao }
4501a1527cfSWu Hao 
4516fd893c4SWu Hao static long afu_ioctl_check_extension(struct dfl_feature_platform_data *pdata,
4526fd893c4SWu Hao 				      unsigned long arg)
4536fd893c4SWu Hao {
4546fd893c4SWu Hao 	/* No extension support for now */
4556fd893c4SWu Hao 	return 0;
4566fd893c4SWu Hao }
4576fd893c4SWu Hao 
458857a2622SXiao Guangrong static long
459857a2622SXiao Guangrong afu_ioctl_get_info(struct dfl_feature_platform_data *pdata, void __user *arg)
460857a2622SXiao Guangrong {
461857a2622SXiao Guangrong 	struct dfl_fpga_port_info info;
462857a2622SXiao Guangrong 	struct dfl_afu *afu;
463857a2622SXiao Guangrong 	unsigned long minsz;
464857a2622SXiao Guangrong 
465857a2622SXiao Guangrong 	minsz = offsetofend(struct dfl_fpga_port_info, num_umsgs);
466857a2622SXiao Guangrong 
467857a2622SXiao Guangrong 	if (copy_from_user(&info, arg, minsz))
468857a2622SXiao Guangrong 		return -EFAULT;
469857a2622SXiao Guangrong 
470857a2622SXiao Guangrong 	if (info.argsz < minsz)
471857a2622SXiao Guangrong 		return -EINVAL;
472857a2622SXiao Guangrong 
473857a2622SXiao Guangrong 	mutex_lock(&pdata->lock);
474857a2622SXiao Guangrong 	afu = dfl_fpga_pdata_get_private(pdata);
475857a2622SXiao Guangrong 	info.flags = 0;
476857a2622SXiao Guangrong 	info.num_regions = afu->num_regions;
477857a2622SXiao Guangrong 	info.num_umsgs = afu->num_umsgs;
478857a2622SXiao Guangrong 	mutex_unlock(&pdata->lock);
479857a2622SXiao Guangrong 
480857a2622SXiao Guangrong 	if (copy_to_user(arg, &info, sizeof(info)))
481857a2622SXiao Guangrong 		return -EFAULT;
482857a2622SXiao Guangrong 
483857a2622SXiao Guangrong 	return 0;
484857a2622SXiao Guangrong }
485857a2622SXiao Guangrong 
486857a2622SXiao Guangrong static long afu_ioctl_get_region_info(struct dfl_feature_platform_data *pdata,
487857a2622SXiao Guangrong 				      void __user *arg)
488857a2622SXiao Guangrong {
489857a2622SXiao Guangrong 	struct dfl_fpga_port_region_info rinfo;
490857a2622SXiao Guangrong 	struct dfl_afu_mmio_region region;
491857a2622SXiao Guangrong 	unsigned long minsz;
492857a2622SXiao Guangrong 	long ret;
493857a2622SXiao Guangrong 
494857a2622SXiao Guangrong 	minsz = offsetofend(struct dfl_fpga_port_region_info, offset);
495857a2622SXiao Guangrong 
496857a2622SXiao Guangrong 	if (copy_from_user(&rinfo, arg, minsz))
497857a2622SXiao Guangrong 		return -EFAULT;
498857a2622SXiao Guangrong 
499857a2622SXiao Guangrong 	if (rinfo.argsz < minsz || rinfo.padding)
500857a2622SXiao Guangrong 		return -EINVAL;
501857a2622SXiao Guangrong 
502857a2622SXiao Guangrong 	ret = afu_mmio_region_get_by_index(pdata, rinfo.index, &region);
503857a2622SXiao Guangrong 	if (ret)
504857a2622SXiao Guangrong 		return ret;
505857a2622SXiao Guangrong 
506857a2622SXiao Guangrong 	rinfo.flags = region.flags;
507857a2622SXiao Guangrong 	rinfo.size = region.size;
508857a2622SXiao Guangrong 	rinfo.offset = region.offset;
509857a2622SXiao Guangrong 
510857a2622SXiao Guangrong 	if (copy_to_user(arg, &rinfo, sizeof(rinfo)))
511857a2622SXiao Guangrong 		return -EFAULT;
512857a2622SXiao Guangrong 
513857a2622SXiao Guangrong 	return 0;
514857a2622SXiao Guangrong }
515857a2622SXiao Guangrong 
516fa8dda1eSWu Hao static long
517fa8dda1eSWu Hao afu_ioctl_dma_map(struct dfl_feature_platform_data *pdata, void __user *arg)
518fa8dda1eSWu Hao {
519fa8dda1eSWu Hao 	struct dfl_fpga_port_dma_map map;
520fa8dda1eSWu Hao 	unsigned long minsz;
521fa8dda1eSWu Hao 	long ret;
522fa8dda1eSWu Hao 
523fa8dda1eSWu Hao 	minsz = offsetofend(struct dfl_fpga_port_dma_map, iova);
524fa8dda1eSWu Hao 
525fa8dda1eSWu Hao 	if (copy_from_user(&map, arg, minsz))
526fa8dda1eSWu Hao 		return -EFAULT;
527fa8dda1eSWu Hao 
528fa8dda1eSWu Hao 	if (map.argsz < minsz || map.flags)
529fa8dda1eSWu Hao 		return -EINVAL;
530fa8dda1eSWu Hao 
531fa8dda1eSWu Hao 	ret = afu_dma_map_region(pdata, map.user_addr, map.length, &map.iova);
532fa8dda1eSWu Hao 	if (ret)
533fa8dda1eSWu Hao 		return ret;
534fa8dda1eSWu Hao 
535fa8dda1eSWu Hao 	if (copy_to_user(arg, &map, sizeof(map))) {
536fa8dda1eSWu Hao 		afu_dma_unmap_region(pdata, map.iova);
537fa8dda1eSWu Hao 		return -EFAULT;
538fa8dda1eSWu Hao 	}
539fa8dda1eSWu Hao 
540fa8dda1eSWu Hao 	dev_dbg(&pdata->dev->dev, "dma map: ua=%llx, len=%llx, iova=%llx\n",
541fa8dda1eSWu Hao 		(unsigned long long)map.user_addr,
542fa8dda1eSWu Hao 		(unsigned long long)map.length,
543fa8dda1eSWu Hao 		(unsigned long long)map.iova);
544fa8dda1eSWu Hao 
545fa8dda1eSWu Hao 	return 0;
546fa8dda1eSWu Hao }
547fa8dda1eSWu Hao 
548fa8dda1eSWu Hao static long
549fa8dda1eSWu Hao afu_ioctl_dma_unmap(struct dfl_feature_platform_data *pdata, void __user *arg)
550fa8dda1eSWu Hao {
551fa8dda1eSWu Hao 	struct dfl_fpga_port_dma_unmap unmap;
552fa8dda1eSWu Hao 	unsigned long minsz;
553fa8dda1eSWu Hao 
554fa8dda1eSWu Hao 	minsz = offsetofend(struct dfl_fpga_port_dma_unmap, iova);
555fa8dda1eSWu Hao 
556fa8dda1eSWu Hao 	if (copy_from_user(&unmap, arg, minsz))
557fa8dda1eSWu Hao 		return -EFAULT;
558fa8dda1eSWu Hao 
559fa8dda1eSWu Hao 	if (unmap.argsz < minsz || unmap.flags)
560fa8dda1eSWu Hao 		return -EINVAL;
561fa8dda1eSWu Hao 
562fa8dda1eSWu Hao 	return afu_dma_unmap_region(pdata, unmap.iova);
563fa8dda1eSWu Hao }
564fa8dda1eSWu Hao 
5651a1527cfSWu Hao static long afu_ioctl(struct file *filp, unsigned int cmd, unsigned long arg)
5661a1527cfSWu Hao {
5671a1527cfSWu Hao 	struct platform_device *pdev = filp->private_data;
5681a1527cfSWu Hao 	struct dfl_feature_platform_data *pdata;
5691a1527cfSWu Hao 	struct dfl_feature *f;
5701a1527cfSWu Hao 	long ret;
5711a1527cfSWu Hao 
5721a1527cfSWu Hao 	dev_dbg(&pdev->dev, "%s cmd 0x%x\n", __func__, cmd);
5731a1527cfSWu Hao 
5741a1527cfSWu Hao 	pdata = dev_get_platdata(&pdev->dev);
5751a1527cfSWu Hao 
5761a1527cfSWu Hao 	switch (cmd) {
5776fd893c4SWu Hao 	case DFL_FPGA_GET_API_VERSION:
5786fd893c4SWu Hao 		return DFL_FPGA_API_VERSION;
5796fd893c4SWu Hao 	case DFL_FPGA_CHECK_EXTENSION:
5806fd893c4SWu Hao 		return afu_ioctl_check_extension(pdata, arg);
581857a2622SXiao Guangrong 	case DFL_FPGA_PORT_GET_INFO:
582857a2622SXiao Guangrong 		return afu_ioctl_get_info(pdata, (void __user *)arg);
583857a2622SXiao Guangrong 	case DFL_FPGA_PORT_GET_REGION_INFO:
584857a2622SXiao Guangrong 		return afu_ioctl_get_region_info(pdata, (void __user *)arg);
585fa8dda1eSWu Hao 	case DFL_FPGA_PORT_DMA_MAP:
586fa8dda1eSWu Hao 		return afu_ioctl_dma_map(pdata, (void __user *)arg);
587fa8dda1eSWu Hao 	case DFL_FPGA_PORT_DMA_UNMAP:
588fa8dda1eSWu Hao 		return afu_ioctl_dma_unmap(pdata, (void __user *)arg);
5891a1527cfSWu Hao 	default:
5901a1527cfSWu Hao 		/*
5911a1527cfSWu Hao 		 * Let sub-feature's ioctl function to handle the cmd
5921a1527cfSWu Hao 		 * Sub-feature's ioctl returns -ENODEV when cmd is not
5931a1527cfSWu Hao 		 * handled in this sub feature, and returns 0 and other
5941a1527cfSWu Hao 		 * error code if cmd is handled.
5951a1527cfSWu Hao 		 */
5961a1527cfSWu Hao 		dfl_fpga_dev_for_each_feature(pdata, f)
5971a1527cfSWu Hao 			if (f->ops && f->ops->ioctl) {
5981a1527cfSWu Hao 				ret = f->ops->ioctl(pdev, f, cmd, arg);
5991a1527cfSWu Hao 				if (ret != -ENODEV)
6001a1527cfSWu Hao 					return ret;
6011a1527cfSWu Hao 			}
6021a1527cfSWu Hao 	}
6031a1527cfSWu Hao 
6041a1527cfSWu Hao 	return -EINVAL;
6051a1527cfSWu Hao }
6061a1527cfSWu Hao 
607857a2622SXiao Guangrong static int afu_mmap(struct file *filp, struct vm_area_struct *vma)
608857a2622SXiao Guangrong {
609857a2622SXiao Guangrong 	struct platform_device *pdev = filp->private_data;
610857a2622SXiao Guangrong 	struct dfl_feature_platform_data *pdata;
611857a2622SXiao Guangrong 	u64 size = vma->vm_end - vma->vm_start;
612857a2622SXiao Guangrong 	struct dfl_afu_mmio_region region;
613857a2622SXiao Guangrong 	u64 offset;
614857a2622SXiao Guangrong 	int ret;
615857a2622SXiao Guangrong 
616857a2622SXiao Guangrong 	if (!(vma->vm_flags & VM_SHARED))
617857a2622SXiao Guangrong 		return -EINVAL;
618857a2622SXiao Guangrong 
619857a2622SXiao Guangrong 	pdata = dev_get_platdata(&pdev->dev);
620857a2622SXiao Guangrong 
621857a2622SXiao Guangrong 	offset = vma->vm_pgoff << PAGE_SHIFT;
622857a2622SXiao Guangrong 	ret = afu_mmio_region_get_by_offset(pdata, offset, size, &region);
623857a2622SXiao Guangrong 	if (ret)
624857a2622SXiao Guangrong 		return ret;
625857a2622SXiao Guangrong 
626857a2622SXiao Guangrong 	if (!(region.flags & DFL_PORT_REGION_MMAP))
627857a2622SXiao Guangrong 		return -EINVAL;
628857a2622SXiao Guangrong 
629857a2622SXiao Guangrong 	if ((vma->vm_flags & VM_READ) && !(region.flags & DFL_PORT_REGION_READ))
630857a2622SXiao Guangrong 		return -EPERM;
631857a2622SXiao Guangrong 
632857a2622SXiao Guangrong 	if ((vma->vm_flags & VM_WRITE) &&
633857a2622SXiao Guangrong 	    !(region.flags & DFL_PORT_REGION_WRITE))
634857a2622SXiao Guangrong 		return -EPERM;
635857a2622SXiao Guangrong 
636857a2622SXiao Guangrong 	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
637857a2622SXiao Guangrong 
638857a2622SXiao Guangrong 	return remap_pfn_range(vma, vma->vm_start,
639857a2622SXiao Guangrong 			(region.phys + (offset - region.offset)) >> PAGE_SHIFT,
640857a2622SXiao Guangrong 			size, vma->vm_page_prot);
641857a2622SXiao Guangrong }
642857a2622SXiao Guangrong 
6431a1527cfSWu Hao static const struct file_operations afu_fops = {
6441a1527cfSWu Hao 	.owner = THIS_MODULE,
6451a1527cfSWu Hao 	.open = afu_open,
6461a1527cfSWu Hao 	.release = afu_release,
6471a1527cfSWu Hao 	.unlocked_ioctl = afu_ioctl,
648857a2622SXiao Guangrong 	.mmap = afu_mmap,
6491a1527cfSWu Hao };
6501a1527cfSWu Hao 
651857a2622SXiao Guangrong static int afu_dev_init(struct platform_device *pdev)
652857a2622SXiao Guangrong {
653857a2622SXiao Guangrong 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
654857a2622SXiao Guangrong 	struct dfl_afu *afu;
655857a2622SXiao Guangrong 
656857a2622SXiao Guangrong 	afu = devm_kzalloc(&pdev->dev, sizeof(*afu), GFP_KERNEL);
657857a2622SXiao Guangrong 	if (!afu)
658857a2622SXiao Guangrong 		return -ENOMEM;
659857a2622SXiao Guangrong 
660857a2622SXiao Guangrong 	afu->pdata = pdata;
661857a2622SXiao Guangrong 
662857a2622SXiao Guangrong 	mutex_lock(&pdata->lock);
663857a2622SXiao Guangrong 	dfl_fpga_pdata_set_private(pdata, afu);
664857a2622SXiao Guangrong 	afu_mmio_region_init(pdata);
665fa8dda1eSWu Hao 	afu_dma_region_init(pdata);
666857a2622SXiao Guangrong 	mutex_unlock(&pdata->lock);
667857a2622SXiao Guangrong 
668857a2622SXiao Guangrong 	return 0;
669857a2622SXiao Guangrong }
670857a2622SXiao Guangrong 
671857a2622SXiao Guangrong static int afu_dev_destroy(struct platform_device *pdev)
672857a2622SXiao Guangrong {
673857a2622SXiao Guangrong 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
674857a2622SXiao Guangrong 	struct dfl_afu *afu;
675857a2622SXiao Guangrong 
676857a2622SXiao Guangrong 	mutex_lock(&pdata->lock);
677857a2622SXiao Guangrong 	afu = dfl_fpga_pdata_get_private(pdata);
678857a2622SXiao Guangrong 	afu_mmio_region_destroy(pdata);
679fa8dda1eSWu Hao 	afu_dma_region_destroy(pdata);
680857a2622SXiao Guangrong 	dfl_fpga_pdata_set_private(pdata, NULL);
681857a2622SXiao Guangrong 	mutex_unlock(&pdata->lock);
682857a2622SXiao Guangrong 
683857a2622SXiao Guangrong 	return 0;
684857a2622SXiao Guangrong }
685857a2622SXiao Guangrong 
68647c1b19cSWu Hao static int port_enable_set(struct platform_device *pdev, bool enable)
68747c1b19cSWu Hao {
68847c1b19cSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
68947c1b19cSWu Hao 	int ret = 0;
69047c1b19cSWu Hao 
69147c1b19cSWu Hao 	mutex_lock(&pdata->lock);
69247c1b19cSWu Hao 	if (enable)
69347c1b19cSWu Hao 		port_enable(pdev);
69447c1b19cSWu Hao 	else
69547c1b19cSWu Hao 		ret = port_disable(pdev);
69647c1b19cSWu Hao 	mutex_unlock(&pdata->lock);
69747c1b19cSWu Hao 
69847c1b19cSWu Hao 	return ret;
69947c1b19cSWu Hao }
70047c1b19cSWu Hao 
70147c1b19cSWu Hao static struct dfl_fpga_port_ops afu_port_ops = {
70247c1b19cSWu Hao 	.name = DFL_FPGA_FEATURE_DEV_PORT,
70347c1b19cSWu Hao 	.owner = THIS_MODULE,
70447c1b19cSWu Hao 	.get_id = port_get_id,
70547c1b19cSWu Hao 	.enable_set = port_enable_set,
70647c1b19cSWu Hao };
70747c1b19cSWu Hao 
7081a1527cfSWu Hao static int afu_probe(struct platform_device *pdev)
7091a1527cfSWu Hao {
7101a1527cfSWu Hao 	int ret;
7111a1527cfSWu Hao 
7121a1527cfSWu Hao 	dev_dbg(&pdev->dev, "%s\n", __func__);
7131a1527cfSWu Hao 
714857a2622SXiao Guangrong 	ret = afu_dev_init(pdev);
715857a2622SXiao Guangrong 	if (ret)
716857a2622SXiao Guangrong 		goto exit;
717857a2622SXiao Guangrong 
7181a1527cfSWu Hao 	ret = dfl_fpga_dev_feature_init(pdev, port_feature_drvs);
7191a1527cfSWu Hao 	if (ret)
720857a2622SXiao Guangrong 		goto dev_destroy;
7211a1527cfSWu Hao 
7221a1527cfSWu Hao 	ret = dfl_fpga_dev_ops_register(pdev, &afu_fops, THIS_MODULE);
723857a2622SXiao Guangrong 	if (ret) {
7241a1527cfSWu Hao 		dfl_fpga_dev_feature_uinit(pdev);
725857a2622SXiao Guangrong 		goto dev_destroy;
726857a2622SXiao Guangrong 	}
7271a1527cfSWu Hao 
728857a2622SXiao Guangrong 	return 0;
729857a2622SXiao Guangrong 
730857a2622SXiao Guangrong dev_destroy:
731857a2622SXiao Guangrong 	afu_dev_destroy(pdev);
732857a2622SXiao Guangrong exit:
7331a1527cfSWu Hao 	return ret;
7341a1527cfSWu Hao }
7351a1527cfSWu Hao 
7361a1527cfSWu Hao static int afu_remove(struct platform_device *pdev)
7371a1527cfSWu Hao {
7381a1527cfSWu Hao 	dev_dbg(&pdev->dev, "%s\n", __func__);
7391a1527cfSWu Hao 
7401a1527cfSWu Hao 	dfl_fpga_dev_ops_unregister(pdev);
7411a1527cfSWu Hao 	dfl_fpga_dev_feature_uinit(pdev);
742857a2622SXiao Guangrong 	afu_dev_destroy(pdev);
7431a1527cfSWu Hao 
7441a1527cfSWu Hao 	return 0;
7451a1527cfSWu Hao }
7461a1527cfSWu Hao 
747*a80a4b82SWu Hao static const struct attribute_group *afu_dev_groups[] = {
748*a80a4b82SWu Hao 	&port_hdr_group,
749*a80a4b82SWu Hao 	&port_afu_group,
750*a80a4b82SWu Hao 	NULL
751*a80a4b82SWu Hao };
752*a80a4b82SWu Hao 
7531a1527cfSWu Hao static struct platform_driver afu_driver = {
7541a1527cfSWu Hao 	.driver	= {
7551a1527cfSWu Hao 		.name	    = DFL_FPGA_FEATURE_DEV_PORT,
756*a80a4b82SWu Hao 		.dev_groups = afu_dev_groups,
7571a1527cfSWu Hao 	},
7581a1527cfSWu Hao 	.probe   = afu_probe,
7591a1527cfSWu Hao 	.remove  = afu_remove,
7601a1527cfSWu Hao };
7611a1527cfSWu Hao 
76247c1b19cSWu Hao static int __init afu_init(void)
76347c1b19cSWu Hao {
76447c1b19cSWu Hao 	int ret;
76547c1b19cSWu Hao 
76647c1b19cSWu Hao 	dfl_fpga_port_ops_add(&afu_port_ops);
76747c1b19cSWu Hao 
76847c1b19cSWu Hao 	ret = platform_driver_register(&afu_driver);
76947c1b19cSWu Hao 	if (ret)
77047c1b19cSWu Hao 		dfl_fpga_port_ops_del(&afu_port_ops);
77147c1b19cSWu Hao 
77247c1b19cSWu Hao 	return ret;
77347c1b19cSWu Hao }
77447c1b19cSWu Hao 
77547c1b19cSWu Hao static void __exit afu_exit(void)
77647c1b19cSWu Hao {
77747c1b19cSWu Hao 	platform_driver_unregister(&afu_driver);
77847c1b19cSWu Hao 
77947c1b19cSWu Hao 	dfl_fpga_port_ops_del(&afu_port_ops);
78047c1b19cSWu Hao }
78147c1b19cSWu Hao 
78247c1b19cSWu Hao module_init(afu_init);
78347c1b19cSWu Hao module_exit(afu_exit);
7841a1527cfSWu Hao 
7851a1527cfSWu Hao MODULE_DESCRIPTION("FPGA Accelerated Function Unit driver");
7861a1527cfSWu Hao MODULE_AUTHOR("Intel Corporation");
7871a1527cfSWu Hao MODULE_LICENSE("GPL v2");
7881a1527cfSWu Hao MODULE_ALIAS("platform:dfl-port");
789