xref: /openbmc/linux/drivers/fpga/dfl-afu-main.c (revision 857a26222ff75eecf7d701ef0e91e4fbf6efa663)
11a1527cfSWu Hao // SPDX-License-Identifier: GPL-2.0
21a1527cfSWu Hao /*
31a1527cfSWu Hao  * Driver for FPGA Accelerated Function Unit (AFU)
41a1527cfSWu Hao  *
51a1527cfSWu Hao  * Copyright (C) 2017-2018 Intel Corporation, Inc.
61a1527cfSWu Hao  *
71a1527cfSWu Hao  * Authors:
81a1527cfSWu Hao  *   Wu Hao <hao.wu@intel.com>
91a1527cfSWu Hao  *   Xiao Guangrong <guangrong.xiao@linux.intel.com>
101a1527cfSWu Hao  *   Joseph Grecco <joe.grecco@intel.com>
111a1527cfSWu Hao  *   Enno Luebbers <enno.luebbers@intel.com>
121a1527cfSWu Hao  *   Tim Whisonant <tim.whisonant@intel.com>
131a1527cfSWu Hao  *   Ananda Ravuri <ananda.ravuri@intel.com>
141a1527cfSWu Hao  *   Henry Mitchel <henry.mitchel@intel.com>
151a1527cfSWu Hao  */
161a1527cfSWu Hao 
171a1527cfSWu Hao #include <linux/kernel.h>
181a1527cfSWu Hao #include <linux/module.h>
19*857a2622SXiao Guangrong #include <linux/uaccess.h>
20e4664c0eSWu Hao #include <linux/fpga-dfl.h>
211a1527cfSWu Hao 
22*857a2622SXiao Guangrong #include "dfl-afu.h"
231a1527cfSWu Hao 
2447c1b19cSWu Hao /**
2547c1b19cSWu Hao  * port_enable - enable a port
2647c1b19cSWu Hao  * @pdev: port platform device.
2747c1b19cSWu Hao  *
2847c1b19cSWu Hao  * Enable Port by clear the port soft reset bit, which is set by default.
29*857a2622SXiao Guangrong  * The AFU is unable to respond to any MMIO access while in reset.
30*857a2622SXiao Guangrong  * port_enable function should only be used after port_disable function.
3147c1b19cSWu Hao  */
3247c1b19cSWu Hao static void port_enable(struct platform_device *pdev)
3347c1b19cSWu Hao {
3447c1b19cSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
3547c1b19cSWu Hao 	void __iomem *base;
3647c1b19cSWu Hao 	u64 v;
3747c1b19cSWu Hao 
3847c1b19cSWu Hao 	WARN_ON(!pdata->disable_count);
3947c1b19cSWu Hao 
4047c1b19cSWu Hao 	if (--pdata->disable_count != 0)
4147c1b19cSWu Hao 		return;
4247c1b19cSWu Hao 
4347c1b19cSWu Hao 	base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
4447c1b19cSWu Hao 
4547c1b19cSWu Hao 	/* Clear port soft reset */
4647c1b19cSWu Hao 	v = readq(base + PORT_HDR_CTRL);
4747c1b19cSWu Hao 	v &= ~PORT_CTRL_SFTRST;
4847c1b19cSWu Hao 	writeq(v, base + PORT_HDR_CTRL);
4947c1b19cSWu Hao }
5047c1b19cSWu Hao 
5147c1b19cSWu Hao #define RST_POLL_INVL 10 /* us */
5247c1b19cSWu Hao #define RST_POLL_TIMEOUT 1000 /* us */
5347c1b19cSWu Hao 
5447c1b19cSWu Hao /**
5547c1b19cSWu Hao  * port_disable - disable a port
5647c1b19cSWu Hao  * @pdev: port platform device.
5747c1b19cSWu Hao  *
5847c1b19cSWu Hao  * Disable Port by setting the port soft reset bit, it puts the port into
5947c1b19cSWu Hao  * reset.
6047c1b19cSWu Hao  */
6147c1b19cSWu Hao static int port_disable(struct platform_device *pdev)
6247c1b19cSWu Hao {
6347c1b19cSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
6447c1b19cSWu Hao 	void __iomem *base;
6547c1b19cSWu Hao 	u64 v;
6647c1b19cSWu Hao 
6747c1b19cSWu Hao 	if (pdata->disable_count++ != 0)
6847c1b19cSWu Hao 		return 0;
6947c1b19cSWu Hao 
7047c1b19cSWu Hao 	base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
7147c1b19cSWu Hao 
7247c1b19cSWu Hao 	/* Set port soft reset */
7347c1b19cSWu Hao 	v = readq(base + PORT_HDR_CTRL);
7447c1b19cSWu Hao 	v |= PORT_CTRL_SFTRST;
7547c1b19cSWu Hao 	writeq(v, base + PORT_HDR_CTRL);
7647c1b19cSWu Hao 
7747c1b19cSWu Hao 	/*
7847c1b19cSWu Hao 	 * HW sets ack bit to 1 when all outstanding requests have been drained
7947c1b19cSWu Hao 	 * on this port and minimum soft reset pulse width has elapsed.
8047c1b19cSWu Hao 	 * Driver polls port_soft_reset_ack to determine if reset done by HW.
8147c1b19cSWu Hao 	 */
8247c1b19cSWu Hao 	if (readq_poll_timeout(base + PORT_HDR_CTRL, v, v & PORT_CTRL_SFTRST,
8347c1b19cSWu Hao 			       RST_POLL_INVL, RST_POLL_TIMEOUT)) {
8447c1b19cSWu Hao 		dev_err(&pdev->dev, "timeout, fail to reset device\n");
8547c1b19cSWu Hao 		return -ETIMEDOUT;
8647c1b19cSWu Hao 	}
8747c1b19cSWu Hao 
8847c1b19cSWu Hao 	return 0;
8947c1b19cSWu Hao }
9047c1b19cSWu Hao 
91e4664c0eSWu Hao /*
92e4664c0eSWu Hao  * This function resets the FPGA Port and its accelerator (AFU) by function
93e4664c0eSWu Hao  * __port_disable and __port_enable (set port soft reset bit and then clear
94e4664c0eSWu Hao  * it). Userspace can do Port reset at any time, e.g. during DMA or Partial
95e4664c0eSWu Hao  * Reconfiguration. But it should never cause any system level issue, only
96e4664c0eSWu Hao  * functional failure (e.g. DMA or PR operation failure) and be recoverable
97e4664c0eSWu Hao  * from the failure.
98e4664c0eSWu Hao  *
99e4664c0eSWu Hao  * Note: the accelerator (AFU) is not accessible when its port is in reset
100e4664c0eSWu Hao  * (disabled). Any attempts on MMIO access to AFU while in reset, will
101e4664c0eSWu Hao  * result errors reported via port error reporting sub feature (if present).
102e4664c0eSWu Hao  */
103e4664c0eSWu Hao static int __port_reset(struct platform_device *pdev)
104e4664c0eSWu Hao {
105e4664c0eSWu Hao 	int ret;
106e4664c0eSWu Hao 
107e4664c0eSWu Hao 	ret = port_disable(pdev);
108e4664c0eSWu Hao 	if (!ret)
109e4664c0eSWu Hao 		port_enable(pdev);
110e4664c0eSWu Hao 
111e4664c0eSWu Hao 	return ret;
112e4664c0eSWu Hao }
113e4664c0eSWu Hao 
114e4664c0eSWu Hao static int port_reset(struct platform_device *pdev)
115e4664c0eSWu Hao {
116e4664c0eSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
117e4664c0eSWu Hao 	int ret;
118e4664c0eSWu Hao 
119e4664c0eSWu Hao 	mutex_lock(&pdata->lock);
120e4664c0eSWu Hao 	ret = __port_reset(pdev);
121e4664c0eSWu Hao 	mutex_unlock(&pdata->lock);
122e4664c0eSWu Hao 
123e4664c0eSWu Hao 	return ret;
124e4664c0eSWu Hao }
125e4664c0eSWu Hao 
12647c1b19cSWu Hao static int port_get_id(struct platform_device *pdev)
12747c1b19cSWu Hao {
12847c1b19cSWu Hao 	void __iomem *base;
12947c1b19cSWu Hao 
13047c1b19cSWu Hao 	base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
13147c1b19cSWu Hao 
13247c1b19cSWu Hao 	return FIELD_GET(PORT_CAP_PORT_NUM, readq(base + PORT_HDR_CAP));
13347c1b19cSWu Hao }
13447c1b19cSWu Hao 
135e4664c0eSWu Hao static ssize_t
136e4664c0eSWu Hao id_show(struct device *dev, struct device_attribute *attr, char *buf)
137e4664c0eSWu Hao {
138e4664c0eSWu Hao 	int id = port_get_id(to_platform_device(dev));
139e4664c0eSWu Hao 
140e4664c0eSWu Hao 	return scnprintf(buf, PAGE_SIZE, "%d\n", id);
141e4664c0eSWu Hao }
142e4664c0eSWu Hao static DEVICE_ATTR_RO(id);
143e4664c0eSWu Hao 
144e4664c0eSWu Hao static const struct attribute *port_hdr_attrs[] = {
145e4664c0eSWu Hao 	&dev_attr_id.attr,
146e4664c0eSWu Hao 	NULL,
147e4664c0eSWu Hao };
148e4664c0eSWu Hao 
1491a1527cfSWu Hao static int port_hdr_init(struct platform_device *pdev,
1501a1527cfSWu Hao 			 struct dfl_feature *feature)
1511a1527cfSWu Hao {
1521a1527cfSWu Hao 	dev_dbg(&pdev->dev, "PORT HDR Init.\n");
1531a1527cfSWu Hao 
154e4664c0eSWu Hao 	port_reset(pdev);
155e4664c0eSWu Hao 
156e4664c0eSWu Hao 	return sysfs_create_files(&pdev->dev.kobj, port_hdr_attrs);
1571a1527cfSWu Hao }
1581a1527cfSWu Hao 
1591a1527cfSWu Hao static void port_hdr_uinit(struct platform_device *pdev,
1601a1527cfSWu Hao 			   struct dfl_feature *feature)
1611a1527cfSWu Hao {
1621a1527cfSWu Hao 	dev_dbg(&pdev->dev, "PORT HDR UInit.\n");
163e4664c0eSWu Hao 
164e4664c0eSWu Hao 	sysfs_remove_files(&pdev->dev.kobj, port_hdr_attrs);
165e4664c0eSWu Hao }
166e4664c0eSWu Hao 
167e4664c0eSWu Hao static long
168e4664c0eSWu Hao port_hdr_ioctl(struct platform_device *pdev, struct dfl_feature *feature,
169e4664c0eSWu Hao 	       unsigned int cmd, unsigned long arg)
170e4664c0eSWu Hao {
171e4664c0eSWu Hao 	long ret;
172e4664c0eSWu Hao 
173e4664c0eSWu Hao 	switch (cmd) {
174e4664c0eSWu Hao 	case DFL_FPGA_PORT_RESET:
175e4664c0eSWu Hao 		if (!arg)
176e4664c0eSWu Hao 			ret = port_reset(pdev);
177e4664c0eSWu Hao 		else
178e4664c0eSWu Hao 			ret = -EINVAL;
179e4664c0eSWu Hao 		break;
180e4664c0eSWu Hao 	default:
181e4664c0eSWu Hao 		dev_dbg(&pdev->dev, "%x cmd not handled", cmd);
182e4664c0eSWu Hao 		ret = -ENODEV;
183e4664c0eSWu Hao 	}
184e4664c0eSWu Hao 
185e4664c0eSWu Hao 	return ret;
1861a1527cfSWu Hao }
1871a1527cfSWu Hao 
1881a1527cfSWu Hao static const struct dfl_feature_ops port_hdr_ops = {
1891a1527cfSWu Hao 	.init = port_hdr_init,
1901a1527cfSWu Hao 	.uinit = port_hdr_uinit,
191e4664c0eSWu Hao 	.ioctl = port_hdr_ioctl,
1921a1527cfSWu Hao };
1931a1527cfSWu Hao 
194*857a2622SXiao Guangrong static ssize_t
195*857a2622SXiao Guangrong afu_id_show(struct device *dev, struct device_attribute *attr, char *buf)
196*857a2622SXiao Guangrong {
197*857a2622SXiao Guangrong 	struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
198*857a2622SXiao Guangrong 	void __iomem *base;
199*857a2622SXiao Guangrong 	u64 guidl, guidh;
200*857a2622SXiao Guangrong 
201*857a2622SXiao Guangrong 	base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_AFU);
202*857a2622SXiao Guangrong 
203*857a2622SXiao Guangrong 	mutex_lock(&pdata->lock);
204*857a2622SXiao Guangrong 	if (pdata->disable_count) {
205*857a2622SXiao Guangrong 		mutex_unlock(&pdata->lock);
206*857a2622SXiao Guangrong 		return -EBUSY;
207*857a2622SXiao Guangrong 	}
208*857a2622SXiao Guangrong 
209*857a2622SXiao Guangrong 	guidl = readq(base + GUID_L);
210*857a2622SXiao Guangrong 	guidh = readq(base + GUID_H);
211*857a2622SXiao Guangrong 	mutex_unlock(&pdata->lock);
212*857a2622SXiao Guangrong 
213*857a2622SXiao Guangrong 	return scnprintf(buf, PAGE_SIZE, "%016llx%016llx\n", guidh, guidl);
214*857a2622SXiao Guangrong }
215*857a2622SXiao Guangrong static DEVICE_ATTR_RO(afu_id);
216*857a2622SXiao Guangrong 
217*857a2622SXiao Guangrong static const struct attribute *port_afu_attrs[] = {
218*857a2622SXiao Guangrong 	&dev_attr_afu_id.attr,
219*857a2622SXiao Guangrong 	NULL
220*857a2622SXiao Guangrong };
221*857a2622SXiao Guangrong 
222*857a2622SXiao Guangrong static int port_afu_init(struct platform_device *pdev,
223*857a2622SXiao Guangrong 			 struct dfl_feature *feature)
224*857a2622SXiao Guangrong {
225*857a2622SXiao Guangrong 	struct resource *res = &pdev->resource[feature->resource_index];
226*857a2622SXiao Guangrong 	int ret;
227*857a2622SXiao Guangrong 
228*857a2622SXiao Guangrong 	dev_dbg(&pdev->dev, "PORT AFU Init.\n");
229*857a2622SXiao Guangrong 
230*857a2622SXiao Guangrong 	ret = afu_mmio_region_add(dev_get_platdata(&pdev->dev),
231*857a2622SXiao Guangrong 				  DFL_PORT_REGION_INDEX_AFU, resource_size(res),
232*857a2622SXiao Guangrong 				  res->start, DFL_PORT_REGION_READ |
233*857a2622SXiao Guangrong 				  DFL_PORT_REGION_WRITE | DFL_PORT_REGION_MMAP);
234*857a2622SXiao Guangrong 	if (ret)
235*857a2622SXiao Guangrong 		return ret;
236*857a2622SXiao Guangrong 
237*857a2622SXiao Guangrong 	return sysfs_create_files(&pdev->dev.kobj, port_afu_attrs);
238*857a2622SXiao Guangrong }
239*857a2622SXiao Guangrong 
240*857a2622SXiao Guangrong static void port_afu_uinit(struct platform_device *pdev,
241*857a2622SXiao Guangrong 			   struct dfl_feature *feature)
242*857a2622SXiao Guangrong {
243*857a2622SXiao Guangrong 	dev_dbg(&pdev->dev, "PORT AFU UInit.\n");
244*857a2622SXiao Guangrong 
245*857a2622SXiao Guangrong 	sysfs_remove_files(&pdev->dev.kobj, port_afu_attrs);
246*857a2622SXiao Guangrong }
247*857a2622SXiao Guangrong 
248*857a2622SXiao Guangrong static const struct dfl_feature_ops port_afu_ops = {
249*857a2622SXiao Guangrong 	.init = port_afu_init,
250*857a2622SXiao Guangrong 	.uinit = port_afu_uinit,
251*857a2622SXiao Guangrong };
252*857a2622SXiao Guangrong 
2531a1527cfSWu Hao static struct dfl_feature_driver port_feature_drvs[] = {
2541a1527cfSWu Hao 	{
2551a1527cfSWu Hao 		.id = PORT_FEATURE_ID_HEADER,
2561a1527cfSWu Hao 		.ops = &port_hdr_ops,
2571a1527cfSWu Hao 	},
2581a1527cfSWu Hao 	{
259*857a2622SXiao Guangrong 		.id = PORT_FEATURE_ID_AFU,
260*857a2622SXiao Guangrong 		.ops = &port_afu_ops,
261*857a2622SXiao Guangrong 	},
262*857a2622SXiao Guangrong 	{
2631a1527cfSWu Hao 		.ops = NULL,
2641a1527cfSWu Hao 	}
2651a1527cfSWu Hao };
2661a1527cfSWu Hao 
2671a1527cfSWu Hao static int afu_open(struct inode *inode, struct file *filp)
2681a1527cfSWu Hao {
2691a1527cfSWu Hao 	struct platform_device *fdev = dfl_fpga_inode_to_feature_dev(inode);
2701a1527cfSWu Hao 	struct dfl_feature_platform_data *pdata;
2711a1527cfSWu Hao 	int ret;
2721a1527cfSWu Hao 
2731a1527cfSWu Hao 	pdata = dev_get_platdata(&fdev->dev);
2741a1527cfSWu Hao 	if (WARN_ON(!pdata))
2751a1527cfSWu Hao 		return -ENODEV;
2761a1527cfSWu Hao 
2771a1527cfSWu Hao 	ret = dfl_feature_dev_use_begin(pdata);
2781a1527cfSWu Hao 	if (ret)
2791a1527cfSWu Hao 		return ret;
2801a1527cfSWu Hao 
2811a1527cfSWu Hao 	dev_dbg(&fdev->dev, "Device File Open\n");
2821a1527cfSWu Hao 	filp->private_data = fdev;
2831a1527cfSWu Hao 
2841a1527cfSWu Hao 	return 0;
2851a1527cfSWu Hao }
2861a1527cfSWu Hao 
2871a1527cfSWu Hao static int afu_release(struct inode *inode, struct file *filp)
2881a1527cfSWu Hao {
2891a1527cfSWu Hao 	struct platform_device *pdev = filp->private_data;
2901a1527cfSWu Hao 	struct dfl_feature_platform_data *pdata;
2911a1527cfSWu Hao 
2921a1527cfSWu Hao 	dev_dbg(&pdev->dev, "Device File Release\n");
2931a1527cfSWu Hao 
2941a1527cfSWu Hao 	pdata = dev_get_platdata(&pdev->dev);
2951a1527cfSWu Hao 
296e4664c0eSWu Hao 	port_reset(pdev);
2971a1527cfSWu Hao 	dfl_feature_dev_use_end(pdata);
2981a1527cfSWu Hao 
2991a1527cfSWu Hao 	return 0;
3001a1527cfSWu Hao }
3011a1527cfSWu Hao 
3026fd893c4SWu Hao static long afu_ioctl_check_extension(struct dfl_feature_platform_data *pdata,
3036fd893c4SWu Hao 				      unsigned long arg)
3046fd893c4SWu Hao {
3056fd893c4SWu Hao 	/* No extension support for now */
3066fd893c4SWu Hao 	return 0;
3076fd893c4SWu Hao }
3086fd893c4SWu Hao 
309*857a2622SXiao Guangrong static long
310*857a2622SXiao Guangrong afu_ioctl_get_info(struct dfl_feature_platform_data *pdata, void __user *arg)
311*857a2622SXiao Guangrong {
312*857a2622SXiao Guangrong 	struct dfl_fpga_port_info info;
313*857a2622SXiao Guangrong 	struct dfl_afu *afu;
314*857a2622SXiao Guangrong 	unsigned long minsz;
315*857a2622SXiao Guangrong 
316*857a2622SXiao Guangrong 	minsz = offsetofend(struct dfl_fpga_port_info, num_umsgs);
317*857a2622SXiao Guangrong 
318*857a2622SXiao Guangrong 	if (copy_from_user(&info, arg, minsz))
319*857a2622SXiao Guangrong 		return -EFAULT;
320*857a2622SXiao Guangrong 
321*857a2622SXiao Guangrong 	if (info.argsz < minsz)
322*857a2622SXiao Guangrong 		return -EINVAL;
323*857a2622SXiao Guangrong 
324*857a2622SXiao Guangrong 	mutex_lock(&pdata->lock);
325*857a2622SXiao Guangrong 	afu = dfl_fpga_pdata_get_private(pdata);
326*857a2622SXiao Guangrong 	info.flags = 0;
327*857a2622SXiao Guangrong 	info.num_regions = afu->num_regions;
328*857a2622SXiao Guangrong 	info.num_umsgs = afu->num_umsgs;
329*857a2622SXiao Guangrong 	mutex_unlock(&pdata->lock);
330*857a2622SXiao Guangrong 
331*857a2622SXiao Guangrong 	if (copy_to_user(arg, &info, sizeof(info)))
332*857a2622SXiao Guangrong 		return -EFAULT;
333*857a2622SXiao Guangrong 
334*857a2622SXiao Guangrong 	return 0;
335*857a2622SXiao Guangrong }
336*857a2622SXiao Guangrong 
337*857a2622SXiao Guangrong static long afu_ioctl_get_region_info(struct dfl_feature_platform_data *pdata,
338*857a2622SXiao Guangrong 				      void __user *arg)
339*857a2622SXiao Guangrong {
340*857a2622SXiao Guangrong 	struct dfl_fpga_port_region_info rinfo;
341*857a2622SXiao Guangrong 	struct dfl_afu_mmio_region region;
342*857a2622SXiao Guangrong 	unsigned long minsz;
343*857a2622SXiao Guangrong 	long ret;
344*857a2622SXiao Guangrong 
345*857a2622SXiao Guangrong 	minsz = offsetofend(struct dfl_fpga_port_region_info, offset);
346*857a2622SXiao Guangrong 
347*857a2622SXiao Guangrong 	if (copy_from_user(&rinfo, arg, minsz))
348*857a2622SXiao Guangrong 		return -EFAULT;
349*857a2622SXiao Guangrong 
350*857a2622SXiao Guangrong 	if (rinfo.argsz < minsz || rinfo.padding)
351*857a2622SXiao Guangrong 		return -EINVAL;
352*857a2622SXiao Guangrong 
353*857a2622SXiao Guangrong 	ret = afu_mmio_region_get_by_index(pdata, rinfo.index, &region);
354*857a2622SXiao Guangrong 	if (ret)
355*857a2622SXiao Guangrong 		return ret;
356*857a2622SXiao Guangrong 
357*857a2622SXiao Guangrong 	rinfo.flags = region.flags;
358*857a2622SXiao Guangrong 	rinfo.size = region.size;
359*857a2622SXiao Guangrong 	rinfo.offset = region.offset;
360*857a2622SXiao Guangrong 
361*857a2622SXiao Guangrong 	if (copy_to_user(arg, &rinfo, sizeof(rinfo)))
362*857a2622SXiao Guangrong 		return -EFAULT;
363*857a2622SXiao Guangrong 
364*857a2622SXiao Guangrong 	return 0;
365*857a2622SXiao Guangrong }
366*857a2622SXiao Guangrong 
3671a1527cfSWu Hao static long afu_ioctl(struct file *filp, unsigned int cmd, unsigned long arg)
3681a1527cfSWu Hao {
3691a1527cfSWu Hao 	struct platform_device *pdev = filp->private_data;
3701a1527cfSWu Hao 	struct dfl_feature_platform_data *pdata;
3711a1527cfSWu Hao 	struct dfl_feature *f;
3721a1527cfSWu Hao 	long ret;
3731a1527cfSWu Hao 
3741a1527cfSWu Hao 	dev_dbg(&pdev->dev, "%s cmd 0x%x\n", __func__, cmd);
3751a1527cfSWu Hao 
3761a1527cfSWu Hao 	pdata = dev_get_platdata(&pdev->dev);
3771a1527cfSWu Hao 
3781a1527cfSWu Hao 	switch (cmd) {
3796fd893c4SWu Hao 	case DFL_FPGA_GET_API_VERSION:
3806fd893c4SWu Hao 		return DFL_FPGA_API_VERSION;
3816fd893c4SWu Hao 	case DFL_FPGA_CHECK_EXTENSION:
3826fd893c4SWu Hao 		return afu_ioctl_check_extension(pdata, arg);
383*857a2622SXiao Guangrong 	case DFL_FPGA_PORT_GET_INFO:
384*857a2622SXiao Guangrong 		return afu_ioctl_get_info(pdata, (void __user *)arg);
385*857a2622SXiao Guangrong 	case DFL_FPGA_PORT_GET_REGION_INFO:
386*857a2622SXiao Guangrong 		return afu_ioctl_get_region_info(pdata, (void __user *)arg);
3871a1527cfSWu Hao 	default:
3881a1527cfSWu Hao 		/*
3891a1527cfSWu Hao 		 * Let sub-feature's ioctl function to handle the cmd
3901a1527cfSWu Hao 		 * Sub-feature's ioctl returns -ENODEV when cmd is not
3911a1527cfSWu Hao 		 * handled in this sub feature, and returns 0 and other
3921a1527cfSWu Hao 		 * error code if cmd is handled.
3931a1527cfSWu Hao 		 */
3941a1527cfSWu Hao 		dfl_fpga_dev_for_each_feature(pdata, f)
3951a1527cfSWu Hao 			if (f->ops && f->ops->ioctl) {
3961a1527cfSWu Hao 				ret = f->ops->ioctl(pdev, f, cmd, arg);
3971a1527cfSWu Hao 				if (ret != -ENODEV)
3981a1527cfSWu Hao 					return ret;
3991a1527cfSWu Hao 			}
4001a1527cfSWu Hao 	}
4011a1527cfSWu Hao 
4021a1527cfSWu Hao 	return -EINVAL;
4031a1527cfSWu Hao }
4041a1527cfSWu Hao 
405*857a2622SXiao Guangrong static int afu_mmap(struct file *filp, struct vm_area_struct *vma)
406*857a2622SXiao Guangrong {
407*857a2622SXiao Guangrong 	struct platform_device *pdev = filp->private_data;
408*857a2622SXiao Guangrong 	struct dfl_feature_platform_data *pdata;
409*857a2622SXiao Guangrong 	u64 size = vma->vm_end - vma->vm_start;
410*857a2622SXiao Guangrong 	struct dfl_afu_mmio_region region;
411*857a2622SXiao Guangrong 	u64 offset;
412*857a2622SXiao Guangrong 	int ret;
413*857a2622SXiao Guangrong 
414*857a2622SXiao Guangrong 	if (!(vma->vm_flags & VM_SHARED))
415*857a2622SXiao Guangrong 		return -EINVAL;
416*857a2622SXiao Guangrong 
417*857a2622SXiao Guangrong 	pdata = dev_get_platdata(&pdev->dev);
418*857a2622SXiao Guangrong 
419*857a2622SXiao Guangrong 	offset = vma->vm_pgoff << PAGE_SHIFT;
420*857a2622SXiao Guangrong 	ret = afu_mmio_region_get_by_offset(pdata, offset, size, &region);
421*857a2622SXiao Guangrong 	if (ret)
422*857a2622SXiao Guangrong 		return ret;
423*857a2622SXiao Guangrong 
424*857a2622SXiao Guangrong 	if (!(region.flags & DFL_PORT_REGION_MMAP))
425*857a2622SXiao Guangrong 		return -EINVAL;
426*857a2622SXiao Guangrong 
427*857a2622SXiao Guangrong 	if ((vma->vm_flags & VM_READ) && !(region.flags & DFL_PORT_REGION_READ))
428*857a2622SXiao Guangrong 		return -EPERM;
429*857a2622SXiao Guangrong 
430*857a2622SXiao Guangrong 	if ((vma->vm_flags & VM_WRITE) &&
431*857a2622SXiao Guangrong 	    !(region.flags & DFL_PORT_REGION_WRITE))
432*857a2622SXiao Guangrong 		return -EPERM;
433*857a2622SXiao Guangrong 
434*857a2622SXiao Guangrong 	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
435*857a2622SXiao Guangrong 
436*857a2622SXiao Guangrong 	return remap_pfn_range(vma, vma->vm_start,
437*857a2622SXiao Guangrong 			(region.phys + (offset - region.offset)) >> PAGE_SHIFT,
438*857a2622SXiao Guangrong 			size, vma->vm_page_prot);
439*857a2622SXiao Guangrong }
440*857a2622SXiao Guangrong 
4411a1527cfSWu Hao static const struct file_operations afu_fops = {
4421a1527cfSWu Hao 	.owner = THIS_MODULE,
4431a1527cfSWu Hao 	.open = afu_open,
4441a1527cfSWu Hao 	.release = afu_release,
4451a1527cfSWu Hao 	.unlocked_ioctl = afu_ioctl,
446*857a2622SXiao Guangrong 	.mmap = afu_mmap,
4471a1527cfSWu Hao };
4481a1527cfSWu Hao 
449*857a2622SXiao Guangrong static int afu_dev_init(struct platform_device *pdev)
450*857a2622SXiao Guangrong {
451*857a2622SXiao Guangrong 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
452*857a2622SXiao Guangrong 	struct dfl_afu *afu;
453*857a2622SXiao Guangrong 
454*857a2622SXiao Guangrong 	afu = devm_kzalloc(&pdev->dev, sizeof(*afu), GFP_KERNEL);
455*857a2622SXiao Guangrong 	if (!afu)
456*857a2622SXiao Guangrong 		return -ENOMEM;
457*857a2622SXiao Guangrong 
458*857a2622SXiao Guangrong 	afu->pdata = pdata;
459*857a2622SXiao Guangrong 
460*857a2622SXiao Guangrong 	mutex_lock(&pdata->lock);
461*857a2622SXiao Guangrong 	dfl_fpga_pdata_set_private(pdata, afu);
462*857a2622SXiao Guangrong 	afu_mmio_region_init(pdata);
463*857a2622SXiao Guangrong 	mutex_unlock(&pdata->lock);
464*857a2622SXiao Guangrong 
465*857a2622SXiao Guangrong 	return 0;
466*857a2622SXiao Guangrong }
467*857a2622SXiao Guangrong 
468*857a2622SXiao Guangrong static int afu_dev_destroy(struct platform_device *pdev)
469*857a2622SXiao Guangrong {
470*857a2622SXiao Guangrong 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
471*857a2622SXiao Guangrong 	struct dfl_afu *afu;
472*857a2622SXiao Guangrong 
473*857a2622SXiao Guangrong 	mutex_lock(&pdata->lock);
474*857a2622SXiao Guangrong 	afu = dfl_fpga_pdata_get_private(pdata);
475*857a2622SXiao Guangrong 	afu_mmio_region_destroy(pdata);
476*857a2622SXiao Guangrong 	dfl_fpga_pdata_set_private(pdata, NULL);
477*857a2622SXiao Guangrong 	mutex_unlock(&pdata->lock);
478*857a2622SXiao Guangrong 
479*857a2622SXiao Guangrong 	return 0;
480*857a2622SXiao Guangrong }
481*857a2622SXiao Guangrong 
48247c1b19cSWu Hao static int port_enable_set(struct platform_device *pdev, bool enable)
48347c1b19cSWu Hao {
48447c1b19cSWu Hao 	struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
48547c1b19cSWu Hao 	int ret = 0;
48647c1b19cSWu Hao 
48747c1b19cSWu Hao 	mutex_lock(&pdata->lock);
48847c1b19cSWu Hao 	if (enable)
48947c1b19cSWu Hao 		port_enable(pdev);
49047c1b19cSWu Hao 	else
49147c1b19cSWu Hao 		ret = port_disable(pdev);
49247c1b19cSWu Hao 	mutex_unlock(&pdata->lock);
49347c1b19cSWu Hao 
49447c1b19cSWu Hao 	return ret;
49547c1b19cSWu Hao }
49647c1b19cSWu Hao 
49747c1b19cSWu Hao static struct dfl_fpga_port_ops afu_port_ops = {
49847c1b19cSWu Hao 	.name = DFL_FPGA_FEATURE_DEV_PORT,
49947c1b19cSWu Hao 	.owner = THIS_MODULE,
50047c1b19cSWu Hao 	.get_id = port_get_id,
50147c1b19cSWu Hao 	.enable_set = port_enable_set,
50247c1b19cSWu Hao };
50347c1b19cSWu Hao 
5041a1527cfSWu Hao static int afu_probe(struct platform_device *pdev)
5051a1527cfSWu Hao {
5061a1527cfSWu Hao 	int ret;
5071a1527cfSWu Hao 
5081a1527cfSWu Hao 	dev_dbg(&pdev->dev, "%s\n", __func__);
5091a1527cfSWu Hao 
510*857a2622SXiao Guangrong 	ret = afu_dev_init(pdev);
511*857a2622SXiao Guangrong 	if (ret)
512*857a2622SXiao Guangrong 		goto exit;
513*857a2622SXiao Guangrong 
5141a1527cfSWu Hao 	ret = dfl_fpga_dev_feature_init(pdev, port_feature_drvs);
5151a1527cfSWu Hao 	if (ret)
516*857a2622SXiao Guangrong 		goto dev_destroy;
5171a1527cfSWu Hao 
5181a1527cfSWu Hao 	ret = dfl_fpga_dev_ops_register(pdev, &afu_fops, THIS_MODULE);
519*857a2622SXiao Guangrong 	if (ret) {
5201a1527cfSWu Hao 		dfl_fpga_dev_feature_uinit(pdev);
521*857a2622SXiao Guangrong 		goto dev_destroy;
522*857a2622SXiao Guangrong 	}
5231a1527cfSWu Hao 
524*857a2622SXiao Guangrong 	return 0;
525*857a2622SXiao Guangrong 
526*857a2622SXiao Guangrong dev_destroy:
527*857a2622SXiao Guangrong 	afu_dev_destroy(pdev);
528*857a2622SXiao Guangrong exit:
5291a1527cfSWu Hao 	return ret;
5301a1527cfSWu Hao }
5311a1527cfSWu Hao 
5321a1527cfSWu Hao static int afu_remove(struct platform_device *pdev)
5331a1527cfSWu Hao {
5341a1527cfSWu Hao 	dev_dbg(&pdev->dev, "%s\n", __func__);
5351a1527cfSWu Hao 
5361a1527cfSWu Hao 	dfl_fpga_dev_ops_unregister(pdev);
5371a1527cfSWu Hao 	dfl_fpga_dev_feature_uinit(pdev);
538*857a2622SXiao Guangrong 	afu_dev_destroy(pdev);
5391a1527cfSWu Hao 
5401a1527cfSWu Hao 	return 0;
5411a1527cfSWu Hao }
5421a1527cfSWu Hao 
5431a1527cfSWu Hao static struct platform_driver afu_driver = {
5441a1527cfSWu Hao 	.driver	= {
5451a1527cfSWu Hao 		.name    = DFL_FPGA_FEATURE_DEV_PORT,
5461a1527cfSWu Hao 	},
5471a1527cfSWu Hao 	.probe   = afu_probe,
5481a1527cfSWu Hao 	.remove  = afu_remove,
5491a1527cfSWu Hao };
5501a1527cfSWu Hao 
55147c1b19cSWu Hao static int __init afu_init(void)
55247c1b19cSWu Hao {
55347c1b19cSWu Hao 	int ret;
55447c1b19cSWu Hao 
55547c1b19cSWu Hao 	dfl_fpga_port_ops_add(&afu_port_ops);
55647c1b19cSWu Hao 
55747c1b19cSWu Hao 	ret = platform_driver_register(&afu_driver);
55847c1b19cSWu Hao 	if (ret)
55947c1b19cSWu Hao 		dfl_fpga_port_ops_del(&afu_port_ops);
56047c1b19cSWu Hao 
56147c1b19cSWu Hao 	return ret;
56247c1b19cSWu Hao }
56347c1b19cSWu Hao 
56447c1b19cSWu Hao static void __exit afu_exit(void)
56547c1b19cSWu Hao {
56647c1b19cSWu Hao 	platform_driver_unregister(&afu_driver);
56747c1b19cSWu Hao 
56847c1b19cSWu Hao 	dfl_fpga_port_ops_del(&afu_port_ops);
56947c1b19cSWu Hao }
57047c1b19cSWu Hao 
57147c1b19cSWu Hao module_init(afu_init);
57247c1b19cSWu Hao module_exit(afu_exit);
5731a1527cfSWu Hao 
5741a1527cfSWu Hao MODULE_DESCRIPTION("FPGA Accelerated Function Unit driver");
5751a1527cfSWu Hao MODULE_AUTHOR("Intel Corporation");
5761a1527cfSWu Hao MODULE_LICENSE("GPL v2");
5771a1527cfSWu Hao MODULE_ALIAS("platform:dfl-port");
578