1df8bc08cSHitoshi Mitake /* 2df8bc08cSHitoshi Mitake * Intel X38 Memory Controller kernel module 3df8bc08cSHitoshi Mitake * Copyright (C) 2008 Cluster Computing, Inc. 4df8bc08cSHitoshi Mitake * 5df8bc08cSHitoshi Mitake * This file may be distributed under the terms of the 6df8bc08cSHitoshi Mitake * GNU General Public License. 7df8bc08cSHitoshi Mitake * 8df8bc08cSHitoshi Mitake * This file is based on i3200_edac.c 9df8bc08cSHitoshi Mitake * 10df8bc08cSHitoshi Mitake */ 11df8bc08cSHitoshi Mitake 12df8bc08cSHitoshi Mitake #include <linux/module.h> 13df8bc08cSHitoshi Mitake #include <linux/init.h> 14df8bc08cSHitoshi Mitake #include <linux/pci.h> 15df8bc08cSHitoshi Mitake #include <linux/pci_ids.h> 16df8bc08cSHitoshi Mitake #include <linux/slab.h> 17df8bc08cSHitoshi Mitake #include <linux/edac.h> 18df8bc08cSHitoshi Mitake #include "edac_core.h" 19df8bc08cSHitoshi Mitake 20df8bc08cSHitoshi Mitake #define X38_REVISION "1.1" 21df8bc08cSHitoshi Mitake 22df8bc08cSHitoshi Mitake #define EDAC_MOD_STR "x38_edac" 23df8bc08cSHitoshi Mitake 24df8bc08cSHitoshi Mitake #define PCI_DEVICE_ID_INTEL_X38_HB 0x29e0 25df8bc08cSHitoshi Mitake 26df8bc08cSHitoshi Mitake #define X38_RANKS 8 27df8bc08cSHitoshi Mitake #define X38_RANKS_PER_CHANNEL 4 28df8bc08cSHitoshi Mitake #define X38_CHANNELS 2 29df8bc08cSHitoshi Mitake 30df8bc08cSHitoshi Mitake /* Intel X38 register addresses - device 0 function 0 - DRAM Controller */ 31df8bc08cSHitoshi Mitake 32df8bc08cSHitoshi Mitake #define X38_MCHBAR_LOW 0x48 /* MCH Memory Mapped Register BAR */ 33*3d768213SLu Zhihe #define X38_MCHBAR_HIGH 0x4c 34df8bc08cSHitoshi Mitake #define X38_MCHBAR_MASK 0xfffffc000ULL /* bits 35:14 */ 35df8bc08cSHitoshi Mitake #define X38_MMR_WINDOW_SIZE 16384 36df8bc08cSHitoshi Mitake 37df8bc08cSHitoshi Mitake #define X38_TOM 0xa0 /* Top of Memory (16b) 38df8bc08cSHitoshi Mitake * 39df8bc08cSHitoshi Mitake * 15:10 reserved 40df8bc08cSHitoshi Mitake * 9:0 total populated physical memory 41df8bc08cSHitoshi Mitake */ 42df8bc08cSHitoshi Mitake #define X38_TOM_MASK 0x3ff /* bits 9:0 */ 43df8bc08cSHitoshi Mitake #define X38_TOM_SHIFT 26 /* 64MiB grain */ 44df8bc08cSHitoshi Mitake 45df8bc08cSHitoshi Mitake #define X38_ERRSTS 0xc8 /* Error Status Register (16b) 46df8bc08cSHitoshi Mitake * 47df8bc08cSHitoshi Mitake * 15 reserved 48df8bc08cSHitoshi Mitake * 14 Isochronous TBWRR Run Behind FIFO Full 49df8bc08cSHitoshi Mitake * (ITCV) 50df8bc08cSHitoshi Mitake * 13 Isochronous TBWRR Run Behind FIFO Put 51df8bc08cSHitoshi Mitake * (ITSTV) 52df8bc08cSHitoshi Mitake * 12 reserved 53df8bc08cSHitoshi Mitake * 11 MCH Thermal Sensor Event 54df8bc08cSHitoshi Mitake * for SMI/SCI/SERR (GTSE) 55df8bc08cSHitoshi Mitake * 10 reserved 56df8bc08cSHitoshi Mitake * 9 LOCK to non-DRAM Memory Flag (LCKF) 57df8bc08cSHitoshi Mitake * 8 reserved 58df8bc08cSHitoshi Mitake * 7 DRAM Throttle Flag (DTF) 59df8bc08cSHitoshi Mitake * 6:2 reserved 60df8bc08cSHitoshi Mitake * 1 Multi-bit DRAM ECC Error Flag (DMERR) 61df8bc08cSHitoshi Mitake * 0 Single-bit DRAM ECC Error Flag (DSERR) 62df8bc08cSHitoshi Mitake */ 63df8bc08cSHitoshi Mitake #define X38_ERRSTS_UE 0x0002 64df8bc08cSHitoshi Mitake #define X38_ERRSTS_CE 0x0001 65df8bc08cSHitoshi Mitake #define X38_ERRSTS_BITS (X38_ERRSTS_UE | X38_ERRSTS_CE) 66df8bc08cSHitoshi Mitake 67df8bc08cSHitoshi Mitake 68df8bc08cSHitoshi Mitake /* Intel MMIO register space - device 0 function 0 - MMR space */ 69df8bc08cSHitoshi Mitake 70df8bc08cSHitoshi Mitake #define X38_C0DRB 0x200 /* Channel 0 DRAM Rank Boundary (16b x 4) 71df8bc08cSHitoshi Mitake * 72df8bc08cSHitoshi Mitake * 15:10 reserved 73df8bc08cSHitoshi Mitake * 9:0 Channel 0 DRAM Rank Boundary Address 74df8bc08cSHitoshi Mitake */ 75df8bc08cSHitoshi Mitake #define X38_C1DRB 0x600 /* Channel 1 DRAM Rank Boundary (16b x 4) */ 76df8bc08cSHitoshi Mitake #define X38_DRB_MASK 0x3ff /* bits 9:0 */ 77df8bc08cSHitoshi Mitake #define X38_DRB_SHIFT 26 /* 64MiB grain */ 78df8bc08cSHitoshi Mitake 79df8bc08cSHitoshi Mitake #define X38_C0ECCERRLOG 0x280 /* Channel 0 ECC Error Log (64b) 80df8bc08cSHitoshi Mitake * 81df8bc08cSHitoshi Mitake * 63:48 Error Column Address (ERRCOL) 82df8bc08cSHitoshi Mitake * 47:32 Error Row Address (ERRROW) 83df8bc08cSHitoshi Mitake * 31:29 Error Bank Address (ERRBANK) 84df8bc08cSHitoshi Mitake * 28:27 Error Rank Address (ERRRANK) 85df8bc08cSHitoshi Mitake * 26:24 reserved 86df8bc08cSHitoshi Mitake * 23:16 Error Syndrome (ERRSYND) 87df8bc08cSHitoshi Mitake * 15: 2 reserved 88df8bc08cSHitoshi Mitake * 1 Multiple Bit Error Status (MERRSTS) 89df8bc08cSHitoshi Mitake * 0 Correctable Error Status (CERRSTS) 90df8bc08cSHitoshi Mitake */ 91df8bc08cSHitoshi Mitake #define X38_C1ECCERRLOG 0x680 /* Channel 1 ECC Error Log (64b) */ 92df8bc08cSHitoshi Mitake #define X38_ECCERRLOG_CE 0x1 93df8bc08cSHitoshi Mitake #define X38_ECCERRLOG_UE 0x2 94df8bc08cSHitoshi Mitake #define X38_ECCERRLOG_RANK_BITS 0x18000000 95df8bc08cSHitoshi Mitake #define X38_ECCERRLOG_SYNDROME_BITS 0xff0000 96df8bc08cSHitoshi Mitake 97df8bc08cSHitoshi Mitake #define X38_CAPID0 0xe0 /* see P.94 of spec for details */ 98df8bc08cSHitoshi Mitake 99df8bc08cSHitoshi Mitake static int x38_channel_num; 100df8bc08cSHitoshi Mitake 101df8bc08cSHitoshi Mitake static int how_many_channel(struct pci_dev *pdev) 102df8bc08cSHitoshi Mitake { 103df8bc08cSHitoshi Mitake unsigned char capid0_8b; /* 8th byte of CAPID0 */ 104df8bc08cSHitoshi Mitake 105df8bc08cSHitoshi Mitake pci_read_config_byte(pdev, X38_CAPID0 + 8, &capid0_8b); 106df8bc08cSHitoshi Mitake if (capid0_8b & 0x20) { /* check DCD: Dual Channel Disable */ 107df8bc08cSHitoshi Mitake debugf0("In single channel mode.\n"); 108df8bc08cSHitoshi Mitake x38_channel_num = 1; 109df8bc08cSHitoshi Mitake } else { 110df8bc08cSHitoshi Mitake debugf0("In dual channel mode.\n"); 111df8bc08cSHitoshi Mitake x38_channel_num = 2; 112df8bc08cSHitoshi Mitake } 113df8bc08cSHitoshi Mitake 114df8bc08cSHitoshi Mitake return x38_channel_num; 115df8bc08cSHitoshi Mitake } 116df8bc08cSHitoshi Mitake 117df8bc08cSHitoshi Mitake static unsigned long eccerrlog_syndrome(u64 log) 118df8bc08cSHitoshi Mitake { 119df8bc08cSHitoshi Mitake return (log & X38_ECCERRLOG_SYNDROME_BITS) >> 16; 120df8bc08cSHitoshi Mitake } 121df8bc08cSHitoshi Mitake 122df8bc08cSHitoshi Mitake static int eccerrlog_row(int channel, u64 log) 123df8bc08cSHitoshi Mitake { 124df8bc08cSHitoshi Mitake return ((log & X38_ECCERRLOG_RANK_BITS) >> 27) | 125df8bc08cSHitoshi Mitake (channel * X38_RANKS_PER_CHANNEL); 126df8bc08cSHitoshi Mitake } 127df8bc08cSHitoshi Mitake 128df8bc08cSHitoshi Mitake enum x38_chips { 129df8bc08cSHitoshi Mitake X38 = 0, 130df8bc08cSHitoshi Mitake }; 131df8bc08cSHitoshi Mitake 132df8bc08cSHitoshi Mitake struct x38_dev_info { 133df8bc08cSHitoshi Mitake const char *ctl_name; 134df8bc08cSHitoshi Mitake }; 135df8bc08cSHitoshi Mitake 136df8bc08cSHitoshi Mitake struct x38_error_info { 137df8bc08cSHitoshi Mitake u16 errsts; 138df8bc08cSHitoshi Mitake u16 errsts2; 139df8bc08cSHitoshi Mitake u64 eccerrlog[X38_CHANNELS]; 140df8bc08cSHitoshi Mitake }; 141df8bc08cSHitoshi Mitake 142df8bc08cSHitoshi Mitake static const struct x38_dev_info x38_devs[] = { 143df8bc08cSHitoshi Mitake [X38] = { 144df8bc08cSHitoshi Mitake .ctl_name = "x38"}, 145df8bc08cSHitoshi Mitake }; 146df8bc08cSHitoshi Mitake 147df8bc08cSHitoshi Mitake static struct pci_dev *mci_pdev; 148df8bc08cSHitoshi Mitake static int x38_registered = 1; 149df8bc08cSHitoshi Mitake 150df8bc08cSHitoshi Mitake 151df8bc08cSHitoshi Mitake static void x38_clear_error_info(struct mem_ctl_info *mci) 152df8bc08cSHitoshi Mitake { 153df8bc08cSHitoshi Mitake struct pci_dev *pdev; 154df8bc08cSHitoshi Mitake 155df8bc08cSHitoshi Mitake pdev = to_pci_dev(mci->dev); 156df8bc08cSHitoshi Mitake 157df8bc08cSHitoshi Mitake /* 158df8bc08cSHitoshi Mitake * Clear any error bits. 159df8bc08cSHitoshi Mitake * (Yes, we really clear bits by writing 1 to them.) 160df8bc08cSHitoshi Mitake */ 161df8bc08cSHitoshi Mitake pci_write_bits16(pdev, X38_ERRSTS, X38_ERRSTS_BITS, 162df8bc08cSHitoshi Mitake X38_ERRSTS_BITS); 163df8bc08cSHitoshi Mitake } 164df8bc08cSHitoshi Mitake 165df8bc08cSHitoshi Mitake static u64 x38_readq(const void __iomem *addr) 166df8bc08cSHitoshi Mitake { 167df8bc08cSHitoshi Mitake return readl(addr) | (((u64)readl(addr + 4)) << 32); 168df8bc08cSHitoshi Mitake } 169df8bc08cSHitoshi Mitake 170df8bc08cSHitoshi Mitake static void x38_get_and_clear_error_info(struct mem_ctl_info *mci, 171df8bc08cSHitoshi Mitake struct x38_error_info *info) 172df8bc08cSHitoshi Mitake { 173df8bc08cSHitoshi Mitake struct pci_dev *pdev; 174df8bc08cSHitoshi Mitake void __iomem *window = mci->pvt_info; 175df8bc08cSHitoshi Mitake 176df8bc08cSHitoshi Mitake pdev = to_pci_dev(mci->dev); 177df8bc08cSHitoshi Mitake 178df8bc08cSHitoshi Mitake /* 179df8bc08cSHitoshi Mitake * This is a mess because there is no atomic way to read all the 180df8bc08cSHitoshi Mitake * registers at once and the registers can transition from CE being 181df8bc08cSHitoshi Mitake * overwritten by UE. 182df8bc08cSHitoshi Mitake */ 183df8bc08cSHitoshi Mitake pci_read_config_word(pdev, X38_ERRSTS, &info->errsts); 184df8bc08cSHitoshi Mitake if (!(info->errsts & X38_ERRSTS_BITS)) 185df8bc08cSHitoshi Mitake return; 186df8bc08cSHitoshi Mitake 187df8bc08cSHitoshi Mitake info->eccerrlog[0] = x38_readq(window + X38_C0ECCERRLOG); 188df8bc08cSHitoshi Mitake if (x38_channel_num == 2) 189df8bc08cSHitoshi Mitake info->eccerrlog[1] = x38_readq(window + X38_C1ECCERRLOG); 190df8bc08cSHitoshi Mitake 191df8bc08cSHitoshi Mitake pci_read_config_word(pdev, X38_ERRSTS, &info->errsts2); 192df8bc08cSHitoshi Mitake 193df8bc08cSHitoshi Mitake /* 194df8bc08cSHitoshi Mitake * If the error is the same for both reads then the first set 195df8bc08cSHitoshi Mitake * of reads is valid. If there is a change then there is a CE 196df8bc08cSHitoshi Mitake * with no info and the second set of reads is valid and 197df8bc08cSHitoshi Mitake * should be UE info. 198df8bc08cSHitoshi Mitake */ 199df8bc08cSHitoshi Mitake if ((info->errsts ^ info->errsts2) & X38_ERRSTS_BITS) { 200df8bc08cSHitoshi Mitake info->eccerrlog[0] = x38_readq(window + X38_C0ECCERRLOG); 201df8bc08cSHitoshi Mitake if (x38_channel_num == 2) 202df8bc08cSHitoshi Mitake info->eccerrlog[1] = 203df8bc08cSHitoshi Mitake x38_readq(window + X38_C1ECCERRLOG); 204df8bc08cSHitoshi Mitake } 205df8bc08cSHitoshi Mitake 206df8bc08cSHitoshi Mitake x38_clear_error_info(mci); 207df8bc08cSHitoshi Mitake } 208df8bc08cSHitoshi Mitake 209df8bc08cSHitoshi Mitake static void x38_process_error_info(struct mem_ctl_info *mci, 210df8bc08cSHitoshi Mitake struct x38_error_info *info) 211df8bc08cSHitoshi Mitake { 212df8bc08cSHitoshi Mitake int channel; 213df8bc08cSHitoshi Mitake u64 log; 214df8bc08cSHitoshi Mitake 215df8bc08cSHitoshi Mitake if (!(info->errsts & X38_ERRSTS_BITS)) 216df8bc08cSHitoshi Mitake return; 217df8bc08cSHitoshi Mitake 218df8bc08cSHitoshi Mitake if ((info->errsts ^ info->errsts2) & X38_ERRSTS_BITS) { 219df8bc08cSHitoshi Mitake edac_mc_handle_ce_no_info(mci, "UE overwrote CE"); 220df8bc08cSHitoshi Mitake info->errsts = info->errsts2; 221df8bc08cSHitoshi Mitake } 222df8bc08cSHitoshi Mitake 223df8bc08cSHitoshi Mitake for (channel = 0; channel < x38_channel_num; channel++) { 224df8bc08cSHitoshi Mitake log = info->eccerrlog[channel]; 225df8bc08cSHitoshi Mitake if (log & X38_ECCERRLOG_UE) { 226df8bc08cSHitoshi Mitake edac_mc_handle_ue(mci, 0, 0, 227df8bc08cSHitoshi Mitake eccerrlog_row(channel, log), "x38 UE"); 228df8bc08cSHitoshi Mitake } else if (log & X38_ECCERRLOG_CE) { 229df8bc08cSHitoshi Mitake edac_mc_handle_ce(mci, 0, 0, 230df8bc08cSHitoshi Mitake eccerrlog_syndrome(log), 231df8bc08cSHitoshi Mitake eccerrlog_row(channel, log), 0, "x38 CE"); 232df8bc08cSHitoshi Mitake } 233df8bc08cSHitoshi Mitake } 234df8bc08cSHitoshi Mitake } 235df8bc08cSHitoshi Mitake 236df8bc08cSHitoshi Mitake static void x38_check(struct mem_ctl_info *mci) 237df8bc08cSHitoshi Mitake { 238df8bc08cSHitoshi Mitake struct x38_error_info info; 239df8bc08cSHitoshi Mitake 240df8bc08cSHitoshi Mitake debugf1("MC%d: %s()\n", mci->mc_idx, __func__); 241df8bc08cSHitoshi Mitake x38_get_and_clear_error_info(mci, &info); 242df8bc08cSHitoshi Mitake x38_process_error_info(mci, &info); 243df8bc08cSHitoshi Mitake } 244df8bc08cSHitoshi Mitake 245df8bc08cSHitoshi Mitake 246df8bc08cSHitoshi Mitake void __iomem *x38_map_mchbar(struct pci_dev *pdev) 247df8bc08cSHitoshi Mitake { 248df8bc08cSHitoshi Mitake union { 249df8bc08cSHitoshi Mitake u64 mchbar; 250df8bc08cSHitoshi Mitake struct { 251df8bc08cSHitoshi Mitake u32 mchbar_low; 252df8bc08cSHitoshi Mitake u32 mchbar_high; 253df8bc08cSHitoshi Mitake }; 254df8bc08cSHitoshi Mitake } u; 255df8bc08cSHitoshi Mitake void __iomem *window; 256df8bc08cSHitoshi Mitake 257df8bc08cSHitoshi Mitake pci_read_config_dword(pdev, X38_MCHBAR_LOW, &u.mchbar_low); 258df8bc08cSHitoshi Mitake pci_write_config_dword(pdev, X38_MCHBAR_LOW, u.mchbar_low | 0x1); 259df8bc08cSHitoshi Mitake pci_read_config_dword(pdev, X38_MCHBAR_HIGH, &u.mchbar_high); 260df8bc08cSHitoshi Mitake u.mchbar &= X38_MCHBAR_MASK; 261df8bc08cSHitoshi Mitake 262df8bc08cSHitoshi Mitake if (u.mchbar != (resource_size_t)u.mchbar) { 263df8bc08cSHitoshi Mitake printk(KERN_ERR 264df8bc08cSHitoshi Mitake "x38: mmio space beyond accessible range (0x%llx)\n", 265df8bc08cSHitoshi Mitake (unsigned long long)u.mchbar); 266df8bc08cSHitoshi Mitake return NULL; 267df8bc08cSHitoshi Mitake } 268df8bc08cSHitoshi Mitake 269df8bc08cSHitoshi Mitake window = ioremap_nocache(u.mchbar, X38_MMR_WINDOW_SIZE); 270df8bc08cSHitoshi Mitake if (!window) 271df8bc08cSHitoshi Mitake printk(KERN_ERR "x38: cannot map mmio space at 0x%llx\n", 272df8bc08cSHitoshi Mitake (unsigned long long)u.mchbar); 273df8bc08cSHitoshi Mitake 274df8bc08cSHitoshi Mitake return window; 275df8bc08cSHitoshi Mitake } 276df8bc08cSHitoshi Mitake 277df8bc08cSHitoshi Mitake 278df8bc08cSHitoshi Mitake static void x38_get_drbs(void __iomem *window, 279df8bc08cSHitoshi Mitake u16 drbs[X38_CHANNELS][X38_RANKS_PER_CHANNEL]) 280df8bc08cSHitoshi Mitake { 281df8bc08cSHitoshi Mitake int i; 282df8bc08cSHitoshi Mitake 283df8bc08cSHitoshi Mitake for (i = 0; i < X38_RANKS_PER_CHANNEL; i++) { 284df8bc08cSHitoshi Mitake drbs[0][i] = readw(window + X38_C0DRB + 2*i) & X38_DRB_MASK; 285df8bc08cSHitoshi Mitake drbs[1][i] = readw(window + X38_C1DRB + 2*i) & X38_DRB_MASK; 286df8bc08cSHitoshi Mitake } 287df8bc08cSHitoshi Mitake } 288df8bc08cSHitoshi Mitake 289df8bc08cSHitoshi Mitake static bool x38_is_stacked(struct pci_dev *pdev, 290df8bc08cSHitoshi Mitake u16 drbs[X38_CHANNELS][X38_RANKS_PER_CHANNEL]) 291df8bc08cSHitoshi Mitake { 292df8bc08cSHitoshi Mitake u16 tom; 293df8bc08cSHitoshi Mitake 294df8bc08cSHitoshi Mitake pci_read_config_word(pdev, X38_TOM, &tom); 295df8bc08cSHitoshi Mitake tom &= X38_TOM_MASK; 296df8bc08cSHitoshi Mitake 297df8bc08cSHitoshi Mitake return drbs[X38_CHANNELS - 1][X38_RANKS_PER_CHANNEL - 1] == tom; 298df8bc08cSHitoshi Mitake } 299df8bc08cSHitoshi Mitake 300df8bc08cSHitoshi Mitake static unsigned long drb_to_nr_pages( 301df8bc08cSHitoshi Mitake u16 drbs[X38_CHANNELS][X38_RANKS_PER_CHANNEL], 302df8bc08cSHitoshi Mitake bool stacked, int channel, int rank) 303df8bc08cSHitoshi Mitake { 304df8bc08cSHitoshi Mitake int n; 305df8bc08cSHitoshi Mitake 306df8bc08cSHitoshi Mitake n = drbs[channel][rank]; 307df8bc08cSHitoshi Mitake if (rank > 0) 308df8bc08cSHitoshi Mitake n -= drbs[channel][rank - 1]; 309df8bc08cSHitoshi Mitake if (stacked && (channel == 1) && drbs[channel][rank] == 310df8bc08cSHitoshi Mitake drbs[channel][X38_RANKS_PER_CHANNEL - 1]) { 311df8bc08cSHitoshi Mitake n -= drbs[0][X38_RANKS_PER_CHANNEL - 1]; 312df8bc08cSHitoshi Mitake } 313df8bc08cSHitoshi Mitake 314df8bc08cSHitoshi Mitake n <<= (X38_DRB_SHIFT - PAGE_SHIFT); 315df8bc08cSHitoshi Mitake return n; 316df8bc08cSHitoshi Mitake } 317df8bc08cSHitoshi Mitake 318df8bc08cSHitoshi Mitake static int x38_probe1(struct pci_dev *pdev, int dev_idx) 319df8bc08cSHitoshi Mitake { 320df8bc08cSHitoshi Mitake int rc; 321df8bc08cSHitoshi Mitake int i; 322df8bc08cSHitoshi Mitake struct mem_ctl_info *mci = NULL; 323df8bc08cSHitoshi Mitake unsigned long last_page; 324df8bc08cSHitoshi Mitake u16 drbs[X38_CHANNELS][X38_RANKS_PER_CHANNEL]; 325df8bc08cSHitoshi Mitake bool stacked; 326df8bc08cSHitoshi Mitake void __iomem *window; 327df8bc08cSHitoshi Mitake 328df8bc08cSHitoshi Mitake debugf0("MC: %s()\n", __func__); 329df8bc08cSHitoshi Mitake 330df8bc08cSHitoshi Mitake window = x38_map_mchbar(pdev); 331df8bc08cSHitoshi Mitake if (!window) 332df8bc08cSHitoshi Mitake return -ENODEV; 333df8bc08cSHitoshi Mitake 334df8bc08cSHitoshi Mitake x38_get_drbs(window, drbs); 335df8bc08cSHitoshi Mitake 336df8bc08cSHitoshi Mitake how_many_channel(pdev); 337df8bc08cSHitoshi Mitake 338df8bc08cSHitoshi Mitake /* FIXME: unconventional pvt_info usage */ 339df8bc08cSHitoshi Mitake mci = edac_mc_alloc(0, X38_RANKS, x38_channel_num, 0); 340df8bc08cSHitoshi Mitake if (!mci) 341df8bc08cSHitoshi Mitake return -ENOMEM; 342df8bc08cSHitoshi Mitake 343df8bc08cSHitoshi Mitake debugf3("MC: %s(): init mci\n", __func__); 344df8bc08cSHitoshi Mitake 345df8bc08cSHitoshi Mitake mci->dev = &pdev->dev; 346df8bc08cSHitoshi Mitake mci->mtype_cap = MEM_FLAG_DDR2; 347df8bc08cSHitoshi Mitake 348df8bc08cSHitoshi Mitake mci->edac_ctl_cap = EDAC_FLAG_SECDED; 349df8bc08cSHitoshi Mitake mci->edac_cap = EDAC_FLAG_SECDED; 350df8bc08cSHitoshi Mitake 351df8bc08cSHitoshi Mitake mci->mod_name = EDAC_MOD_STR; 352df8bc08cSHitoshi Mitake mci->mod_ver = X38_REVISION; 353df8bc08cSHitoshi Mitake mci->ctl_name = x38_devs[dev_idx].ctl_name; 354df8bc08cSHitoshi Mitake mci->dev_name = pci_name(pdev); 355df8bc08cSHitoshi Mitake mci->edac_check = x38_check; 356df8bc08cSHitoshi Mitake mci->ctl_page_to_phys = NULL; 357df8bc08cSHitoshi Mitake mci->pvt_info = window; 358df8bc08cSHitoshi Mitake 359df8bc08cSHitoshi Mitake stacked = x38_is_stacked(pdev, drbs); 360df8bc08cSHitoshi Mitake 361df8bc08cSHitoshi Mitake /* 362df8bc08cSHitoshi Mitake * The dram rank boundary (DRB) reg values are boundary addresses 363df8bc08cSHitoshi Mitake * for each DRAM rank with a granularity of 64MB. DRB regs are 364df8bc08cSHitoshi Mitake * cumulative; the last one will contain the total memory 365df8bc08cSHitoshi Mitake * contained in all ranks. 366df8bc08cSHitoshi Mitake */ 367df8bc08cSHitoshi Mitake last_page = -1UL; 368df8bc08cSHitoshi Mitake for (i = 0; i < mci->nr_csrows; i++) { 369df8bc08cSHitoshi Mitake unsigned long nr_pages; 370df8bc08cSHitoshi Mitake struct csrow_info *csrow = &mci->csrows[i]; 371df8bc08cSHitoshi Mitake 372df8bc08cSHitoshi Mitake nr_pages = drb_to_nr_pages(drbs, stacked, 373df8bc08cSHitoshi Mitake i / X38_RANKS_PER_CHANNEL, 374df8bc08cSHitoshi Mitake i % X38_RANKS_PER_CHANNEL); 375df8bc08cSHitoshi Mitake 376df8bc08cSHitoshi Mitake if (nr_pages == 0) { 377df8bc08cSHitoshi Mitake csrow->mtype = MEM_EMPTY; 378df8bc08cSHitoshi Mitake continue; 379df8bc08cSHitoshi Mitake } 380df8bc08cSHitoshi Mitake 381df8bc08cSHitoshi Mitake csrow->first_page = last_page + 1; 382df8bc08cSHitoshi Mitake last_page += nr_pages; 383df8bc08cSHitoshi Mitake csrow->last_page = last_page; 384df8bc08cSHitoshi Mitake csrow->nr_pages = nr_pages; 385df8bc08cSHitoshi Mitake 386df8bc08cSHitoshi Mitake csrow->grain = nr_pages << PAGE_SHIFT; 387df8bc08cSHitoshi Mitake csrow->mtype = MEM_DDR2; 388df8bc08cSHitoshi Mitake csrow->dtype = DEV_UNKNOWN; 389df8bc08cSHitoshi Mitake csrow->edac_mode = EDAC_UNKNOWN; 390df8bc08cSHitoshi Mitake } 391df8bc08cSHitoshi Mitake 392df8bc08cSHitoshi Mitake x38_clear_error_info(mci); 393df8bc08cSHitoshi Mitake 394df8bc08cSHitoshi Mitake rc = -ENODEV; 395df8bc08cSHitoshi Mitake if (edac_mc_add_mc(mci)) { 396df8bc08cSHitoshi Mitake debugf3("MC: %s(): failed edac_mc_add_mc()\n", __func__); 397df8bc08cSHitoshi Mitake goto fail; 398df8bc08cSHitoshi Mitake } 399df8bc08cSHitoshi Mitake 400df8bc08cSHitoshi Mitake /* get this far and it's successful */ 401df8bc08cSHitoshi Mitake debugf3("MC: %s(): success\n", __func__); 402df8bc08cSHitoshi Mitake return 0; 403df8bc08cSHitoshi Mitake 404df8bc08cSHitoshi Mitake fail: 405df8bc08cSHitoshi Mitake iounmap(window); 406df8bc08cSHitoshi Mitake if (mci) 407df8bc08cSHitoshi Mitake edac_mc_free(mci); 408df8bc08cSHitoshi Mitake 409df8bc08cSHitoshi Mitake return rc; 410df8bc08cSHitoshi Mitake } 411df8bc08cSHitoshi Mitake 412df8bc08cSHitoshi Mitake static int __devinit x38_init_one(struct pci_dev *pdev, 413df8bc08cSHitoshi Mitake const struct pci_device_id *ent) 414df8bc08cSHitoshi Mitake { 415df8bc08cSHitoshi Mitake int rc; 416df8bc08cSHitoshi Mitake 417df8bc08cSHitoshi Mitake debugf0("MC: %s()\n", __func__); 418df8bc08cSHitoshi Mitake 419df8bc08cSHitoshi Mitake if (pci_enable_device(pdev) < 0) 420df8bc08cSHitoshi Mitake return -EIO; 421df8bc08cSHitoshi Mitake 422df8bc08cSHitoshi Mitake rc = x38_probe1(pdev, ent->driver_data); 423df8bc08cSHitoshi Mitake if (!mci_pdev) 424df8bc08cSHitoshi Mitake mci_pdev = pci_dev_get(pdev); 425df8bc08cSHitoshi Mitake 426df8bc08cSHitoshi Mitake return rc; 427df8bc08cSHitoshi Mitake } 428df8bc08cSHitoshi Mitake 429df8bc08cSHitoshi Mitake static void __devexit x38_remove_one(struct pci_dev *pdev) 430df8bc08cSHitoshi Mitake { 431df8bc08cSHitoshi Mitake struct mem_ctl_info *mci; 432df8bc08cSHitoshi Mitake 433df8bc08cSHitoshi Mitake debugf0("%s()\n", __func__); 434df8bc08cSHitoshi Mitake 435df8bc08cSHitoshi Mitake mci = edac_mc_del_mc(&pdev->dev); 436df8bc08cSHitoshi Mitake if (!mci) 437df8bc08cSHitoshi Mitake return; 438df8bc08cSHitoshi Mitake 439df8bc08cSHitoshi Mitake iounmap(mci->pvt_info); 440df8bc08cSHitoshi Mitake 441df8bc08cSHitoshi Mitake edac_mc_free(mci); 442df8bc08cSHitoshi Mitake } 443df8bc08cSHitoshi Mitake 444df8bc08cSHitoshi Mitake static const struct pci_device_id x38_pci_tbl[] __devinitdata = { 445df8bc08cSHitoshi Mitake { 446df8bc08cSHitoshi Mitake PCI_VEND_DEV(INTEL, X38_HB), PCI_ANY_ID, PCI_ANY_ID, 0, 0, 447df8bc08cSHitoshi Mitake X38}, 448df8bc08cSHitoshi Mitake { 449df8bc08cSHitoshi Mitake 0, 450df8bc08cSHitoshi Mitake } /* 0 terminated list. */ 451df8bc08cSHitoshi Mitake }; 452df8bc08cSHitoshi Mitake 453df8bc08cSHitoshi Mitake MODULE_DEVICE_TABLE(pci, x38_pci_tbl); 454df8bc08cSHitoshi Mitake 455df8bc08cSHitoshi Mitake static struct pci_driver x38_driver = { 456df8bc08cSHitoshi Mitake .name = EDAC_MOD_STR, 457df8bc08cSHitoshi Mitake .probe = x38_init_one, 458df8bc08cSHitoshi Mitake .remove = __devexit_p(x38_remove_one), 459df8bc08cSHitoshi Mitake .id_table = x38_pci_tbl, 460df8bc08cSHitoshi Mitake }; 461df8bc08cSHitoshi Mitake 462df8bc08cSHitoshi Mitake static int __init x38_init(void) 463df8bc08cSHitoshi Mitake { 464df8bc08cSHitoshi Mitake int pci_rc; 465df8bc08cSHitoshi Mitake 466df8bc08cSHitoshi Mitake debugf3("MC: %s()\n", __func__); 467df8bc08cSHitoshi Mitake 468df8bc08cSHitoshi Mitake /* Ensure that the OPSTATE is set correctly for POLL or NMI */ 469df8bc08cSHitoshi Mitake opstate_init(); 470df8bc08cSHitoshi Mitake 471df8bc08cSHitoshi Mitake pci_rc = pci_register_driver(&x38_driver); 472df8bc08cSHitoshi Mitake if (pci_rc < 0) 473df8bc08cSHitoshi Mitake goto fail0; 474df8bc08cSHitoshi Mitake 475df8bc08cSHitoshi Mitake if (!mci_pdev) { 476df8bc08cSHitoshi Mitake x38_registered = 0; 477df8bc08cSHitoshi Mitake mci_pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 478df8bc08cSHitoshi Mitake PCI_DEVICE_ID_INTEL_X38_HB, NULL); 479df8bc08cSHitoshi Mitake if (!mci_pdev) { 480df8bc08cSHitoshi Mitake debugf0("x38 pci_get_device fail\n"); 481df8bc08cSHitoshi Mitake pci_rc = -ENODEV; 482df8bc08cSHitoshi Mitake goto fail1; 483df8bc08cSHitoshi Mitake } 484df8bc08cSHitoshi Mitake 485df8bc08cSHitoshi Mitake pci_rc = x38_init_one(mci_pdev, x38_pci_tbl); 486df8bc08cSHitoshi Mitake if (pci_rc < 0) { 487df8bc08cSHitoshi Mitake debugf0("x38 init fail\n"); 488df8bc08cSHitoshi Mitake pci_rc = -ENODEV; 489df8bc08cSHitoshi Mitake goto fail1; 490df8bc08cSHitoshi Mitake } 491df8bc08cSHitoshi Mitake } 492df8bc08cSHitoshi Mitake 493df8bc08cSHitoshi Mitake return 0; 494df8bc08cSHitoshi Mitake 495df8bc08cSHitoshi Mitake fail1: 496df8bc08cSHitoshi Mitake pci_unregister_driver(&x38_driver); 497df8bc08cSHitoshi Mitake 498df8bc08cSHitoshi Mitake fail0: 499df8bc08cSHitoshi Mitake if (mci_pdev) 500df8bc08cSHitoshi Mitake pci_dev_put(mci_pdev); 501df8bc08cSHitoshi Mitake 502df8bc08cSHitoshi Mitake return pci_rc; 503df8bc08cSHitoshi Mitake } 504df8bc08cSHitoshi Mitake 505df8bc08cSHitoshi Mitake static void __exit x38_exit(void) 506df8bc08cSHitoshi Mitake { 507df8bc08cSHitoshi Mitake debugf3("MC: %s()\n", __func__); 508df8bc08cSHitoshi Mitake 509df8bc08cSHitoshi Mitake pci_unregister_driver(&x38_driver); 510df8bc08cSHitoshi Mitake if (!x38_registered) { 511df8bc08cSHitoshi Mitake x38_remove_one(mci_pdev); 512df8bc08cSHitoshi Mitake pci_dev_put(mci_pdev); 513df8bc08cSHitoshi Mitake } 514df8bc08cSHitoshi Mitake } 515df8bc08cSHitoshi Mitake 516df8bc08cSHitoshi Mitake module_init(x38_init); 517df8bc08cSHitoshi Mitake module_exit(x38_exit); 518df8bc08cSHitoshi Mitake 519df8bc08cSHitoshi Mitake MODULE_LICENSE("GPL"); 520df8bc08cSHitoshi Mitake MODULE_AUTHOR("Cluster Computing, Inc. Hitoshi Mitake"); 521df8bc08cSHitoshi Mitake MODULE_DESCRIPTION("MC support for Intel X38 memory hub controllers"); 522df8bc08cSHitoshi Mitake 523df8bc08cSHitoshi Mitake module_param(edac_op_state, int, 0444); 524df8bc08cSHitoshi Mitake MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI"); 525