xref: /openbmc/linux/drivers/edac/skx_common.c (revision ecc23d0a422a3118fcf6e4f0a46e17a6c2047b02)
188a242c9SQiuxu Zhuo // SPDX-License-Identifier: GPL-2.0
288a242c9SQiuxu Zhuo /*
3fe783516SQiuxu Zhuo  *
4fe783516SQiuxu Zhuo  * Shared code by both skx_edac and i10nm_edac. Originally split out
5fe783516SQiuxu Zhuo  * from the skx_edac driver.
6fe783516SQiuxu Zhuo  *
7fe783516SQiuxu Zhuo  * This file is linked into both skx_edac and i10nm_edac drivers. In
8fe783516SQiuxu Zhuo  * order to avoid link errors, this file must be like a pure library
9fe783516SQiuxu Zhuo  * without including symbols and defines which would otherwise conflict,
10fe783516SQiuxu Zhuo  * when linked once into a module and into a built-in object, at the
11fe783516SQiuxu Zhuo  * same time. For example, __this_module symbol references when that
12fe783516SQiuxu Zhuo  * file is being linked into a built-in object.
1388a242c9SQiuxu Zhuo  *
1488a242c9SQiuxu Zhuo  * Copyright (c) 2018, Intel Corporation.
1588a242c9SQiuxu Zhuo  */
1688a242c9SQiuxu Zhuo 
1788a242c9SQiuxu Zhuo #include <linux/acpi.h>
1888a242c9SQiuxu Zhuo #include <linux/dmi.h>
1988a242c9SQiuxu Zhuo #include <linux/adxl.h>
2088a242c9SQiuxu Zhuo #include <acpi/nfit.h>
2188a242c9SQiuxu Zhuo #include <asm/mce.h>
2288a242c9SQiuxu Zhuo #include "edac_module.h"
2388a242c9SQiuxu Zhuo #include "skx_common.h"
2488a242c9SQiuxu Zhuo 
2588a242c9SQiuxu Zhuo static const char * const component_names[] = {
2688a242c9SQiuxu Zhuo 	[INDEX_SOCKET]		= "ProcessorSocketId",
2788a242c9SQiuxu Zhuo 	[INDEX_MEMCTRL]		= "MemoryControllerId",
2888a242c9SQiuxu Zhuo 	[INDEX_CHANNEL]		= "ChannelId",
2988a242c9SQiuxu Zhuo 	[INDEX_DIMM]		= "DimmSlotId",
3014646de4SQiuxu Zhuo 	[INDEX_CS]		= "ChipSelect",
312f4348e5SQiuxu Zhuo 	[INDEX_NM_MEMCTRL]	= "NmMemoryControllerId",
322f4348e5SQiuxu Zhuo 	[INDEX_NM_CHANNEL]	= "NmChannelId",
332f4348e5SQiuxu Zhuo 	[INDEX_NM_DIMM]		= "NmDimmSlotId",
3414646de4SQiuxu Zhuo 	[INDEX_NM_CS]		= "NmChipSelect",
3588a242c9SQiuxu Zhuo };
3688a242c9SQiuxu Zhuo 
3788a242c9SQiuxu Zhuo static int component_indices[ARRAY_SIZE(component_names)];
3888a242c9SQiuxu Zhuo static int adxl_component_count;
3988a242c9SQiuxu Zhuo static const char * const *adxl_component_names;
4088a242c9SQiuxu Zhuo static u64 *adxl_values;
4188a242c9SQiuxu Zhuo static char *adxl_msg;
422f4348e5SQiuxu Zhuo static unsigned long adxl_nm_bitmap;
4388a242c9SQiuxu Zhuo 
4488a242c9SQiuxu Zhuo static char skx_msg[MSG_SIZE];
45fe32f366SQiuxu Zhuo static skx_decode_f driver_decode;
46e80634a7STony Luck static skx_show_retry_log_f skx_show_retry_rd_err_log;
4788a242c9SQiuxu Zhuo static u64 skx_tolm, skx_tohm;
4888a242c9SQiuxu Zhuo static LIST_HEAD(dev_edac_list);
492f4348e5SQiuxu Zhuo static bool skx_mem_cfg_2lm;
50*d9338b78SQiuxu Zhuo static struct res_config *skx_res_cfg;
5188a242c9SQiuxu Zhuo 
skx_adxl_get(void)52c25ae63dSArnd Bergmann int skx_adxl_get(void)
5388a242c9SQiuxu Zhuo {
5488a242c9SQiuxu Zhuo 	const char * const *names;
5588a242c9SQiuxu Zhuo 	int i, j;
5688a242c9SQiuxu Zhuo 
5788a242c9SQiuxu Zhuo 	names = adxl_get_component_names();
5888a242c9SQiuxu Zhuo 	if (!names) {
5988a242c9SQiuxu Zhuo 		skx_printk(KERN_NOTICE, "No firmware support for address translation.\n");
6088a242c9SQiuxu Zhuo 		return -ENODEV;
6188a242c9SQiuxu Zhuo 	}
6288a242c9SQiuxu Zhuo 
6388a242c9SQiuxu Zhuo 	for (i = 0; i < INDEX_MAX; i++) {
6488a242c9SQiuxu Zhuo 		for (j = 0; names[j]; j++) {
6588a242c9SQiuxu Zhuo 			if (!strcmp(component_names[i], names[j])) {
6688a242c9SQiuxu Zhuo 				component_indices[i] = j;
672f4348e5SQiuxu Zhuo 
682f4348e5SQiuxu Zhuo 				if (i >= INDEX_NM_FIRST)
692f4348e5SQiuxu Zhuo 					adxl_nm_bitmap |= 1 << i;
702f4348e5SQiuxu Zhuo 
7188a242c9SQiuxu Zhuo 				break;
7288a242c9SQiuxu Zhuo 			}
7388a242c9SQiuxu Zhuo 		}
7488a242c9SQiuxu Zhuo 
752f4348e5SQiuxu Zhuo 		if (!names[j] && i < INDEX_NM_FIRST)
7688a242c9SQiuxu Zhuo 			goto err;
7788a242c9SQiuxu Zhuo 	}
7888a242c9SQiuxu Zhuo 
792f4348e5SQiuxu Zhuo 	if (skx_mem_cfg_2lm) {
802f4348e5SQiuxu Zhuo 		if (!adxl_nm_bitmap)
812f4348e5SQiuxu Zhuo 			skx_printk(KERN_NOTICE, "Not enough ADXL components for 2-level memory.\n");
822f4348e5SQiuxu Zhuo 		else
832f4348e5SQiuxu Zhuo 			edac_dbg(2, "adxl_nm_bitmap: 0x%lx\n", adxl_nm_bitmap);
842f4348e5SQiuxu Zhuo 	}
852f4348e5SQiuxu Zhuo 
8688a242c9SQiuxu Zhuo 	adxl_component_names = names;
8788a242c9SQiuxu Zhuo 	while (*names++)
8888a242c9SQiuxu Zhuo 		adxl_component_count++;
8988a242c9SQiuxu Zhuo 
9088a242c9SQiuxu Zhuo 	adxl_values = kcalloc(adxl_component_count, sizeof(*adxl_values),
9188a242c9SQiuxu Zhuo 			      GFP_KERNEL);
9288a242c9SQiuxu Zhuo 	if (!adxl_values) {
9388a242c9SQiuxu Zhuo 		adxl_component_count = 0;
9488a242c9SQiuxu Zhuo 		return -ENOMEM;
9588a242c9SQiuxu Zhuo 	}
9688a242c9SQiuxu Zhuo 
9788a242c9SQiuxu Zhuo 	adxl_msg = kzalloc(MSG_SIZE, GFP_KERNEL);
9888a242c9SQiuxu Zhuo 	if (!adxl_msg) {
9988a242c9SQiuxu Zhuo 		adxl_component_count = 0;
10088a242c9SQiuxu Zhuo 		kfree(adxl_values);
10188a242c9SQiuxu Zhuo 		return -ENOMEM;
10288a242c9SQiuxu Zhuo 	}
10388a242c9SQiuxu Zhuo 
10488a242c9SQiuxu Zhuo 	return 0;
10588a242c9SQiuxu Zhuo err:
10688a242c9SQiuxu Zhuo 	skx_printk(KERN_ERR, "'%s' is not matched from DSM parameters: ",
10788a242c9SQiuxu Zhuo 		   component_names[i]);
10888a242c9SQiuxu Zhuo 	for (j = 0; names[j]; j++)
10988a242c9SQiuxu Zhuo 		skx_printk(KERN_CONT, "%s ", names[j]);
11088a242c9SQiuxu Zhuo 	skx_printk(KERN_CONT, "\n");
11188a242c9SQiuxu Zhuo 
11288a242c9SQiuxu Zhuo 	return -ENODEV;
11388a242c9SQiuxu Zhuo }
114c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_adxl_get);
11588a242c9SQiuxu Zhuo 
skx_adxl_put(void)116c25ae63dSArnd Bergmann void skx_adxl_put(void)
11788a242c9SQiuxu Zhuo {
11888a242c9SQiuxu Zhuo 	kfree(adxl_values);
11988a242c9SQiuxu Zhuo 	kfree(adxl_msg);
12088a242c9SQiuxu Zhuo }
121c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_adxl_put);
12288a242c9SQiuxu Zhuo 
skx_adxl_decode(struct decoded_addr * res,enum error_source err_src)123edf58d4bSQiuxu Zhuo static bool skx_adxl_decode(struct decoded_addr *res, enum error_source err_src)
12488a242c9SQiuxu Zhuo {
12529b8e84fSTony Luck 	struct skx_dev *d;
12688a242c9SQiuxu Zhuo 	int i, len = 0;
12788a242c9SQiuxu Zhuo 
12888a242c9SQiuxu Zhuo 	if (res->addr >= skx_tohm || (res->addr >= skx_tolm &&
12988a242c9SQiuxu Zhuo 				      res->addr < BIT_ULL(32))) {
13088a242c9SQiuxu Zhuo 		edac_dbg(0, "Address 0x%llx out of range\n", res->addr);
13188a242c9SQiuxu Zhuo 		return false;
13288a242c9SQiuxu Zhuo 	}
13388a242c9SQiuxu Zhuo 
13488a242c9SQiuxu Zhuo 	if (adxl_decode(res->addr, adxl_values)) {
13588a242c9SQiuxu Zhuo 		edac_dbg(0, "Failed to decode 0x%llx\n", res->addr);
13688a242c9SQiuxu Zhuo 		return false;
13788a242c9SQiuxu Zhuo 	}
13888a242c9SQiuxu Zhuo 
139*d9338b78SQiuxu Zhuo 	/*
140*d9338b78SQiuxu Zhuo 	 * GNR with a Flat2LM memory configuration may mistakenly classify
141*d9338b78SQiuxu Zhuo 	 * a near-memory error(DDR5) as a far-memory error(CXL), resulting
142*d9338b78SQiuxu Zhuo 	 * in the incorrect selection of decoded ADXL components.
143*d9338b78SQiuxu Zhuo 	 * To address this, prefetch the decoded far-memory controller ID
144*d9338b78SQiuxu Zhuo 	 * and adjust the error source to near-memory if the far-memory
145*d9338b78SQiuxu Zhuo 	 * controller ID is invalid.
146*d9338b78SQiuxu Zhuo 	 */
147*d9338b78SQiuxu Zhuo 	if (skx_res_cfg && skx_res_cfg->type == GNR && err_src == ERR_SRC_2LM_FM) {
148*d9338b78SQiuxu Zhuo 		res->imc = (int)adxl_values[component_indices[INDEX_MEMCTRL]];
149*d9338b78SQiuxu Zhuo 		if (res->imc == -1) {
150*d9338b78SQiuxu Zhuo 			err_src = ERR_SRC_2LM_NM;
151*d9338b78SQiuxu Zhuo 			edac_dbg(0, "Adjust the error source to near-memory.\n");
152*d9338b78SQiuxu Zhuo 		}
153*d9338b78SQiuxu Zhuo 	}
154*d9338b78SQiuxu Zhuo 
15588a242c9SQiuxu Zhuo 	res->socket  = (int)adxl_values[component_indices[INDEX_SOCKET]];
156edf58d4bSQiuxu Zhuo 	if (err_src == ERR_SRC_2LM_NM) {
1572f4348e5SQiuxu Zhuo 		res->imc     = (adxl_nm_bitmap & BIT_NM_MEMCTRL) ?
1582f4348e5SQiuxu Zhuo 			       (int)adxl_values[component_indices[INDEX_NM_MEMCTRL]] : -1;
1592f4348e5SQiuxu Zhuo 		res->channel = (adxl_nm_bitmap & BIT_NM_CHANNEL) ?
1602f4348e5SQiuxu Zhuo 			       (int)adxl_values[component_indices[INDEX_NM_CHANNEL]] : -1;
1612f4348e5SQiuxu Zhuo 		res->dimm    = (adxl_nm_bitmap & BIT_NM_DIMM) ?
1622f4348e5SQiuxu Zhuo 			       (int)adxl_values[component_indices[INDEX_NM_DIMM]] : -1;
16314646de4SQiuxu Zhuo 		res->cs      = (adxl_nm_bitmap & BIT_NM_CS) ?
16414646de4SQiuxu Zhuo 			       (int)adxl_values[component_indices[INDEX_NM_CS]] : -1;
1652f4348e5SQiuxu Zhuo 	} else {
16688a242c9SQiuxu Zhuo 		res->imc     = (int)adxl_values[component_indices[INDEX_MEMCTRL]];
16788a242c9SQiuxu Zhuo 		res->channel = (int)adxl_values[component_indices[INDEX_CHANNEL]];
16888a242c9SQiuxu Zhuo 		res->dimm    = (int)adxl_values[component_indices[INDEX_DIMM]];
16914646de4SQiuxu Zhuo 		res->cs      = (int)adxl_values[component_indices[INDEX_CS]];
1702f4348e5SQiuxu Zhuo 	}
17188a242c9SQiuxu Zhuo 
1722f4348e5SQiuxu Zhuo 	if (res->imc > NUM_IMC - 1 || res->imc < 0) {
17329b8e84fSTony Luck 		skx_printk(KERN_ERR, "Bad imc %d\n", res->imc);
17429b8e84fSTony Luck 		return false;
17529b8e84fSTony Luck 	}
17629b8e84fSTony Luck 
17729b8e84fSTony Luck 	list_for_each_entry(d, &dev_edac_list, list) {
17829b8e84fSTony Luck 		if (d->imc[0].src_id == res->socket) {
17929b8e84fSTony Luck 			res->dev = d;
18029b8e84fSTony Luck 			break;
18129b8e84fSTony Luck 		}
18229b8e84fSTony Luck 	}
18329b8e84fSTony Luck 
18429b8e84fSTony Luck 	if (!res->dev) {
18529b8e84fSTony Luck 		skx_printk(KERN_ERR, "No device for src_id %d imc %d\n",
18629b8e84fSTony Luck 			   res->socket, res->imc);
18729b8e84fSTony Luck 		return false;
18829b8e84fSTony Luck 	}
18929b8e84fSTony Luck 
19088a242c9SQiuxu Zhuo 	for (i = 0; i < adxl_component_count; i++) {
19188a242c9SQiuxu Zhuo 		if (adxl_values[i] == ~0x0ull)
19288a242c9SQiuxu Zhuo 			continue;
19388a242c9SQiuxu Zhuo 
19488a242c9SQiuxu Zhuo 		len += snprintf(adxl_msg + len, MSG_SIZE - len, " %s:0x%llx",
19588a242c9SQiuxu Zhuo 				adxl_component_names[i], adxl_values[i]);
19688a242c9SQiuxu Zhuo 		if (MSG_SIZE - len <= 0)
19788a242c9SQiuxu Zhuo 			break;
19888a242c9SQiuxu Zhuo 	}
19988a242c9SQiuxu Zhuo 
200fe32f366SQiuxu Zhuo 	res->decoded_by_adxl = true;
201fe32f366SQiuxu Zhuo 
20288a242c9SQiuxu Zhuo 	return true;
20388a242c9SQiuxu Zhuo }
20488a242c9SQiuxu Zhuo 
skx_set_mem_cfg(bool mem_cfg_2lm)2052f4348e5SQiuxu Zhuo void skx_set_mem_cfg(bool mem_cfg_2lm)
2062f4348e5SQiuxu Zhuo {
2072f4348e5SQiuxu Zhuo 	skx_mem_cfg_2lm = mem_cfg_2lm;
2082f4348e5SQiuxu Zhuo }
209c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_set_mem_cfg);
2102f4348e5SQiuxu Zhuo 
skx_set_res_cfg(struct res_config * cfg)211*d9338b78SQiuxu Zhuo void skx_set_res_cfg(struct res_config *cfg)
212*d9338b78SQiuxu Zhuo {
213*d9338b78SQiuxu Zhuo 	skx_res_cfg = cfg;
214*d9338b78SQiuxu Zhuo }
215*d9338b78SQiuxu Zhuo EXPORT_SYMBOL_GPL(skx_set_res_cfg);
216*d9338b78SQiuxu Zhuo 
skx_set_decode(skx_decode_f decode,skx_show_retry_log_f show_retry_log)217e80634a7STony Luck void skx_set_decode(skx_decode_f decode, skx_show_retry_log_f show_retry_log)
21888a242c9SQiuxu Zhuo {
219fe32f366SQiuxu Zhuo 	driver_decode = decode;
220e80634a7STony Luck 	skx_show_retry_rd_err_log = show_retry_log;
22188a242c9SQiuxu Zhuo }
222c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_set_decode);
22388a242c9SQiuxu Zhuo 
skx_get_src_id(struct skx_dev * d,int off,u8 * id)2241dc78f1fSQiuxu Zhuo int skx_get_src_id(struct skx_dev *d, int off, u8 *id)
22588a242c9SQiuxu Zhuo {
22688a242c9SQiuxu Zhuo 	u32 reg;
22788a242c9SQiuxu Zhuo 
2281dc78f1fSQiuxu Zhuo 	if (pci_read_config_dword(d->util_all, off, &reg)) {
22988a242c9SQiuxu Zhuo 		skx_printk(KERN_ERR, "Failed to read src id\n");
23088a242c9SQiuxu Zhuo 		return -ENODEV;
23188a242c9SQiuxu Zhuo 	}
23288a242c9SQiuxu Zhuo 
23388a242c9SQiuxu Zhuo 	*id = GET_BITFIELD(reg, 12, 14);
23488a242c9SQiuxu Zhuo 	return 0;
23588a242c9SQiuxu Zhuo }
236c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_get_src_id);
23788a242c9SQiuxu Zhuo 
skx_get_node_id(struct skx_dev * d,u8 * id)23888a242c9SQiuxu Zhuo int skx_get_node_id(struct skx_dev *d, u8 *id)
23988a242c9SQiuxu Zhuo {
24088a242c9SQiuxu Zhuo 	u32 reg;
24188a242c9SQiuxu Zhuo 
24288a242c9SQiuxu Zhuo 	if (pci_read_config_dword(d->util_all, 0xf4, &reg)) {
24388a242c9SQiuxu Zhuo 		skx_printk(KERN_ERR, "Failed to read node id\n");
24488a242c9SQiuxu Zhuo 		return -ENODEV;
24588a242c9SQiuxu Zhuo 	}
24688a242c9SQiuxu Zhuo 
24788a242c9SQiuxu Zhuo 	*id = GET_BITFIELD(reg, 0, 2);
24888a242c9SQiuxu Zhuo 	return 0;
24988a242c9SQiuxu Zhuo }
250c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_get_node_id);
25188a242c9SQiuxu Zhuo 
get_width(u32 mtr)25288a242c9SQiuxu Zhuo static int get_width(u32 mtr)
25388a242c9SQiuxu Zhuo {
25488a242c9SQiuxu Zhuo 	switch (GET_BITFIELD(mtr, 8, 9)) {
25588a242c9SQiuxu Zhuo 	case 0:
25688a242c9SQiuxu Zhuo 		return DEV_X4;
25788a242c9SQiuxu Zhuo 	case 1:
25888a242c9SQiuxu Zhuo 		return DEV_X8;
25988a242c9SQiuxu Zhuo 	case 2:
26088a242c9SQiuxu Zhuo 		return DEV_X16;
26188a242c9SQiuxu Zhuo 	}
26288a242c9SQiuxu Zhuo 	return DEV_UNKNOWN;
26388a242c9SQiuxu Zhuo }
26488a242c9SQiuxu Zhuo 
26588a242c9SQiuxu Zhuo /*
266ee5340abSQiuxu Zhuo  * We use the per-socket device @cfg->did to count how many sockets are present,
26788a242c9SQiuxu Zhuo  * and to detemine which PCI buses are associated with each socket. Allocate
26888a242c9SQiuxu Zhuo  * and build the full list of all the skx_dev structures that we need here.
26988a242c9SQiuxu Zhuo  */
skx_get_all_bus_mappings(struct res_config * cfg,struct list_head ** list)270ee5340abSQiuxu Zhuo int skx_get_all_bus_mappings(struct res_config *cfg, struct list_head **list)
27188a242c9SQiuxu Zhuo {
27288a242c9SQiuxu Zhuo 	struct pci_dev *pdev, *prev;
27388a242c9SQiuxu Zhuo 	struct skx_dev *d;
27488a242c9SQiuxu Zhuo 	u32 reg;
27588a242c9SQiuxu Zhuo 	int ndev = 0;
27688a242c9SQiuxu Zhuo 
27788a242c9SQiuxu Zhuo 	prev = NULL;
27888a242c9SQiuxu Zhuo 	for (;;) {
279ee5340abSQiuxu Zhuo 		pdev = pci_get_device(PCI_VENDOR_ID_INTEL, cfg->decs_did, prev);
28088a242c9SQiuxu Zhuo 		if (!pdev)
28188a242c9SQiuxu Zhuo 			break;
28288a242c9SQiuxu Zhuo 		ndev++;
28388a242c9SQiuxu Zhuo 		d = kzalloc(sizeof(*d), GFP_KERNEL);
28488a242c9SQiuxu Zhuo 		if (!d) {
28588a242c9SQiuxu Zhuo 			pci_dev_put(pdev);
28688a242c9SQiuxu Zhuo 			return -ENOMEM;
28788a242c9SQiuxu Zhuo 		}
28888a242c9SQiuxu Zhuo 
289ee5340abSQiuxu Zhuo 		if (pci_read_config_dword(pdev, cfg->busno_cfg_offset, &reg)) {
29088a242c9SQiuxu Zhuo 			kfree(d);
29188a242c9SQiuxu Zhuo 			pci_dev_put(pdev);
29288a242c9SQiuxu Zhuo 			skx_printk(KERN_ERR, "Failed to read bus idx\n");
29388a242c9SQiuxu Zhuo 			return -ENODEV;
29488a242c9SQiuxu Zhuo 		}
29588a242c9SQiuxu Zhuo 
29688a242c9SQiuxu Zhuo 		d->bus[0] = GET_BITFIELD(reg, 0, 7);
29788a242c9SQiuxu Zhuo 		d->bus[1] = GET_BITFIELD(reg, 8, 15);
298ee5340abSQiuxu Zhuo 		if (cfg->type == SKX) {
29988a242c9SQiuxu Zhuo 			d->seg = pci_domain_nr(pdev->bus);
30088a242c9SQiuxu Zhuo 			d->bus[2] = GET_BITFIELD(reg, 16, 23);
30188a242c9SQiuxu Zhuo 			d->bus[3] = GET_BITFIELD(reg, 24, 31);
30288a242c9SQiuxu Zhuo 		} else {
30388a242c9SQiuxu Zhuo 			d->seg = GET_BITFIELD(reg, 16, 23);
30488a242c9SQiuxu Zhuo 		}
30588a242c9SQiuxu Zhuo 
30688a242c9SQiuxu Zhuo 		edac_dbg(2, "busses: 0x%x, 0x%x, 0x%x, 0x%x\n",
30788a242c9SQiuxu Zhuo 			 d->bus[0], d->bus[1], d->bus[2], d->bus[3]);
30888a242c9SQiuxu Zhuo 		list_add_tail(&d->list, &dev_edac_list);
30988a242c9SQiuxu Zhuo 		prev = pdev;
31088a242c9SQiuxu Zhuo 	}
31188a242c9SQiuxu Zhuo 
31288a242c9SQiuxu Zhuo 	if (list)
31388a242c9SQiuxu Zhuo 		*list = &dev_edac_list;
31488a242c9SQiuxu Zhuo 	return ndev;
31588a242c9SQiuxu Zhuo }
316c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_get_all_bus_mappings);
31788a242c9SQiuxu Zhuo 
skx_get_hi_lo(unsigned int did,int off[],u64 * tolm,u64 * tohm)31888a242c9SQiuxu Zhuo int skx_get_hi_lo(unsigned int did, int off[], u64 *tolm, u64 *tohm)
31988a242c9SQiuxu Zhuo {
32088a242c9SQiuxu Zhuo 	struct pci_dev *pdev;
32188a242c9SQiuxu Zhuo 	u32 reg;
32288a242c9SQiuxu Zhuo 
32388a242c9SQiuxu Zhuo 	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, did, NULL);
32488a242c9SQiuxu Zhuo 	if (!pdev) {
325854bb480SAristeu Rozanski 		edac_dbg(2, "Can't get tolm/tohm\n");
32688a242c9SQiuxu Zhuo 		return -ENODEV;
32788a242c9SQiuxu Zhuo 	}
32888a242c9SQiuxu Zhuo 
32988a242c9SQiuxu Zhuo 	if (pci_read_config_dword(pdev, off[0], &reg)) {
33088a242c9SQiuxu Zhuo 		skx_printk(KERN_ERR, "Failed to read tolm\n");
33188a242c9SQiuxu Zhuo 		goto fail;
33288a242c9SQiuxu Zhuo 	}
33388a242c9SQiuxu Zhuo 	skx_tolm = reg;
33488a242c9SQiuxu Zhuo 
33588a242c9SQiuxu Zhuo 	if (pci_read_config_dword(pdev, off[1], &reg)) {
33688a242c9SQiuxu Zhuo 		skx_printk(KERN_ERR, "Failed to read lower tohm\n");
33788a242c9SQiuxu Zhuo 		goto fail;
33888a242c9SQiuxu Zhuo 	}
33988a242c9SQiuxu Zhuo 	skx_tohm = reg;
34088a242c9SQiuxu Zhuo 
34188a242c9SQiuxu Zhuo 	if (pci_read_config_dword(pdev, off[2], &reg)) {
34288a242c9SQiuxu Zhuo 		skx_printk(KERN_ERR, "Failed to read upper tohm\n");
34388a242c9SQiuxu Zhuo 		goto fail;
34488a242c9SQiuxu Zhuo 	}
34588a242c9SQiuxu Zhuo 	skx_tohm |= (u64)reg << 32;
34688a242c9SQiuxu Zhuo 
34788a242c9SQiuxu Zhuo 	pci_dev_put(pdev);
34888a242c9SQiuxu Zhuo 	*tolm = skx_tolm;
34988a242c9SQiuxu Zhuo 	*tohm = skx_tohm;
35088a242c9SQiuxu Zhuo 	edac_dbg(2, "tolm = 0x%llx tohm = 0x%llx\n", skx_tolm, skx_tohm);
35188a242c9SQiuxu Zhuo 	return 0;
35288a242c9SQiuxu Zhuo fail:
35388a242c9SQiuxu Zhuo 	pci_dev_put(pdev);
35488a242c9SQiuxu Zhuo 	return -ENODEV;
35588a242c9SQiuxu Zhuo }
356c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_get_hi_lo);
35788a242c9SQiuxu Zhuo 
skx_get_dimm_attr(u32 reg,int lobit,int hibit,int add,int minval,int maxval,const char * name)35888a242c9SQiuxu Zhuo static int skx_get_dimm_attr(u32 reg, int lobit, int hibit, int add,
35988a242c9SQiuxu Zhuo 			     int minval, int maxval, const char *name)
36088a242c9SQiuxu Zhuo {
36188a242c9SQiuxu Zhuo 	u32 val = GET_BITFIELD(reg, lobit, hibit);
36288a242c9SQiuxu Zhuo 
36388a242c9SQiuxu Zhuo 	if (val < minval || val > maxval) {
36488a242c9SQiuxu Zhuo 		edac_dbg(2, "bad %s = %d (raw=0x%x)\n", name, val, reg);
36588a242c9SQiuxu Zhuo 		return -EINVAL;
36688a242c9SQiuxu Zhuo 	}
36788a242c9SQiuxu Zhuo 	return val + add;
36888a242c9SQiuxu Zhuo }
36988a242c9SQiuxu Zhuo 
37088a242c9SQiuxu Zhuo #define numrank(reg)	skx_get_dimm_attr(reg, 12, 13, 0, 0, 2, "ranks")
37188a242c9SQiuxu Zhuo #define numrow(reg)	skx_get_dimm_attr(reg, 2, 4, 12, 1, 6, "rows")
37288a242c9SQiuxu Zhuo #define numcol(reg)	skx_get_dimm_attr(reg, 0, 1, 10, 0, 2, "cols")
37388a242c9SQiuxu Zhuo 
skx_get_dimm_info(u32 mtr,u32 mcmtr,u32 amap,struct dimm_info * dimm,struct skx_imc * imc,int chan,int dimmno,struct res_config * cfg)37410320950SQiuxu Zhuo int skx_get_dimm_info(u32 mtr, u32 mcmtr, u32 amap, struct dimm_info *dimm,
375479f58ddSQiuxu Zhuo 		      struct skx_imc *imc, int chan, int dimmno,
376479f58ddSQiuxu Zhuo 		      struct res_config *cfg)
37788a242c9SQiuxu Zhuo {
378479f58ddSQiuxu Zhuo 	int  banks, ranks, rows, cols, npages;
379479f58ddSQiuxu Zhuo 	enum mem_type mtype;
38088a242c9SQiuxu Zhuo 	u64 size;
38188a242c9SQiuxu Zhuo 
38288a242c9SQiuxu Zhuo 	ranks = numrank(mtr);
38388a242c9SQiuxu Zhuo 	rows = numrow(mtr);
384c9450883SQiuxu Zhuo 	cols = imc->hbm_mc ? 6 : numcol(mtr);
38588a242c9SQiuxu Zhuo 
386fd07a4a0SQiuxu Zhuo 	if (imc->hbm_mc) {
387fd07a4a0SQiuxu Zhuo 		banks = 32;
388fd07a4a0SQiuxu Zhuo 		mtype = MEM_HBM2;
389fd07a4a0SQiuxu Zhuo 	} else if (cfg->support_ddr5 && (amap & 0x8)) {
390479f58ddSQiuxu Zhuo 		banks = 32;
391479f58ddSQiuxu Zhuo 		mtype = MEM_DDR5;
392479f58ddSQiuxu Zhuo 	} else {
393479f58ddSQiuxu Zhuo 		banks = 16;
394479f58ddSQiuxu Zhuo 		mtype = MEM_DDR4;
395479f58ddSQiuxu Zhuo 	}
396479f58ddSQiuxu Zhuo 
39788a242c9SQiuxu Zhuo 	/*
39888a242c9SQiuxu Zhuo 	 * Compute size in 8-byte (2^3) words, then shift to MiB (2^20)
39988a242c9SQiuxu Zhuo 	 */
40088a242c9SQiuxu Zhuo 	size = ((1ull << (rows + cols + ranks)) * banks) >> (20 - 3);
40188a242c9SQiuxu Zhuo 	npages = MiB_TO_PAGES(size);
40288a242c9SQiuxu Zhuo 
40388a242c9SQiuxu Zhuo 	edac_dbg(0, "mc#%d: channel %d, dimm %d, %lld MiB (%d pages) bank: %d, rank: %d, row: 0x%x, col: 0x%x\n",
40488a242c9SQiuxu Zhuo 		 imc->mc, chan, dimmno, size, npages,
40588a242c9SQiuxu Zhuo 		 banks, 1 << ranks, rows, cols);
40688a242c9SQiuxu Zhuo 
40710320950SQiuxu Zhuo 	imc->chan[chan].dimms[dimmno].close_pg = GET_BITFIELD(mcmtr, 0, 0);
40810320950SQiuxu Zhuo 	imc->chan[chan].dimms[dimmno].bank_xor_enable = GET_BITFIELD(mcmtr, 9, 9);
40988a242c9SQiuxu Zhuo 	imc->chan[chan].dimms[dimmno].fine_grain_bank = GET_BITFIELD(amap, 0, 0);
41088a242c9SQiuxu Zhuo 	imc->chan[chan].dimms[dimmno].rowbits = rows;
41188a242c9SQiuxu Zhuo 	imc->chan[chan].dimms[dimmno].colbits = cols;
41288a242c9SQiuxu Zhuo 
41388a242c9SQiuxu Zhuo 	dimm->nr_pages = npages;
41488a242c9SQiuxu Zhuo 	dimm->grain = 32;
41588a242c9SQiuxu Zhuo 	dimm->dtype = get_width(mtr);
416479f58ddSQiuxu Zhuo 	dimm->mtype = mtype;
41788a242c9SQiuxu Zhuo 	dimm->edac_mode = EDAC_SECDED; /* likely better than this */
418c9450883SQiuxu Zhuo 
419c9450883SQiuxu Zhuo 	if (imc->hbm_mc)
420c9450883SQiuxu Zhuo 		snprintf(dimm->label, sizeof(dimm->label), "CPU_SrcID#%u_HBMC#%u_Chan#%u",
421c9450883SQiuxu Zhuo 			 imc->src_id, imc->lmc, chan);
422c9450883SQiuxu Zhuo 	else
42388a242c9SQiuxu Zhuo 		snprintf(dimm->label, sizeof(dimm->label), "CPU_SrcID#%u_MC#%u_Chan#%u_DIMM#%u",
42488a242c9SQiuxu Zhuo 			 imc->src_id, imc->lmc, chan, dimmno);
42588a242c9SQiuxu Zhuo 
42688a242c9SQiuxu Zhuo 	return 1;
42788a242c9SQiuxu Zhuo }
428c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_get_dimm_info);
42988a242c9SQiuxu Zhuo 
skx_get_nvdimm_info(struct dimm_info * dimm,struct skx_imc * imc,int chan,int dimmno,const char * mod_str)43088a242c9SQiuxu Zhuo int skx_get_nvdimm_info(struct dimm_info *dimm, struct skx_imc *imc,
43188a242c9SQiuxu Zhuo 			int chan, int dimmno, const char *mod_str)
43288a242c9SQiuxu Zhuo {
43388a242c9SQiuxu Zhuo 	int smbios_handle;
43488a242c9SQiuxu Zhuo 	u32 dev_handle;
43588a242c9SQiuxu Zhuo 	u16 flags;
43688a242c9SQiuxu Zhuo 	u64 size = 0;
43788a242c9SQiuxu Zhuo 
43888a242c9SQiuxu Zhuo 	dev_handle = ACPI_NFIT_BUILD_DEVICE_HANDLE(dimmno, chan, imc->lmc,
43988a242c9SQiuxu Zhuo 						   imc->src_id, 0);
44088a242c9SQiuxu Zhuo 
44188a242c9SQiuxu Zhuo 	smbios_handle = nfit_get_smbios_id(dev_handle, &flags);
44288a242c9SQiuxu Zhuo 	if (smbios_handle == -EOPNOTSUPP) {
44388a242c9SQiuxu Zhuo 		pr_warn_once("%s: Can't find size of NVDIMM. Try enabling CONFIG_ACPI_NFIT\n", mod_str);
44488a242c9SQiuxu Zhuo 		goto unknown_size;
44588a242c9SQiuxu Zhuo 	}
44688a242c9SQiuxu Zhuo 
44788a242c9SQiuxu Zhuo 	if (smbios_handle < 0) {
44888a242c9SQiuxu Zhuo 		skx_printk(KERN_ERR, "Can't find handle for NVDIMM ADR=0x%x\n", dev_handle);
44988a242c9SQiuxu Zhuo 		goto unknown_size;
45088a242c9SQiuxu Zhuo 	}
45188a242c9SQiuxu Zhuo 
45288a242c9SQiuxu Zhuo 	if (flags & ACPI_NFIT_MEM_MAP_FAILED) {
45388a242c9SQiuxu Zhuo 		skx_printk(KERN_ERR, "NVDIMM ADR=0x%x is not mapped\n", dev_handle);
45488a242c9SQiuxu Zhuo 		goto unknown_size;
45588a242c9SQiuxu Zhuo 	}
45688a242c9SQiuxu Zhuo 
45788a242c9SQiuxu Zhuo 	size = dmi_memdev_size(smbios_handle);
45888a242c9SQiuxu Zhuo 	if (size == ~0ull)
45988a242c9SQiuxu Zhuo 		skx_printk(KERN_ERR, "Can't find size for NVDIMM ADR=0x%x/SMBIOS=0x%x\n",
46088a242c9SQiuxu Zhuo 			   dev_handle, smbios_handle);
46188a242c9SQiuxu Zhuo 
46288a242c9SQiuxu Zhuo unknown_size:
46388a242c9SQiuxu Zhuo 	dimm->nr_pages = size >> PAGE_SHIFT;
46488a242c9SQiuxu Zhuo 	dimm->grain = 32;
46588a242c9SQiuxu Zhuo 	dimm->dtype = DEV_UNKNOWN;
46688a242c9SQiuxu Zhuo 	dimm->mtype = MEM_NVDIMM;
46788a242c9SQiuxu Zhuo 	dimm->edac_mode = EDAC_SECDED; /* likely better than this */
46888a242c9SQiuxu Zhuo 
46988a242c9SQiuxu Zhuo 	edac_dbg(0, "mc#%d: channel %d, dimm %d, %llu MiB (%u pages)\n",
47088a242c9SQiuxu Zhuo 		 imc->mc, chan, dimmno, size >> 20, dimm->nr_pages);
47188a242c9SQiuxu Zhuo 
47288a242c9SQiuxu Zhuo 	snprintf(dimm->label, sizeof(dimm->label), "CPU_SrcID#%u_MC#%u_Chan#%u_DIMM#%u",
47388a242c9SQiuxu Zhuo 		 imc->src_id, imc->lmc, chan, dimmno);
47488a242c9SQiuxu Zhuo 
47588a242c9SQiuxu Zhuo 	return (size == 0 || size == ~0ull) ? 0 : 1;
47688a242c9SQiuxu Zhuo }
477c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_get_nvdimm_info);
47888a242c9SQiuxu Zhuo 
skx_register_mci(struct skx_imc * imc,struct pci_dev * pdev,const char * ctl_name,const char * mod_str,get_dimm_config_f get_dimm_config,struct res_config * cfg)47988a242c9SQiuxu Zhuo int skx_register_mci(struct skx_imc *imc, struct pci_dev *pdev,
48088a242c9SQiuxu Zhuo 		     const char *ctl_name, const char *mod_str,
481479f58ddSQiuxu Zhuo 		     get_dimm_config_f get_dimm_config,
482479f58ddSQiuxu Zhuo 		     struct res_config *cfg)
48388a242c9SQiuxu Zhuo {
48488a242c9SQiuxu Zhuo 	struct mem_ctl_info *mci;
48588a242c9SQiuxu Zhuo 	struct edac_mc_layer layers[2];
48688a242c9SQiuxu Zhuo 	struct skx_pvt *pvt;
48788a242c9SQiuxu Zhuo 	int rc;
48888a242c9SQiuxu Zhuo 
48988a242c9SQiuxu Zhuo 	/* Allocate a new MC control structure */
49088a242c9SQiuxu Zhuo 	layers[0].type = EDAC_MC_LAYER_CHANNEL;
49188a242c9SQiuxu Zhuo 	layers[0].size = NUM_CHANNELS;
49288a242c9SQiuxu Zhuo 	layers[0].is_virt_csrow = false;
49388a242c9SQiuxu Zhuo 	layers[1].type = EDAC_MC_LAYER_SLOT;
49488a242c9SQiuxu Zhuo 	layers[1].size = NUM_DIMMS;
49588a242c9SQiuxu Zhuo 	layers[1].is_virt_csrow = true;
49688a242c9SQiuxu Zhuo 	mci = edac_mc_alloc(imc->mc, ARRAY_SIZE(layers), layers,
49788a242c9SQiuxu Zhuo 			    sizeof(struct skx_pvt));
49888a242c9SQiuxu Zhuo 
49988a242c9SQiuxu Zhuo 	if (unlikely(!mci))
50088a242c9SQiuxu Zhuo 		return -ENOMEM;
50188a242c9SQiuxu Zhuo 
50288a242c9SQiuxu Zhuo 	edac_dbg(0, "MC#%d: mci = %p\n", imc->mc, mci);
50388a242c9SQiuxu Zhuo 
50488a242c9SQiuxu Zhuo 	/* Associate skx_dev and mci for future usage */
50588a242c9SQiuxu Zhuo 	imc->mci = mci;
50688a242c9SQiuxu Zhuo 	pvt = mci->pvt_info;
50788a242c9SQiuxu Zhuo 	pvt->imc = imc;
50888a242c9SQiuxu Zhuo 
50988a242c9SQiuxu Zhuo 	mci->ctl_name = kasprintf(GFP_KERNEL, "%s#%d IMC#%d", ctl_name,
51088a242c9SQiuxu Zhuo 				  imc->node_id, imc->lmc);
51188a242c9SQiuxu Zhuo 	if (!mci->ctl_name) {
51288a242c9SQiuxu Zhuo 		rc = -ENOMEM;
51388a242c9SQiuxu Zhuo 		goto fail0;
51488a242c9SQiuxu Zhuo 	}
51588a242c9SQiuxu Zhuo 
51688a242c9SQiuxu Zhuo 	mci->mtype_cap = MEM_FLAG_DDR4 | MEM_FLAG_NVDIMM;
517479f58ddSQiuxu Zhuo 	if (cfg->support_ddr5)
518479f58ddSQiuxu Zhuo 		mci->mtype_cap |= MEM_FLAG_DDR5;
51988a242c9SQiuxu Zhuo 	mci->edac_ctl_cap = EDAC_FLAG_NONE;
52088a242c9SQiuxu Zhuo 	mci->edac_cap = EDAC_FLAG_NONE;
52188a242c9SQiuxu Zhuo 	mci->mod_name = mod_str;
52288a242c9SQiuxu Zhuo 	mci->dev_name = pci_name(pdev);
52388a242c9SQiuxu Zhuo 	mci->ctl_page_to_phys = NULL;
52488a242c9SQiuxu Zhuo 
525479f58ddSQiuxu Zhuo 	rc = get_dimm_config(mci, cfg);
52688a242c9SQiuxu Zhuo 	if (rc < 0)
52788a242c9SQiuxu Zhuo 		goto fail;
52888a242c9SQiuxu Zhuo 
52988a242c9SQiuxu Zhuo 	/* Record ptr to the generic device */
53088a242c9SQiuxu Zhuo 	mci->pdev = &pdev->dev;
53188a242c9SQiuxu Zhuo 
53288a242c9SQiuxu Zhuo 	/* Add this new MC control structure to EDAC's list of MCs */
53388a242c9SQiuxu Zhuo 	if (unlikely(edac_mc_add_mc(mci))) {
53488a242c9SQiuxu Zhuo 		edac_dbg(0, "MC: failed edac_mc_add_mc()\n");
53588a242c9SQiuxu Zhuo 		rc = -EINVAL;
53688a242c9SQiuxu Zhuo 		goto fail;
53788a242c9SQiuxu Zhuo 	}
53888a242c9SQiuxu Zhuo 
53988a242c9SQiuxu Zhuo 	return 0;
54088a242c9SQiuxu Zhuo 
54188a242c9SQiuxu Zhuo fail:
54288a242c9SQiuxu Zhuo 	kfree(mci->ctl_name);
54388a242c9SQiuxu Zhuo fail0:
54488a242c9SQiuxu Zhuo 	edac_mc_free(mci);
54588a242c9SQiuxu Zhuo 	imc->mci = NULL;
54688a242c9SQiuxu Zhuo 	return rc;
54788a242c9SQiuxu Zhuo }
548c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_register_mci);
54988a242c9SQiuxu Zhuo 
skx_unregister_mci(struct skx_imc * imc)55088a242c9SQiuxu Zhuo static void skx_unregister_mci(struct skx_imc *imc)
55188a242c9SQiuxu Zhuo {
55288a242c9SQiuxu Zhuo 	struct mem_ctl_info *mci = imc->mci;
55388a242c9SQiuxu Zhuo 
55488a242c9SQiuxu Zhuo 	if (!mci)
55588a242c9SQiuxu Zhuo 		return;
55688a242c9SQiuxu Zhuo 
55788a242c9SQiuxu Zhuo 	edac_dbg(0, "MC%d: mci = %p\n", imc->mc, mci);
55888a242c9SQiuxu Zhuo 
55988a242c9SQiuxu Zhuo 	/* Remove MC sysfs nodes */
56088a242c9SQiuxu Zhuo 	edac_mc_del_mc(mci->pdev);
56188a242c9SQiuxu Zhuo 
56288a242c9SQiuxu Zhuo 	edac_dbg(1, "%s: free mci struct\n", mci->ctl_name);
56388a242c9SQiuxu Zhuo 	kfree(mci->ctl_name);
56488a242c9SQiuxu Zhuo 	edac_mc_free(mci);
56588a242c9SQiuxu Zhuo }
56688a242c9SQiuxu Zhuo 
skx_mce_output_error(struct mem_ctl_info * mci,const struct mce * m,struct decoded_addr * res)56788a242c9SQiuxu Zhuo static void skx_mce_output_error(struct mem_ctl_info *mci,
56888a242c9SQiuxu Zhuo 				 const struct mce *m,
56988a242c9SQiuxu Zhuo 				 struct decoded_addr *res)
57088a242c9SQiuxu Zhuo {
57188a242c9SQiuxu Zhuo 	enum hw_event_mc_err_type tp_event;
572f05390d3SMauro Carvalho Chehab 	char *optype;
57388a242c9SQiuxu Zhuo 	bool ripv = GET_BITFIELD(m->mcgstatus, 0, 0);
57488a242c9SQiuxu Zhuo 	bool overflow = GET_BITFIELD(m->status, 62, 62);
57588a242c9SQiuxu Zhuo 	bool uncorrected_error = GET_BITFIELD(m->status, 61, 61);
576cf4e6d52SYouquan Song 	bool scrub_err = false;
57788a242c9SQiuxu Zhuo 	bool recoverable;
578e80634a7STony Luck 	int len;
57988a242c9SQiuxu Zhuo 	u32 core_err_cnt = GET_BITFIELD(m->status, 38, 52);
58088a242c9SQiuxu Zhuo 	u32 mscod = GET_BITFIELD(m->status, 16, 31);
58188a242c9SQiuxu Zhuo 	u32 errcode = GET_BITFIELD(m->status, 0, 15);
58288a242c9SQiuxu Zhuo 	u32 optypenum = GET_BITFIELD(m->status, 4, 6);
58388a242c9SQiuxu Zhuo 
58488a242c9SQiuxu Zhuo 	recoverable = GET_BITFIELD(m->status, 56, 56);
58588a242c9SQiuxu Zhuo 
58688a242c9SQiuxu Zhuo 	if (uncorrected_error) {
58788a242c9SQiuxu Zhuo 		core_err_cnt = 1;
58888a242c9SQiuxu Zhuo 		if (ripv) {
58988a242c9SQiuxu Zhuo 			tp_event = HW_EVENT_ERR_UNCORRECTED;
59045bc6098STony Luck 		} else {
59145bc6098STony Luck 			tp_event = HW_EVENT_ERR_FATAL;
59288a242c9SQiuxu Zhuo 		}
59388a242c9SQiuxu Zhuo 	} else {
59488a242c9SQiuxu Zhuo 		tp_event = HW_EVENT_ERR_CORRECTED;
59588a242c9SQiuxu Zhuo 	}
59688a242c9SQiuxu Zhuo 
59788a242c9SQiuxu Zhuo 	switch (optypenum) {
59888a242c9SQiuxu Zhuo 	case 0:
59988a242c9SQiuxu Zhuo 		optype = "generic undef request error";
60088a242c9SQiuxu Zhuo 		break;
60188a242c9SQiuxu Zhuo 	case 1:
60288a242c9SQiuxu Zhuo 		optype = "memory read error";
60388a242c9SQiuxu Zhuo 		break;
60488a242c9SQiuxu Zhuo 	case 2:
60588a242c9SQiuxu Zhuo 		optype = "memory write error";
60688a242c9SQiuxu Zhuo 		break;
60788a242c9SQiuxu Zhuo 	case 3:
60888a242c9SQiuxu Zhuo 		optype = "addr/cmd error";
60988a242c9SQiuxu Zhuo 		break;
61088a242c9SQiuxu Zhuo 	case 4:
61188a242c9SQiuxu Zhuo 		optype = "memory scrubbing error";
612cf4e6d52SYouquan Song 		scrub_err = true;
61388a242c9SQiuxu Zhuo 		break;
61488a242c9SQiuxu Zhuo 	default:
61588a242c9SQiuxu Zhuo 		optype = "reserved";
61688a242c9SQiuxu Zhuo 		break;
61788a242c9SQiuxu Zhuo 	}
618d2415e2eSQiuxu Zhuo 
619fe32f366SQiuxu Zhuo 	if (res->decoded_by_adxl) {
620e80634a7STony Luck 		len = snprintf(skx_msg, MSG_SIZE, "%s%s err_code:0x%04x:0x%04x %s",
62188a242c9SQiuxu Zhuo 			 overflow ? " OVERFLOW" : "",
62288a242c9SQiuxu Zhuo 			 (uncorrected_error && recoverable) ? " recoverable" : "",
62388a242c9SQiuxu Zhuo 			 mscod, errcode, adxl_msg);
62488a242c9SQiuxu Zhuo 	} else {
625e80634a7STony Luck 		len = snprintf(skx_msg, MSG_SIZE,
626627d551aSQiuxu Zhuo 			 "%s%s err_code:0x%04x:0x%04x ProcessorSocketId:0x%x MemoryControllerId:0x%x PhysicalRankId:0x%x Row:0x%x Column:0x%x Bank:0x%x BankGroup:0x%x",
62788a242c9SQiuxu Zhuo 			 overflow ? " OVERFLOW" : "",
62888a242c9SQiuxu Zhuo 			 (uncorrected_error && recoverable) ? " recoverable" : "",
62988a242c9SQiuxu Zhuo 			 mscod, errcode,
63088a242c9SQiuxu Zhuo 			 res->socket, res->imc, res->rank,
631627d551aSQiuxu Zhuo 			 res->row, res->column, res->bank_address, res->bank_group);
63288a242c9SQiuxu Zhuo 	}
63388a242c9SQiuxu Zhuo 
634e80634a7STony Luck 	if (skx_show_retry_rd_err_log)
635cf4e6d52SYouquan Song 		skx_show_retry_rd_err_log(res, skx_msg + len, MSG_SIZE - len, scrub_err);
636e80634a7STony Luck 
63788a242c9SQiuxu Zhuo 	edac_dbg(0, "%s\n", skx_msg);
63888a242c9SQiuxu Zhuo 
63988a242c9SQiuxu Zhuo 	/* Call the helper to output message */
64088a242c9SQiuxu Zhuo 	edac_mc_handle_error(tp_event, mci, core_err_cnt,
64188a242c9SQiuxu Zhuo 			     m->addr >> PAGE_SHIFT, m->addr & ~PAGE_MASK, 0,
64288a242c9SQiuxu Zhuo 			     res->channel, res->dimm, -1,
64388a242c9SQiuxu Zhuo 			     optype, skx_msg);
64488a242c9SQiuxu Zhuo }
64588a242c9SQiuxu Zhuo 
skx_error_source(const struct mce * m)646edf58d4bSQiuxu Zhuo static enum error_source skx_error_source(const struct mce *m)
6472f4348e5SQiuxu Zhuo {
648edf58d4bSQiuxu Zhuo 	u32 errcode = GET_BITFIELD(m->status, 0, 15) & MCACOD_MEM_ERR_MASK;
649edf58d4bSQiuxu Zhuo 
650edf58d4bSQiuxu Zhuo 	if (errcode != MCACOD_MEM_CTL_ERR && errcode != MCACOD_EXT_MEM_ERR)
651edf58d4bSQiuxu Zhuo 		return ERR_SRC_NOT_MEMORY;
6522f4348e5SQiuxu Zhuo 
6532f4348e5SQiuxu Zhuo 	if (!skx_mem_cfg_2lm)
654edf58d4bSQiuxu Zhuo 		return ERR_SRC_1LM;
6552f4348e5SQiuxu Zhuo 
656edf58d4bSQiuxu Zhuo 	if (errcode == MCACOD_EXT_MEM_ERR)
657edf58d4bSQiuxu Zhuo 		return ERR_SRC_2LM_NM;
6582f4348e5SQiuxu Zhuo 
659edf58d4bSQiuxu Zhuo 	return ERR_SRC_2LM_FM;
6602f4348e5SQiuxu Zhuo }
6612f4348e5SQiuxu Zhuo 
skx_mce_check_error(struct notifier_block * nb,unsigned long val,void * data)66288a242c9SQiuxu Zhuo int skx_mce_check_error(struct notifier_block *nb, unsigned long val,
66388a242c9SQiuxu Zhuo 			void *data)
66488a242c9SQiuxu Zhuo {
66588a242c9SQiuxu Zhuo 	struct mce *mce = (struct mce *)data;
666edf58d4bSQiuxu Zhuo 	enum error_source err_src;
66788a242c9SQiuxu Zhuo 	struct decoded_addr res;
66888a242c9SQiuxu Zhuo 	struct mem_ctl_info *mci;
66988a242c9SQiuxu Zhuo 	char *type;
67088a242c9SQiuxu Zhuo 
67123ba710aSTony Luck 	if (mce->kflags & MCE_HANDLED_CEC)
67223ba710aSTony Luck 		return NOTIFY_DONE;
67323ba710aSTony Luck 
674edf58d4bSQiuxu Zhuo 	err_src = skx_error_source(mce);
675edf58d4bSQiuxu Zhuo 
6766e8746cbSQiuxu Zhuo 	/* Ignore unless this is memory related with an address */
677edf58d4bSQiuxu Zhuo 	if (err_src == ERR_SRC_NOT_MEMORY || !(mce->status & MCI_STATUS_ADDRV))
67888a242c9SQiuxu Zhuo 		return NOTIFY_DONE;
67988a242c9SQiuxu Zhuo 
68088a242c9SQiuxu Zhuo 	memset(&res, 0, sizeof(res));
6812738c69aSYouquan Song 	res.mce  = mce;
6828a01ec97STony Luck 	res.addr = mce->addr & MCI_ADDR_PHYSADDR;
6836019283eSQiuxu Zhuo 	if (!pfn_to_online_page(res.addr >> PAGE_SHIFT) && !arch_is_platform_page(res.addr)) {
6849b139b16SQiuxu Zhuo 		pr_err("Invalid address 0x%llx in IA32_MC%d_ADDR\n", mce->addr, mce->bank);
6859b139b16SQiuxu Zhuo 		return NOTIFY_DONE;
6869b139b16SQiuxu Zhuo 	}
68788a242c9SQiuxu Zhuo 
688fe32f366SQiuxu Zhuo 	/* Try driver decoder first */
689fe32f366SQiuxu Zhuo 	if (!(driver_decode && driver_decode(&res))) {
690fe32f366SQiuxu Zhuo 		/* Then try firmware decoder (ACPI DSM methods) */
691edf58d4bSQiuxu Zhuo 		if (!(adxl_component_count && skx_adxl_decode(&res, err_src)))
69288a242c9SQiuxu Zhuo 			return NOTIFY_DONE;
69329b8e84fSTony Luck 	}
69488a242c9SQiuxu Zhuo 
69588a242c9SQiuxu Zhuo 	mci = res.dev->imc[res.imc].mci;
69688a242c9SQiuxu Zhuo 
69788a242c9SQiuxu Zhuo 	if (!mci)
69888a242c9SQiuxu Zhuo 		return NOTIFY_DONE;
69988a242c9SQiuxu Zhuo 
70088a242c9SQiuxu Zhuo 	if (mce->mcgstatus & MCG_STATUS_MCIP)
70188a242c9SQiuxu Zhuo 		type = "Exception";
70288a242c9SQiuxu Zhuo 	else
70388a242c9SQiuxu Zhuo 		type = "Event";
70488a242c9SQiuxu Zhuo 
70588a242c9SQiuxu Zhuo 	skx_mc_printk(mci, KERN_DEBUG, "HANDLING MCE MEMORY ERROR\n");
70688a242c9SQiuxu Zhuo 
70788a242c9SQiuxu Zhuo 	skx_mc_printk(mci, KERN_DEBUG, "CPU %d: Machine Check %s: 0x%llx "
70888a242c9SQiuxu Zhuo 			   "Bank %d: 0x%llx\n", mce->extcpu, type,
70988a242c9SQiuxu Zhuo 			   mce->mcgstatus, mce->bank, mce->status);
71088a242c9SQiuxu Zhuo 	skx_mc_printk(mci, KERN_DEBUG, "TSC 0x%llx ", mce->tsc);
71188a242c9SQiuxu Zhuo 	skx_mc_printk(mci, KERN_DEBUG, "ADDR 0x%llx ", mce->addr);
71288a242c9SQiuxu Zhuo 	skx_mc_printk(mci, KERN_DEBUG, "MISC 0x%llx ", mce->misc);
71388a242c9SQiuxu Zhuo 
71488a242c9SQiuxu Zhuo 	skx_mc_printk(mci, KERN_DEBUG, "PROCESSOR %u:0x%x TIME %llu SOCKET "
71588a242c9SQiuxu Zhuo 			   "%u APIC 0x%x\n", mce->cpuvendor, mce->cpuid,
71688a242c9SQiuxu Zhuo 			   mce->time, mce->socketid, mce->apicid);
71788a242c9SQiuxu Zhuo 
71888a242c9SQiuxu Zhuo 	skx_mce_output_error(mci, mce, &res);
71988a242c9SQiuxu Zhuo 
72023ba710aSTony Luck 	mce->kflags |= MCE_HANDLED_EDAC;
72188a242c9SQiuxu Zhuo 	return NOTIFY_DONE;
72288a242c9SQiuxu Zhuo }
723c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_mce_check_error);
72488a242c9SQiuxu Zhuo 
skx_remove(void)72588a242c9SQiuxu Zhuo void skx_remove(void)
72688a242c9SQiuxu Zhuo {
72788a242c9SQiuxu Zhuo 	int i, j;
72888a242c9SQiuxu Zhuo 	struct skx_dev *d, *tmp;
72988a242c9SQiuxu Zhuo 
73088a242c9SQiuxu Zhuo 	edac_dbg(0, "\n");
73188a242c9SQiuxu Zhuo 
73288a242c9SQiuxu Zhuo 	list_for_each_entry_safe(d, tmp, &dev_edac_list, list) {
73388a242c9SQiuxu Zhuo 		list_del(&d->list);
73488a242c9SQiuxu Zhuo 		for (i = 0; i < NUM_IMC; i++) {
73588a242c9SQiuxu Zhuo 			if (d->imc[i].mci)
73688a242c9SQiuxu Zhuo 				skx_unregister_mci(&d->imc[i]);
73788a242c9SQiuxu Zhuo 
73888a242c9SQiuxu Zhuo 			if (d->imc[i].mdev)
73988a242c9SQiuxu Zhuo 				pci_dev_put(d->imc[i].mdev);
74088a242c9SQiuxu Zhuo 
74188a242c9SQiuxu Zhuo 			if (d->imc[i].mbase)
74288a242c9SQiuxu Zhuo 				iounmap(d->imc[i].mbase);
74388a242c9SQiuxu Zhuo 
74488a242c9SQiuxu Zhuo 			for (j = 0; j < NUM_CHANNELS; j++) {
74588a242c9SQiuxu Zhuo 				if (d->imc[i].chan[j].cdev)
74688a242c9SQiuxu Zhuo 					pci_dev_put(d->imc[i].chan[j].cdev);
74788a242c9SQiuxu Zhuo 			}
74888a242c9SQiuxu Zhuo 		}
74988a242c9SQiuxu Zhuo 		if (d->util_all)
75088a242c9SQiuxu Zhuo 			pci_dev_put(d->util_all);
751c9450883SQiuxu Zhuo 		if (d->pcu_cr3)
752c9450883SQiuxu Zhuo 			pci_dev_put(d->pcu_cr3);
75388a242c9SQiuxu Zhuo 		if (d->sad_all)
75488a242c9SQiuxu Zhuo 			pci_dev_put(d->sad_all);
75588a242c9SQiuxu Zhuo 		if (d->uracu)
75688a242c9SQiuxu Zhuo 			pci_dev_put(d->uracu);
75788a242c9SQiuxu Zhuo 
75888a242c9SQiuxu Zhuo 		kfree(d);
75988a242c9SQiuxu Zhuo 	}
76088a242c9SQiuxu Zhuo }
761c25ae63dSArnd Bergmann EXPORT_SYMBOL_GPL(skx_remove);
762c25ae63dSArnd Bergmann 
763c25ae63dSArnd Bergmann MODULE_LICENSE("GPL v2");
764c25ae63dSArnd Bergmann MODULE_AUTHOR("Tony Luck");
765c25ae63dSArnd Bergmann MODULE_DESCRIPTION("MC Driver for Intel server processors");
766